1 // SPDX-License-Identifier: GPL-2.0-only
3 * MOXA ART SoCs clock driver.
5 * Copyright (C) 2013 Jonas Jensen
7 * Jonas Jensen <jonas.jensen@gmail.com>
10 #include <linux/clk.h>
11 #include <linux/clk-provider.h>
13 #include <linux/of_address.h>
14 #include <linux/clkdev.h>
16 static void __init moxart_of_pll_clk_init(struct device_node *node)
22 const char *name = node->name;
23 const char *parent_name;
25 of_property_read_string(node, "clock-output-names", &name);
26 parent_name = of_clk_get_parent_name(node, 0);
28 base = of_iomap(node, 0);
30 pr_err("%pOF: of_iomap failed\n", node);
34 mul = readl(base + 0x30) >> 3 & 0x3f;
37 ref_clk = of_clk_get(node, 0);
38 if (IS_ERR(ref_clk)) {
39 pr_err("%pOF: of_clk_get failed\n", node);
43 hw = clk_hw_register_fixed_factor(NULL, name, parent_name, 0, mul, 1);
45 pr_err("%pOF: failed to register clock\n", node);
49 clk_hw_register_clkdev(hw, NULL, name);
50 of_clk_add_hw_provider(node, of_clk_hw_simple_get, hw);
52 CLK_OF_DECLARE(moxart_pll_clock, "moxa,moxart-pll-clock",
53 moxart_of_pll_clk_init);
55 static void __init moxart_of_apb_clk_init(struct device_node *node)
60 unsigned int div, val;
61 unsigned int div_idx[] = { 2, 3, 4, 6, 8};
62 const char *name = node->name;
63 const char *parent_name;
65 of_property_read_string(node, "clock-output-names", &name);
66 parent_name = of_clk_get_parent_name(node, 0);
68 base = of_iomap(node, 0);
70 pr_err("%pOF: of_iomap failed\n", node);
74 val = readl(base + 0xc) >> 4 & 0x7;
79 div = div_idx[val] * 2;
81 pll_clk = of_clk_get(node, 0);
82 if (IS_ERR(pll_clk)) {
83 pr_err("%pOF: of_clk_get failed\n", node);
87 hw = clk_hw_register_fixed_factor(NULL, name, parent_name, 0, 1, div);
89 pr_err("%pOF: failed to register clock\n", node);
93 clk_hw_register_clkdev(hw, NULL, name);
94 of_clk_add_hw_provider(node, of_clk_hw_simple_get, hw);
96 CLK_OF_DECLARE(moxart_apb_clock, "moxa,moxart-apb-clock",
97 moxart_of_apb_clk_init);