1 // SPDX-License-Identifier: GPL-2.0
3 * Cortina Gemini SoC Clock Controller driver
4 * Copyright (c) 2017 Linus Walleij <linus.walleij@linaro.org>
7 #define pr_fmt(fmt) "clk-gemini: " fmt
9 #include <linux/init.h>
10 #include <linux/module.h>
11 #include <linux/platform_device.h>
12 #include <linux/slab.h>
13 #include <linux/err.h>
15 #include <linux/clk-provider.h>
17 #include <linux/of_address.h>
18 #include <linux/mfd/syscon.h>
19 #include <linux/regmap.h>
20 #include <linux/spinlock.h>
21 #include <linux/reset-controller.h>
22 #include <dt-bindings/reset/cortina,gemini-reset.h>
23 #include <dt-bindings/clock/cortina,gemini-clock.h>
25 /* Globally visible clocks */
26 static DEFINE_SPINLOCK(gemini_clk_lock);
28 #define GEMINI_GLOBAL_STATUS 0x04
29 #define PLL_OSC_SEL BIT(30)
30 #define AHBSPEED_SHIFT (15)
31 #define AHBSPEED_MASK 0x07
32 #define CPU_AHB_RATIO_SHIFT (18)
33 #define CPU_AHB_RATIO_MASK 0x03
35 #define GEMINI_GLOBAL_PLL_CONTROL 0x08
37 #define GEMINI_GLOBAL_SOFT_RESET 0x0c
39 #define GEMINI_GLOBAL_MISC_CONTROL 0x30
40 #define PCI_CLK_66MHZ BIT(18)
42 #define GEMINI_GLOBAL_CLOCK_CONTROL 0x34
43 #define PCI_CLKRUN_EN BIT(16)
44 #define TVC_HALFDIV_SHIFT (24)
45 #define TVC_HALFDIV_MASK 0x1f
46 #define SECURITY_CLK_SEL BIT(29)
48 #define GEMINI_GLOBAL_PCI_DLL_CONTROL 0x44
49 #define PCI_DLL_BYPASS BIT(31)
50 #define PCI_DLL_TAP_SEL_MASK 0x1f
53 * struct gemini_gate_data - Gemini gated clocks
54 * @bit_idx: the bit used to gate this clock in the clock register
55 * @name: the clock name
56 * @parent_name: the name of the parent clock
57 * @flags: standard clock framework flags
59 struct gemini_gate_data {
62 const char *parent_name;
67 * struct clk_gemini_pci - Gemini PCI clock
68 * @hw: corresponding clock hardware entry
69 * @map: regmap to access the registers
72 struct clk_gemini_pci {
79 * struct gemini_reset - gemini reset controller
80 * @map: regmap to access the containing system controller
81 * @rcdev: reset controller device
85 struct reset_controller_dev rcdev;
88 /* Keeps track of all clocks */
89 static struct clk_hw_onecell_data *gemini_clk_data;
91 static const struct gemini_gate_data gemini_gates[] = {
92 { 1, "security-gate", "secdiv", 0 },
93 { 2, "gmac0-gate", "ahb", 0 },
94 { 3, "gmac1-gate", "ahb", 0 },
95 { 4, "sata0-gate", "ahb", 0 },
96 { 5, "sata1-gate", "ahb", 0 },
97 { 6, "usb0-gate", "ahb", 0 },
98 { 7, "usb1-gate", "ahb", 0 },
99 { 8, "ide-gate", "ahb", 0 },
100 { 9, "pci-gate", "ahb", 0 },
102 * The DDR controller may never have a driver, but certainly must
105 { 10, "ddr-gate", "ahb", CLK_IS_CRITICAL },
107 * The flash controller must be on to access NOR flash through the
110 { 11, "flash-gate", "ahb", CLK_IGNORE_UNUSED },
111 { 12, "tvc-gate", "ahb", 0 },
112 { 13, "boot-gate", "apb", 0 },
115 #define to_pciclk(_hw) container_of(_hw, struct clk_gemini_pci, hw)
117 #define to_gemini_reset(p) container_of((p), struct gemini_reset, rcdev)
119 static unsigned long gemini_pci_recalc_rate(struct clk_hw *hw,
120 unsigned long parent_rate)
122 struct clk_gemini_pci *pciclk = to_pciclk(hw);
125 regmap_read(pciclk->map, GEMINI_GLOBAL_MISC_CONTROL, &val);
126 if (val & PCI_CLK_66MHZ)
131 static long gemini_pci_round_rate(struct clk_hw *hw, unsigned long rate,
132 unsigned long *prate)
134 /* We support 33 and 66 MHz */
140 static int gemini_pci_set_rate(struct clk_hw *hw, unsigned long rate,
141 unsigned long parent_rate)
143 struct clk_gemini_pci *pciclk = to_pciclk(hw);
145 if (rate == 33000000)
146 return regmap_update_bits(pciclk->map,
147 GEMINI_GLOBAL_MISC_CONTROL,
149 if (rate == 66000000)
150 return regmap_update_bits(pciclk->map,
151 GEMINI_GLOBAL_MISC_CONTROL,
156 static int gemini_pci_enable(struct clk_hw *hw)
158 struct clk_gemini_pci *pciclk = to_pciclk(hw);
160 regmap_update_bits(pciclk->map, GEMINI_GLOBAL_CLOCK_CONTROL,
165 static void gemini_pci_disable(struct clk_hw *hw)
167 struct clk_gemini_pci *pciclk = to_pciclk(hw);
169 regmap_update_bits(pciclk->map, GEMINI_GLOBAL_CLOCK_CONTROL,
173 static int gemini_pci_is_enabled(struct clk_hw *hw)
175 struct clk_gemini_pci *pciclk = to_pciclk(hw);
178 regmap_read(pciclk->map, GEMINI_GLOBAL_CLOCK_CONTROL, &val);
179 return !!(val & PCI_CLKRUN_EN);
182 static const struct clk_ops gemini_pci_clk_ops = {
183 .recalc_rate = gemini_pci_recalc_rate,
184 .round_rate = gemini_pci_round_rate,
185 .set_rate = gemini_pci_set_rate,
186 .enable = gemini_pci_enable,
187 .disable = gemini_pci_disable,
188 .is_enabled = gemini_pci_is_enabled,
191 static struct clk_hw *gemini_pci_clk_setup(const char *name,
192 const char *parent_name,
195 struct clk_gemini_pci *pciclk;
196 struct clk_init_data init;
199 pciclk = kzalloc(sizeof(*pciclk), GFP_KERNEL);
201 return ERR_PTR(-ENOMEM);
204 init.ops = &gemini_pci_clk_ops;
206 init.parent_names = &parent_name;
207 init.num_parents = 1;
209 pciclk->hw.init = &init;
211 ret = clk_hw_register(NULL, &pciclk->hw);
221 * This is a self-deasserting reset controller.
223 static int gemini_reset(struct reset_controller_dev *rcdev,
226 struct gemini_reset *gr = to_gemini_reset(rcdev);
228 /* Manual says to always set BIT 30 (CPU1) to 1 */
229 return regmap_write(gr->map,
230 GEMINI_GLOBAL_SOFT_RESET,
231 BIT(GEMINI_RESET_CPU1) | BIT(id));
234 static int gemini_reset_assert(struct reset_controller_dev *rcdev,
240 static int gemini_reset_deassert(struct reset_controller_dev *rcdev,
246 static int gemini_reset_status(struct reset_controller_dev *rcdev,
249 struct gemini_reset *gr = to_gemini_reset(rcdev);
253 ret = regmap_read(gr->map, GEMINI_GLOBAL_SOFT_RESET, &val);
257 return !!(val & BIT(id));
260 static const struct reset_control_ops gemini_reset_ops = {
261 .reset = gemini_reset,
262 .assert = gemini_reset_assert,
263 .deassert = gemini_reset_deassert,
264 .status = gemini_reset_status,
267 static int gemini_clk_probe(struct platform_device *pdev)
269 /* Gives the fracions 1x, 1.5x, 1.85x and 2x */
270 unsigned int cpu_ahb_mult[4] = { 1, 3, 24, 2 };
271 unsigned int cpu_ahb_div[4] = { 1, 2, 13, 1 };
273 struct gemini_reset *gr;
276 struct device *dev = &pdev->dev;
277 struct device_node *np = dev->of_node;
278 unsigned int mult, div;
283 gr = devm_kzalloc(dev, sizeof(*gr), GFP_KERNEL);
287 /* Remap the system controller for the exclusive register */
288 base = devm_platform_ioremap_resource(pdev, 0);
290 return PTR_ERR(base);
292 map = syscon_node_to_regmap(np);
294 dev_err(dev, "no syscon regmap\n");
299 gr->rcdev.owner = THIS_MODULE;
300 gr->rcdev.nr_resets = 32;
301 gr->rcdev.ops = &gemini_reset_ops;
302 gr->rcdev.of_node = np;
304 ret = devm_reset_controller_register(dev, &gr->rcdev);
306 dev_err(dev, "could not register reset controller\n");
310 /* RTC clock 32768 Hz */
311 hw = clk_hw_register_fixed_rate(NULL, "rtc", NULL, 0, 32768);
312 gemini_clk_data->hws[GEMINI_CLK_RTC] = hw;
314 /* CPU clock derived as a fixed ratio from the AHB clock */
315 regmap_read(map, GEMINI_GLOBAL_STATUS, &val);
316 val >>= CPU_AHB_RATIO_SHIFT;
317 val &= CPU_AHB_RATIO_MASK;
318 hw = clk_hw_register_fixed_factor(NULL, "cpu", "ahb", 0,
321 gemini_clk_data->hws[GEMINI_CLK_CPU] = hw;
323 /* Security clock is 1:1 or 0.75 of APB */
324 regmap_read(map, GEMINI_GLOBAL_CLOCK_CONTROL, &val);
325 if (val & SECURITY_CLK_SEL) {
332 hw = clk_hw_register_fixed_factor(NULL, "secdiv", "ahb", 0, mult, div);
335 * These are the leaf gates, at boot no clocks are gated.
337 for (i = 0; i < ARRAY_SIZE(gemini_gates); i++) {
338 const struct gemini_gate_data *gd;
340 gd = &gemini_gates[i];
341 gemini_clk_data->hws[GEMINI_CLK_GATES + i] =
342 clk_hw_register_gate(NULL, gd->name,
345 base + GEMINI_GLOBAL_CLOCK_CONTROL,
347 CLK_GATE_SET_TO_DISABLE,
352 * The TV Interface Controller has a 5-bit half divider register.
353 * This clock is supposed to be 27MHz as this is an exact multiple
354 * of PAL and NTSC frequencies. The register is undocumented :(
355 * FIXME: figure out the parent and how the divider works.
358 div = ((val >> TVC_HALFDIV_SHIFT) & TVC_HALFDIV_MASK);
359 dev_dbg(dev, "TVC half divider value = %d\n", div);
361 hw = clk_hw_register_fixed_rate(NULL, "tvcdiv", "xtal", 0, 27000000);
362 gemini_clk_data->hws[GEMINI_CLK_TVC] = hw;
364 /* FIXME: very unclear what the parent is */
365 hw = gemini_pci_clk_setup("PCI", "xtal", map);
366 gemini_clk_data->hws[GEMINI_CLK_PCI] = hw;
368 /* FIXME: very unclear what the parent is */
369 hw = clk_hw_register_fixed_rate(NULL, "uart", "xtal", 0, 48000000);
370 gemini_clk_data->hws[GEMINI_CLK_UART] = hw;
375 static const struct of_device_id gemini_clk_dt_ids[] = {
376 { .compatible = "cortina,gemini-syscon", },
380 static struct platform_driver gemini_clk_driver = {
381 .probe = gemini_clk_probe,
383 .name = "gemini-clk",
384 .of_match_table = gemini_clk_dt_ids,
385 .suppress_bind_attrs = true,
388 builtin_platform_driver(gemini_clk_driver);
390 static void __init gemini_cc_init(struct device_node *np)
395 unsigned int mult, div;
400 gemini_clk_data = kzalloc(struct_size(gemini_clk_data, hws,
403 if (!gemini_clk_data)
405 gemini_clk_data->num = GEMINI_NUM_CLKS;
408 * This way all clock fetched before the platform device probes,
409 * except those we assign here for early use, will be deferred.
411 for (i = 0; i < GEMINI_NUM_CLKS; i++)
412 gemini_clk_data->hws[i] = ERR_PTR(-EPROBE_DEFER);
414 map = syscon_node_to_regmap(np);
416 pr_err("no syscon regmap\n");
420 * We check that the regmap works on this very first access,
421 * but as this is an MMIO-backed regmap, subsequent regmap
422 * access is not going to fail and we skip error checks from
425 ret = regmap_read(map, GEMINI_GLOBAL_STATUS, &val);
427 pr_err("failed to read global status register\n");
432 * XTAL is the crystal oscillator, 60 or 30 MHz selected from
435 if (val & PLL_OSC_SEL)
439 hw = clk_hw_register_fixed_rate(NULL, "xtal", NULL, 0, freq);
440 pr_debug("main crystal @%lu MHz\n", freq / 1000000);
442 /* VCO clock derived from the crystal */
443 mult = 13 + ((val >> AHBSPEED_SHIFT) & AHBSPEED_MASK);
445 /* If we run on 30 MHz crystal we have to multiply with two */
446 if (val & PLL_OSC_SEL)
448 hw = clk_hw_register_fixed_factor(NULL, "vco", "xtal", 0, mult, div);
450 /* The AHB clock is always 1/3 of the VCO */
451 hw = clk_hw_register_fixed_factor(NULL, "ahb", "vco", 0, 1, 3);
452 gemini_clk_data->hws[GEMINI_CLK_AHB] = hw;
454 /* The APB clock is always 1/6 of the AHB */
455 hw = clk_hw_register_fixed_factor(NULL, "apb", "ahb", 0, 1, 6);
456 gemini_clk_data->hws[GEMINI_CLK_APB] = hw;
458 /* Register the clocks to be accessed by the device tree */
459 of_clk_add_hw_provider(np, of_clk_hw_onecell_get, gemini_clk_data);
461 CLK_OF_DECLARE_DRIVER(gemini_cc, "cortina,gemini-syscon", gemini_cc_init);