3 * Gary Jennejohn, DENX Software Engineering, garyj@denx.de.
5 * SPDX-License-Identifier: GPL-2.0+
7 /* sil680.c - ide support functions for the Sil0680A controller */
10 * The following parameters must be defined in the configuration file
11 * of the target board:
13 * #define CONFIG_IDE_SIL680
15 * #define CONFIG_PCI_PNP
16 * NOTE it may also be necessary to define this if the default of 8 is
17 * incorrect for the target board (e.g. the sequoia board requires 0).
18 * #define CONFIG_SYS_PCI_CACHE_LINE_SIZE 0
20 * #define CONFIG_CMD_IDE
21 * #undef CONFIG_IDE_8xx_DIRECT
22 * #undef CONFIG_IDE_LED
23 * #undef CONFIG_IDE_RESET
24 * #define CONFIG_IDE_PREINIT
25 * #define CONFIG_SYS_IDE_MAXBUS 2 - modify to suit
26 * #define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*2) - modify to suit
27 * #define CONFIG_SYS_ATA_BASE_ADDR 0
28 * #define CONFIG_SYS_ATA_IDE0_OFFSET 0
29 * #define CONFIG_SYS_ATA_IDE1_OFFSET 0
30 * #define CONFIG_SYS_ATA_DATA_OFFSET 0
31 * #define CONFIG_SYS_ATA_REG_OFFSET 0
32 * #define CONFIG_SYS_ATA_ALT_OFFSET 0x0004
34 * The mapping for PCI IO-space.
35 * NOTE this is the value for the sequoia board. Modify to suit.
36 * #define CONFIG_SYS_PCI0_IO_SPACE 0xE8000000
44 extern ulong ide_bus_offset[CONFIG_SYS_IDE_MAXBUS];
46 int ide_preinit (void)
53 for (l = 0; l < CONFIG_SYS_IDE_MAXBUS; l++) {
54 ide_bus_offset[l] = -ATA_STATUS;
56 devbusfn = pci_find_device (0x1095, 0x0680, 0);
60 pci_read_config_dword (devbusfn, PCI_BASE_ADDRESS_0,
61 (u32 *) &ide_bus_offset[0]);
62 ide_bus_offset[0] &= 0xfffffff8;
63 ide_bus_offset[0] += CONFIG_SYS_PCI0_IO_SPACE;
64 pci_read_config_dword (devbusfn, PCI_BASE_ADDRESS_2,
65 (u32 *) &ide_bus_offset[1]);
66 ide_bus_offset[1] &= 0xfffffff8;
67 ide_bus_offset[1] += CONFIG_SYS_PCI0_IO_SPACE;
68 /* init various things - taken from the Linux driver */
70 pci_write_config_byte(devbusfn, 0x80, 0x00);
71 pci_write_config_byte(devbusfn, 0x84, 0x00);
73 pci_write_config_byte(devbusfn, 0xA1, 0x02);
74 pci_write_config_word(devbusfn, 0xA2, 0x328A);
75 pci_write_config_dword(devbusfn, 0xA4, 0x62DD62DD);
76 pci_write_config_dword(devbusfn, 0xA8, 0x43924392);
77 pci_write_config_dword(devbusfn, 0xAC, 0x40094009);
79 pci_write_config_byte(devbusfn, 0xB1, 0x02);
80 pci_write_config_word(devbusfn, 0xB2, 0x328A);
81 pci_write_config_dword(devbusfn, 0xB4, 0x62DD62DD);
82 pci_write_config_dword(devbusfn, 0xB8, 0x43924392);
83 pci_write_config_dword(devbusfn, 0xBC, 0x40094009);
88 void ide_set_reset (int flag) {