2 * Broadcom specific AMBA
3 * Broadcom MIPS32 74K core driver
5 * Copyright 2009, Broadcom Corporation
6 * Copyright 2006, 2007, Michael Buesch <mb@bu3sch.de>
7 * Copyright 2010, Bernhard Loos <bernhardloos@googlemail.com>
8 * Copyright 2011, Hauke Mehrtens <hauke@hauke-m.de>
10 * Licensed under the GNU/GPL. See COPYING for details.
13 #include "bcma_private.h"
15 #include <linux/bcma/bcma.h>
17 #include <linux/serial.h>
18 #include <linux/serial_core.h>
19 #include <linux/serial_reg.h>
20 #include <linux/time.h>
22 #include <linux/bcm47xx_nvram.h>
26 BCMA_BOOT_DEV_UNK = 0,
28 BCMA_BOOT_DEV_PARALLEL,
33 /* The 47162a0 hangs when reading MIPS DMP registers */
34 static inline bool bcma_core_mips_bcm47162a0_quirk(struct bcma_device *dev)
36 return dev->bus->chipinfo.id == BCMA_CHIP_ID_BCM47162 &&
37 dev->bus->chipinfo.rev == 0 && dev->id.id == BCMA_CORE_MIPS_74K;
40 /* The 5357b0 hangs when reading USB20H DMP registers */
41 static inline bool bcma_core_mips_bcm5357b0_quirk(struct bcma_device *dev)
43 return (dev->bus->chipinfo.id == BCMA_CHIP_ID_BCM5357 ||
44 dev->bus->chipinfo.id == BCMA_CHIP_ID_BCM4749) &&
45 dev->bus->chipinfo.pkg == 11 &&
46 dev->id.id == BCMA_CORE_USB20_HOST;
49 static u32 bcma_core_mips_irqflag(struct bcma_device *dev)
53 if (bcma_core_mips_bcm47162a0_quirk(dev))
54 return dev->core_index;
55 if (bcma_core_mips_bcm5357b0_quirk(dev))
56 return dev->core_index;
57 flag = bcma_aread32(dev, BCMA_MIPS_OOBSELOUTA30);
65 /* Get the MIPS IRQ assignment for a specified device.
66 * If unassigned, 0 is returned.
67 * If disabled, 5 is returned.
68 * If not supported, 6 is returned.
70 unsigned int bcma_core_mips_irq(struct bcma_device *dev)
72 struct bcma_device *mdev = dev->bus->drv_mips.core;
76 irqflag = bcma_core_mips_irqflag(dev);
80 for (irq = 0; irq <= 4; irq++)
81 if (bcma_read32(mdev, BCMA_MIPS_MIPS74K_INTMASK(irq)) &
88 static void bcma_core_mips_set_irq(struct bcma_device *dev, unsigned int irq)
90 unsigned int oldirq = bcma_core_mips_irq(dev);
91 struct bcma_bus *bus = dev->bus;
92 struct bcma_device *mdev = bus->drv_mips.core;
95 irqflag = bcma_core_mips_irqflag(dev);
100 /* clear the old irq */
102 bcma_write32(mdev, BCMA_MIPS_MIPS74K_INTMASK(0),
103 bcma_read32(mdev, BCMA_MIPS_MIPS74K_INTMASK(0)) &
105 else if (oldirq != 5)
106 bcma_write32(mdev, BCMA_MIPS_MIPS74K_INTMASK(oldirq), 0);
108 /* assign the new one */
110 bcma_write32(mdev, BCMA_MIPS_MIPS74K_INTMASK(0),
111 bcma_read32(mdev, BCMA_MIPS_MIPS74K_INTMASK(0)) |
114 u32 irqinitmask = bcma_read32(mdev,
115 BCMA_MIPS_MIPS74K_INTMASK(irq));
117 struct bcma_device *core;
119 /* backplane irq line is in use, find out who uses
120 * it and set user to irq 0
122 list_for_each_entry(core, &bus->cores, list) {
123 if ((1 << bcma_core_mips_irqflag(core)) ==
125 bcma_core_mips_set_irq(core, 0);
130 bcma_write32(mdev, BCMA_MIPS_MIPS74K_INTMASK(irq),
134 bcma_debug(bus, "set_irq: core 0x%04x, irq %d => %d\n",
135 dev->id.id, oldirq <= 4 ? oldirq + 2 : 0, irq + 2);
138 static void bcma_core_mips_set_irq_name(struct bcma_bus *bus, unsigned int irq,
141 struct bcma_device *core;
143 core = bcma_find_core_unit(bus, coreid, unit);
146 "Can not find core (id: 0x%x, unit %i) for IRQ configuration.\n",
151 bcma_core_mips_set_irq(core, irq);
154 static void bcma_core_mips_print_irq(struct bcma_device *dev, unsigned int irq)
157 static const char *irq_name[] = {"2(S)", "3", "4", "5", "6", "D", "I"};
159 char *ints = interrupts;
161 for (i = 0; i < ARRAY_SIZE(irq_name); i++)
162 ints += sprintf(ints, " %s%c",
163 irq_name[i], i == irq ? '*' : ' ');
165 bcma_debug(dev->bus, "core 0x%04x, irq:%s\n", dev->id.id, interrupts);
168 static void bcma_core_mips_dump_irq(struct bcma_bus *bus)
170 struct bcma_device *core;
172 list_for_each_entry(core, &bus->cores, list) {
173 bcma_core_mips_print_irq(core, bcma_core_mips_irq(core));
177 u32 bcma_cpu_clock(struct bcma_drv_mips *mcore)
179 struct bcma_bus *bus = mcore->core->bus;
181 if (bus->drv_cc.capabilities & BCMA_CC_CAP_PMU)
182 return bcma_pmu_get_cpu_clock(&bus->drv_cc);
184 bcma_err(bus, "No PMU available, need this to get the cpu clock\n");
187 EXPORT_SYMBOL(bcma_cpu_clock);
189 static enum bcma_boot_dev bcma_boot_dev(struct bcma_bus *bus)
191 struct bcma_drv_cc *cc = &bus->drv_cc;
192 u8 cc_rev = cc->core->id.rev;
195 struct bcma_device *core;
197 core = bcma_find_core(bus, BCMA_CORE_NS_ROM);
199 switch (bcma_aread32(core, BCMA_IOST) &
200 BCMA_NS_ROM_IOST_BOOT_DEV_MASK) {
201 case BCMA_NS_ROM_IOST_BOOT_DEV_NOR:
202 return BCMA_BOOT_DEV_SERIAL;
203 case BCMA_NS_ROM_IOST_BOOT_DEV_NAND:
204 return BCMA_BOOT_DEV_NAND;
205 case BCMA_NS_ROM_IOST_BOOT_DEV_ROM:
207 return BCMA_BOOT_DEV_ROM;
212 if (cc->status & BCMA_CC_CHIPST_5357_NAND_BOOT)
213 return BCMA_BOOT_DEV_NAND;
214 else if (cc->status & BIT(5))
215 return BCMA_BOOT_DEV_ROM;
218 if ((cc->capabilities & BCMA_CC_CAP_FLASHT) ==
220 return BCMA_BOOT_DEV_PARALLEL;
222 return BCMA_BOOT_DEV_SERIAL;
225 return BCMA_BOOT_DEV_SERIAL;
228 static void bcma_core_mips_nvram_init(struct bcma_drv_mips *mcore)
230 struct bcma_bus *bus = mcore->core->bus;
231 enum bcma_boot_dev boot_dev;
233 /* Determine flash type this SoC boots from */
234 boot_dev = bcma_boot_dev(bus);
236 case BCMA_BOOT_DEV_PARALLEL:
237 case BCMA_BOOT_DEV_SERIAL:
238 #ifdef CONFIG_BCM47XX
239 bcm47xx_nvram_init_from_mem(BCMA_SOC_FLASH2,
243 case BCMA_BOOT_DEV_NAND:
244 #ifdef CONFIG_BCM47XX
245 bcm47xx_nvram_init_from_mem(BCMA_SOC_FLASH1,
254 void bcma_core_mips_early_init(struct bcma_drv_mips *mcore)
256 struct bcma_bus *bus = mcore->core->bus;
258 if (mcore->early_setup_done)
261 bcma_chipco_serial_init(&bus->drv_cc);
262 bcma_core_mips_nvram_init(mcore);
264 mcore->early_setup_done = true;
267 static void bcma_fix_i2s_irqflag(struct bcma_bus *bus)
269 struct bcma_device *cpu, *pcie, *i2s;
271 /* Fixup the interrupts in 4716/4748 for i2s core (2010 Broadcom SDK)
272 * (IRQ flags > 7 are ignored when setting the interrupt masks)
274 if (bus->chipinfo.id != BCMA_CHIP_ID_BCM4716 &&
275 bus->chipinfo.id != BCMA_CHIP_ID_BCM4748)
278 cpu = bcma_find_core(bus, BCMA_CORE_MIPS_74K);
279 pcie = bcma_find_core(bus, BCMA_CORE_PCIE);
280 i2s = bcma_find_core(bus, BCMA_CORE_I2S);
281 if (cpu && pcie && i2s &&
282 bcma_aread32(cpu, BCMA_MIPS_OOBSELINA74) == 0x08060504 &&
283 bcma_aread32(pcie, BCMA_MIPS_OOBSELINA74) == 0x08060504 &&
284 bcma_aread32(i2s, BCMA_MIPS_OOBSELOUTA30) == 0x88) {
285 bcma_awrite32(cpu, BCMA_MIPS_OOBSELINA74, 0x07060504);
286 bcma_awrite32(pcie, BCMA_MIPS_OOBSELINA74, 0x07060504);
287 bcma_awrite32(i2s, BCMA_MIPS_OOBSELOUTA30, 0x87);
289 "Moved i2s interrupt to oob line 7 instead of 8\n");
293 void bcma_core_mips_init(struct bcma_drv_mips *mcore)
295 struct bcma_bus *bus;
296 struct bcma_device *core;
297 bus = mcore->core->bus;
299 if (mcore->setup_done)
302 bcma_debug(bus, "Initializing MIPS core...\n");
304 bcma_core_mips_early_init(mcore);
306 bcma_fix_i2s_irqflag(bus);
308 switch (bus->chipinfo.id) {
309 case BCMA_CHIP_ID_BCM4716:
310 case BCMA_CHIP_ID_BCM4748:
311 bcma_core_mips_set_irq_name(bus, 1, BCMA_CORE_80211, 0);
312 bcma_core_mips_set_irq_name(bus, 2, BCMA_CORE_MAC_GBIT, 0);
313 bcma_core_mips_set_irq_name(bus, 3, BCMA_CORE_USB20_HOST, 0);
314 bcma_core_mips_set_irq_name(bus, 4, BCMA_CORE_PCIE, 0);
315 bcma_core_mips_set_irq_name(bus, 0, BCMA_CORE_CHIPCOMMON, 0);
316 bcma_core_mips_set_irq_name(bus, 0, BCMA_CORE_I2S, 0);
318 case BCMA_CHIP_ID_BCM5356:
319 case BCMA_CHIP_ID_BCM47162:
320 case BCMA_CHIP_ID_BCM53572:
321 bcma_core_mips_set_irq_name(bus, 1, BCMA_CORE_80211, 0);
322 bcma_core_mips_set_irq_name(bus, 2, BCMA_CORE_MAC_GBIT, 0);
323 bcma_core_mips_set_irq_name(bus, 0, BCMA_CORE_CHIPCOMMON, 0);
325 case BCMA_CHIP_ID_BCM5357:
326 case BCMA_CHIP_ID_BCM4749:
327 bcma_core_mips_set_irq_name(bus, 1, BCMA_CORE_80211, 0);
328 bcma_core_mips_set_irq_name(bus, 2, BCMA_CORE_MAC_GBIT, 0);
329 bcma_core_mips_set_irq_name(bus, 3, BCMA_CORE_USB20_HOST, 0);
330 bcma_core_mips_set_irq_name(bus, 0, BCMA_CORE_CHIPCOMMON, 0);
331 bcma_core_mips_set_irq_name(bus, 0, BCMA_CORE_I2S, 0);
333 case BCMA_CHIP_ID_BCM4706:
334 bcma_core_mips_set_irq_name(bus, 1, BCMA_CORE_PCIE, 0);
335 bcma_core_mips_set_irq_name(bus, 2, BCMA_CORE_4706_MAC_GBIT,
337 bcma_core_mips_set_irq_name(bus, 3, BCMA_CORE_PCIE, 1);
338 bcma_core_mips_set_irq_name(bus, 4, BCMA_CORE_USB20_HOST, 0);
339 bcma_core_mips_set_irq_name(bus, 0, BCMA_CORE_4706_CHIPCOMMON,
343 list_for_each_entry(core, &bus->cores, list) {
344 core->irq = bcma_core_irq(core, 0);
347 "Unknown device (0x%x) found, can not configure IRQs\n",
350 bcma_debug(bus, "IRQ reconfiguration done\n");
351 bcma_core_mips_dump_irq(bus);
353 mcore->setup_done = true;