1 /*******************************************************************
3 * Copyright (c) 2000 ATecoM GmbH
5 * The author may be reached at ecd@atecom.com.
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License as published by the
9 * Free Software Foundation; either version 2 of the License, or (at your
10 * option) any later version.
12 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
13 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
14 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
15 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
16 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
17 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
18 * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
19 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
20 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
21 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
23 * You should have received a copy of the GNU General Public License along
24 * with this program; if not, write to the Free Software Foundation, Inc.,
25 * 675 Mass Ave, Cambridge, MA 02139, USA.
27 *******************************************************************/
29 #include <linux/module.h>
30 #include <linux/pci.h>
31 #include <linux/poison.h>
32 #include <linux/skbuff.h>
33 #include <linux/kernel.h>
34 #include <linux/vmalloc.h>
35 #include <linux/netdevice.h>
36 #include <linux/atmdev.h>
37 #include <linux/atm.h>
38 #include <linux/delay.h>
39 #include <linux/init.h>
40 #include <linux/interrupt.h>
41 #include <linux/bitops.h>
42 #include <linux/wait.h>
43 #include <linux/jiffies.h>
44 #include <linux/mutex.h>
45 #include <linux/slab.h>
48 #include <asm/uaccess.h>
49 #include <linux/atomic.h>
50 #include <asm/byteorder.h>
52 #ifdef CONFIG_ATM_IDT77252_USE_SUNI
54 #endif /* CONFIG_ATM_IDT77252_USE_SUNI */
58 #include "idt77252_tables.h"
60 static unsigned int vpibits = 1;
63 #define ATM_IDT77252_SEND_IDLE 1
69 #define DEBUG_MODULE 1
70 #undef HAVE_EEPROM /* does not work, yet. */
72 #ifdef CONFIG_ATM_IDT77252_DEBUG
73 static unsigned long debug = DBG_GENERAL;
77 #define SAR_RX_DELAY (SAR_CFG_RXINT_NODELAY)
83 static struct scq_info *alloc_scq(struct idt77252_dev *, int);
84 static void free_scq(struct idt77252_dev *, struct scq_info *);
85 static int queue_skb(struct idt77252_dev *, struct vc_map *,
86 struct sk_buff *, int oam);
87 static void drain_scq(struct idt77252_dev *, struct vc_map *);
88 static unsigned long get_free_scd(struct idt77252_dev *, struct vc_map *);
89 static void fill_scd(struct idt77252_dev *, struct scq_info *, int);
94 static int push_rx_skb(struct idt77252_dev *,
95 struct sk_buff *, int queue);
96 static void recycle_rx_skb(struct idt77252_dev *, struct sk_buff *);
97 static void flush_rx_pool(struct idt77252_dev *, struct rx_pool *);
98 static void recycle_rx_pool_skb(struct idt77252_dev *,
100 static void add_rx_skb(struct idt77252_dev *, int queue,
101 unsigned int size, unsigned int count);
106 static int init_rsq(struct idt77252_dev *);
107 static void deinit_rsq(struct idt77252_dev *);
108 static void idt77252_rx(struct idt77252_dev *);
113 static int init_tsq(struct idt77252_dev *);
114 static void deinit_tsq(struct idt77252_dev *);
115 static void idt77252_tx(struct idt77252_dev *);
121 static void idt77252_dev_close(struct atm_dev *dev);
122 static int idt77252_open(struct atm_vcc *vcc);
123 static void idt77252_close(struct atm_vcc *vcc);
124 static int idt77252_send(struct atm_vcc *vcc, struct sk_buff *skb);
125 static int idt77252_send_oam(struct atm_vcc *vcc, void *cell,
127 static void idt77252_phy_put(struct atm_dev *dev, unsigned char value,
129 static unsigned char idt77252_phy_get(struct atm_dev *dev, unsigned long addr);
130 static int idt77252_change_qos(struct atm_vcc *vcc, struct atm_qos *qos,
132 static int idt77252_proc_read(struct atm_dev *dev, loff_t * pos,
134 static void idt77252_softint(struct work_struct *work);
137 static struct atmdev_ops idt77252_ops =
139 .dev_close = idt77252_dev_close,
140 .open = idt77252_open,
141 .close = idt77252_close,
142 .send = idt77252_send,
143 .send_oam = idt77252_send_oam,
144 .phy_put = idt77252_phy_put,
145 .phy_get = idt77252_phy_get,
146 .change_qos = idt77252_change_qos,
147 .proc_read = idt77252_proc_read,
151 static struct idt77252_dev *idt77252_chain = NULL;
152 static unsigned int idt77252_sram_write_errors = 0;
154 /*****************************************************************************/
156 /* I/O and Utility Bus */
158 /*****************************************************************************/
161 waitfor_idle(struct idt77252_dev *card)
165 stat = readl(SAR_REG_STAT);
166 while (stat & SAR_STAT_CMDBZ)
167 stat = readl(SAR_REG_STAT);
171 read_sram(struct idt77252_dev *card, unsigned long addr)
176 spin_lock_irqsave(&card->cmd_lock, flags);
177 writel(SAR_CMD_READ_SRAM | (addr << 2), SAR_REG_CMD);
179 value = readl(SAR_REG_DR0);
180 spin_unlock_irqrestore(&card->cmd_lock, flags);
185 write_sram(struct idt77252_dev *card, unsigned long addr, u32 value)
189 if ((idt77252_sram_write_errors == 0) &&
190 (((addr > card->tst[0] + card->tst_size - 2) &&
191 (addr < card->tst[0] + card->tst_size)) ||
192 ((addr > card->tst[1] + card->tst_size - 2) &&
193 (addr < card->tst[1] + card->tst_size)))) {
194 printk("%s: ERROR: TST JMP section at %08lx written: %08x\n",
195 card->name, addr, value);
198 spin_lock_irqsave(&card->cmd_lock, flags);
199 writel(value, SAR_REG_DR0);
200 writel(SAR_CMD_WRITE_SRAM | (addr << 2), SAR_REG_CMD);
202 spin_unlock_irqrestore(&card->cmd_lock, flags);
206 read_utility(void *dev, unsigned long ubus_addr)
208 struct idt77252_dev *card = dev;
213 printk("Error: No such device.\n");
217 spin_lock_irqsave(&card->cmd_lock, flags);
218 writel(SAR_CMD_READ_UTILITY + ubus_addr, SAR_REG_CMD);
220 value = readl(SAR_REG_DR0);
221 spin_unlock_irqrestore(&card->cmd_lock, flags);
226 write_utility(void *dev, unsigned long ubus_addr, u8 value)
228 struct idt77252_dev *card = dev;
232 printk("Error: No such device.\n");
236 spin_lock_irqsave(&card->cmd_lock, flags);
237 writel((u32) value, SAR_REG_DR0);
238 writel(SAR_CMD_WRITE_UTILITY + ubus_addr, SAR_REG_CMD);
240 spin_unlock_irqrestore(&card->cmd_lock, flags);
244 static u32 rdsrtab[] =
246 SAR_GP_EECS | SAR_GP_EESCLK,
248 SAR_GP_EESCLK, /* 0 */
250 SAR_GP_EESCLK, /* 0 */
252 SAR_GP_EESCLK, /* 0 */
254 SAR_GP_EESCLK, /* 0 */
256 SAR_GP_EESCLK, /* 0 */
258 SAR_GP_EESCLK | SAR_GP_EEDO, /* 1 */
260 SAR_GP_EESCLK, /* 0 */
262 SAR_GP_EESCLK | SAR_GP_EEDO /* 1 */
265 static u32 wrentab[] =
267 SAR_GP_EECS | SAR_GP_EESCLK,
269 SAR_GP_EESCLK, /* 0 */
271 SAR_GP_EESCLK, /* 0 */
273 SAR_GP_EESCLK, /* 0 */
275 SAR_GP_EESCLK, /* 0 */
277 SAR_GP_EESCLK | SAR_GP_EEDO, /* 1 */
279 SAR_GP_EESCLK | SAR_GP_EEDO, /* 1 */
281 SAR_GP_EESCLK, /* 0 */
283 SAR_GP_EESCLK /* 0 */
288 SAR_GP_EECS | SAR_GP_EESCLK,
290 SAR_GP_EESCLK, /* 0 */
292 SAR_GP_EESCLK, /* 0 */
294 SAR_GP_EESCLK, /* 0 */
296 SAR_GP_EESCLK, /* 0 */
298 SAR_GP_EESCLK, /* 0 */
300 SAR_GP_EESCLK, /* 0 */
302 SAR_GP_EESCLK | SAR_GP_EEDO, /* 1 */
304 SAR_GP_EESCLK | SAR_GP_EEDO /* 1 */
309 SAR_GP_EECS | SAR_GP_EESCLK,
311 SAR_GP_EESCLK, /* 0 */
313 SAR_GP_EESCLK, /* 0 */
315 SAR_GP_EESCLK, /* 0 */
317 SAR_GP_EESCLK, /* 0 */
319 SAR_GP_EESCLK, /* 0 */
321 SAR_GP_EESCLK, /* 0 */
323 SAR_GP_EESCLK | SAR_GP_EEDO, /* 1 */
325 SAR_GP_EESCLK /* 0 */
328 static u32 clktab[] =
350 idt77252_read_gp(struct idt77252_dev *card)
354 gp = readl(SAR_REG_GP);
356 printk("RD: %s\n", gp & SAR_GP_EEDI ? "1" : "0");
362 idt77252_write_gp(struct idt77252_dev *card, u32 value)
367 printk("WR: %s %s %s\n", value & SAR_GP_EECS ? " " : "/CS",
368 value & SAR_GP_EESCLK ? "HIGH" : "LOW ",
369 value & SAR_GP_EEDO ? "1" : "0");
372 spin_lock_irqsave(&card->cmd_lock, flags);
374 writel(value, SAR_REG_GP);
375 spin_unlock_irqrestore(&card->cmd_lock, flags);
379 idt77252_eeprom_read_status(struct idt77252_dev *card)
385 gp = idt77252_read_gp(card) & ~(SAR_GP_EESCLK|SAR_GP_EECS|SAR_GP_EEDO);
387 for (i = 0; i < ARRAY_SIZE(rdsrtab); i++) {
388 idt77252_write_gp(card, gp | rdsrtab[i]);
391 idt77252_write_gp(card, gp | SAR_GP_EECS);
395 for (i = 0, j = 0; i < 8; i++) {
398 idt77252_write_gp(card, gp | clktab[j++]);
401 byte |= idt77252_read_gp(card) & SAR_GP_EEDI ? 1 : 0;
403 idt77252_write_gp(card, gp | clktab[j++]);
406 idt77252_write_gp(card, gp | SAR_GP_EECS);
413 idt77252_eeprom_read_byte(struct idt77252_dev *card, u8 offset)
419 gp = idt77252_read_gp(card) & ~(SAR_GP_EESCLK|SAR_GP_EECS|SAR_GP_EEDO);
421 for (i = 0; i < ARRAY_SIZE(rdtab); i++) {
422 idt77252_write_gp(card, gp | rdtab[i]);
425 idt77252_write_gp(card, gp | SAR_GP_EECS);
428 for (i = 0, j = 0; i < 8; i++) {
429 idt77252_write_gp(card, gp | clktab[j++] |
430 (offset & 1 ? SAR_GP_EEDO : 0));
433 idt77252_write_gp(card, gp | clktab[j++] |
434 (offset & 1 ? SAR_GP_EEDO : 0));
439 idt77252_write_gp(card, gp | SAR_GP_EECS);
443 for (i = 0, j = 0; i < 8; i++) {
446 idt77252_write_gp(card, gp | clktab[j++]);
449 byte |= idt77252_read_gp(card) & SAR_GP_EEDI ? 1 : 0;
451 idt77252_write_gp(card, gp | clktab[j++]);
454 idt77252_write_gp(card, gp | SAR_GP_EECS);
461 idt77252_eeprom_write_byte(struct idt77252_dev *card, u8 offset, u8 data)
466 gp = idt77252_read_gp(card) & ~(SAR_GP_EESCLK|SAR_GP_EECS|SAR_GP_EEDO);
468 for (i = 0; i < ARRAY_SIZE(wrentab); i++) {
469 idt77252_write_gp(card, gp | wrentab[i]);
472 idt77252_write_gp(card, gp | SAR_GP_EECS);
475 for (i = 0; i < ARRAY_SIZE(wrtab); i++) {
476 idt77252_write_gp(card, gp | wrtab[i]);
479 idt77252_write_gp(card, gp | SAR_GP_EECS);
482 for (i = 0, j = 0; i < 8; i++) {
483 idt77252_write_gp(card, gp | clktab[j++] |
484 (offset & 1 ? SAR_GP_EEDO : 0));
487 idt77252_write_gp(card, gp | clktab[j++] |
488 (offset & 1 ? SAR_GP_EEDO : 0));
493 idt77252_write_gp(card, gp | SAR_GP_EECS);
496 for (i = 0, j = 0; i < 8; i++) {
497 idt77252_write_gp(card, gp | clktab[j++] |
498 (data & 1 ? SAR_GP_EEDO : 0));
501 idt77252_write_gp(card, gp | clktab[j++] |
502 (data & 1 ? SAR_GP_EEDO : 0));
507 idt77252_write_gp(card, gp | SAR_GP_EECS);
512 idt77252_eeprom_init(struct idt77252_dev *card)
516 gp = idt77252_read_gp(card) & ~(SAR_GP_EESCLK|SAR_GP_EECS|SAR_GP_EEDO);
518 idt77252_write_gp(card, gp | SAR_GP_EECS | SAR_GP_EESCLK);
520 idt77252_write_gp(card, gp | SAR_GP_EECS);
522 idt77252_write_gp(card, gp | SAR_GP_EECS | SAR_GP_EESCLK);
524 idt77252_write_gp(card, gp | SAR_GP_EECS);
527 #endif /* HAVE_EEPROM */
530 #ifdef CONFIG_ATM_IDT77252_DEBUG
532 dump_tct(struct idt77252_dev *card, int index)
537 tct = (unsigned long) (card->tct_base + index * SAR_SRAM_TCT_SIZE);
539 printk("%s: TCT %x:", card->name, index);
540 for (i = 0; i < 8; i++) {
541 printk(" %08x", read_sram(card, tct + i));
547 idt77252_tx_dump(struct idt77252_dev *card)
553 printk("%s\n", __func__);
554 for (i = 0; i < card->tct_size; i++) {
568 printk("%s: Connection %d:\n", card->name, vc->index);
569 dump_tct(card, vc->index);
575 /*****************************************************************************/
579 /*****************************************************************************/
582 sb_pool_add(struct idt77252_dev *card, struct sk_buff *skb, int queue)
584 struct sb_pool *pool = &card->sbpool[queue];
588 while (pool->skb[index]) {
589 index = (index + 1) & FBQ_MASK;
590 if (index == pool->index)
594 pool->skb[index] = skb;
595 IDT77252_PRV_POOL(skb) = POOL_HANDLE(queue, index);
597 pool->index = (index + 1) & FBQ_MASK;
602 sb_pool_remove(struct idt77252_dev *card, struct sk_buff *skb)
604 unsigned int queue, index;
607 handle = IDT77252_PRV_POOL(skb);
609 queue = POOL_QUEUE(handle);
613 index = POOL_INDEX(handle);
614 if (index > FBQ_SIZE - 1)
617 card->sbpool[queue].skb[index] = NULL;
620 static struct sk_buff *
621 sb_pool_skb(struct idt77252_dev *card, u32 handle)
623 unsigned int queue, index;
625 queue = POOL_QUEUE(handle);
629 index = POOL_INDEX(handle);
630 if (index > FBQ_SIZE - 1)
633 return card->sbpool[queue].skb[index];
636 static struct scq_info *
637 alloc_scq(struct idt77252_dev *card, int class)
639 struct scq_info *scq;
641 scq = kzalloc(sizeof(struct scq_info), GFP_KERNEL);
644 scq->base = pci_alloc_consistent(card->pcidev, SCQ_SIZE,
646 if (scq->base == NULL) {
650 memset(scq->base, 0, SCQ_SIZE);
652 scq->next = scq->base;
653 scq->last = scq->base + (SCQ_ENTRIES - 1);
654 atomic_set(&scq->used, 0);
656 spin_lock_init(&scq->lock);
657 spin_lock_init(&scq->skblock);
659 skb_queue_head_init(&scq->transmit);
660 skb_queue_head_init(&scq->pending);
662 TXPRINTK("idt77252: SCQ: base 0x%p, next 0x%p, last 0x%p, paddr %08llx\n",
663 scq->base, scq->next, scq->last, (unsigned long long)scq->paddr);
669 free_scq(struct idt77252_dev *card, struct scq_info *scq)
674 pci_free_consistent(card->pcidev, SCQ_SIZE,
675 scq->base, scq->paddr);
677 while ((skb = skb_dequeue(&scq->transmit))) {
678 pci_unmap_single(card->pcidev, IDT77252_PRV_PADDR(skb),
679 skb->len, PCI_DMA_TODEVICE);
681 vcc = ATM_SKB(skb)->vcc;
688 while ((skb = skb_dequeue(&scq->pending))) {
689 pci_unmap_single(card->pcidev, IDT77252_PRV_PADDR(skb),
690 skb->len, PCI_DMA_TODEVICE);
692 vcc = ATM_SKB(skb)->vcc;
704 push_on_scq(struct idt77252_dev *card, struct vc_map *vc, struct sk_buff *skb)
706 struct scq_info *scq = vc->scq;
711 TXPRINTK("%s: SCQ: next 0x%p\n", card->name, scq->next);
713 atomic_inc(&scq->used);
714 entries = atomic_read(&scq->used);
715 if (entries > (SCQ_ENTRIES - 1)) {
716 atomic_dec(&scq->used);
720 skb_queue_tail(&scq->transmit, skb);
722 spin_lock_irqsave(&vc->lock, flags);
724 struct atm_vcc *vcc = vc->tx_vcc;
725 struct sock *sk = sk_atm(vcc);
727 vc->estimator->cells += (skb->len + 47) / 48;
728 if (atomic_read(&sk->sk_wmem_alloc) >
729 (sk->sk_sndbuf >> 1)) {
730 u32 cps = vc->estimator->maxcps;
732 vc->estimator->cps = cps;
733 vc->estimator->avcps = cps << 5;
734 if (vc->lacr < vc->init_er) {
735 vc->lacr = vc->init_er;
736 writel(TCMDQ_LACR | (vc->lacr << 16) |
737 vc->index, SAR_REG_TCMDQ);
741 spin_unlock_irqrestore(&vc->lock, flags);
743 tbd = &IDT77252_PRV_TBD(skb);
745 spin_lock_irqsave(&scq->lock, flags);
746 scq->next->word_1 = cpu_to_le32(tbd->word_1 |
747 SAR_TBD_TSIF | SAR_TBD_GTSI);
748 scq->next->word_2 = cpu_to_le32(tbd->word_2);
749 scq->next->word_3 = cpu_to_le32(tbd->word_3);
750 scq->next->word_4 = cpu_to_le32(tbd->word_4);
752 if (scq->next == scq->last)
753 scq->next = scq->base;
757 write_sram(card, scq->scd,
759 (u32)((unsigned long)scq->next - (unsigned long)scq->base));
760 spin_unlock_irqrestore(&scq->lock, flags);
762 scq->trans_start = jiffies;
764 if (test_and_clear_bit(VCF_IDLE, &vc->flags)) {
765 writel(TCMDQ_START_LACR | (vc->lacr << 16) | vc->index,
769 TXPRINTK("%d entries in SCQ used (push).\n", atomic_read(&scq->used));
771 XPRINTK("%s: SCQ (after push %2d) head = 0x%x, next = 0x%p.\n",
772 card->name, atomic_read(&scq->used),
773 read_sram(card, scq->scd + 1), scq->next);
778 if (time_after(jiffies, scq->trans_start + HZ)) {
779 printk("%s: Error pushing TBD for %d.%d\n",
780 card->name, vc->tx_vcc->vpi, vc->tx_vcc->vci);
781 #ifdef CONFIG_ATM_IDT77252_DEBUG
782 idt77252_tx_dump(card);
784 scq->trans_start = jiffies;
792 drain_scq(struct idt77252_dev *card, struct vc_map *vc)
794 struct scq_info *scq = vc->scq;
798 TXPRINTK("%s: SCQ (before drain %2d) next = 0x%p.\n",
799 card->name, atomic_read(&scq->used), scq->next);
801 skb = skb_dequeue(&scq->transmit);
803 TXPRINTK("%s: freeing skb at %p.\n", card->name, skb);
805 pci_unmap_single(card->pcidev, IDT77252_PRV_PADDR(skb),
806 skb->len, PCI_DMA_TODEVICE);
808 vcc = ATM_SKB(skb)->vcc;
815 atomic_inc(&vcc->stats->tx);
818 atomic_dec(&scq->used);
820 spin_lock(&scq->skblock);
821 while ((skb = skb_dequeue(&scq->pending))) {
822 if (push_on_scq(card, vc, skb)) {
823 skb_queue_head(&vc->scq->pending, skb);
827 spin_unlock(&scq->skblock);
831 queue_skb(struct idt77252_dev *card, struct vc_map *vc,
832 struct sk_buff *skb, int oam)
841 printk("%s: invalid skb->len (%d)\n", card->name, skb->len);
845 TXPRINTK("%s: Sending %d bytes of data.\n",
846 card->name, skb->len);
848 tbd = &IDT77252_PRV_TBD(skb);
849 vcc = ATM_SKB(skb)->vcc;
851 IDT77252_PRV_PADDR(skb) = pci_map_single(card->pcidev, skb->data,
852 skb->len, PCI_DMA_TODEVICE);
860 tbd->word_1 = SAR_TBD_OAM | ATM_CELL_PAYLOAD | SAR_TBD_EPDU;
861 tbd->word_2 = IDT77252_PRV_PADDR(skb) + 4;
862 tbd->word_3 = 0x00000000;
863 tbd->word_4 = (skb->data[0] << 24) | (skb->data[1] << 16) |
864 (skb->data[2] << 8) | (skb->data[3] << 0);
866 if (test_bit(VCF_RSV, &vc->flags))
872 if (test_bit(VCF_RSV, &vc->flags)) {
873 printk("%s: Trying to transmit on reserved VC\n", card->name);
886 tbd->word_1 = SAR_TBD_EPDU | SAR_TBD_AAL0 |
889 tbd->word_1 = SAR_TBD_EPDU | SAR_TBD_AAL34 |
892 tbd->word_2 = IDT77252_PRV_PADDR(skb) + 4;
893 tbd->word_3 = 0x00000000;
894 tbd->word_4 = (skb->data[0] << 24) | (skb->data[1] << 16) |
895 (skb->data[2] << 8) | (skb->data[3] << 0);
899 tbd->word_1 = SAR_TBD_EPDU | SAR_TBD_AAL5 | skb->len;
900 tbd->word_2 = IDT77252_PRV_PADDR(skb);
901 tbd->word_3 = skb->len;
902 tbd->word_4 = (vcc->vpi << SAR_TBD_VPI_SHIFT) |
903 (vcc->vci << SAR_TBD_VCI_SHIFT);
909 printk("%s: Traffic type not supported.\n", card->name);
910 error = -EPROTONOSUPPORT;
915 spin_lock_irqsave(&vc->scq->skblock, flags);
916 skb_queue_tail(&vc->scq->pending, skb);
918 while ((skb = skb_dequeue(&vc->scq->pending))) {
919 if (push_on_scq(card, vc, skb)) {
920 skb_queue_head(&vc->scq->pending, skb);
924 spin_unlock_irqrestore(&vc->scq->skblock, flags);
929 pci_unmap_single(card->pcidev, IDT77252_PRV_PADDR(skb),
930 skb->len, PCI_DMA_TODEVICE);
935 get_free_scd(struct idt77252_dev *card, struct vc_map *vc)
939 for (i = 0; i < card->scd_size; i++) {
940 if (!card->scd2vc[i]) {
941 card->scd2vc[i] = vc;
943 return card->scd_base + i * SAR_SRAM_SCD_SIZE;
950 fill_scd(struct idt77252_dev *card, struct scq_info *scq, int class)
952 write_sram(card, scq->scd, scq->paddr);
953 write_sram(card, scq->scd + 1, 0x00000000);
954 write_sram(card, scq->scd + 2, 0xffffffff);
955 write_sram(card, scq->scd + 3, 0x00000000);
959 clear_scd(struct idt77252_dev *card, struct scq_info *scq, int class)
964 /*****************************************************************************/
968 /*****************************************************************************/
971 init_rsq(struct idt77252_dev *card)
973 struct rsq_entry *rsqe;
975 card->rsq.base = pci_alloc_consistent(card->pcidev, RSQSIZE,
977 if (card->rsq.base == NULL) {
978 printk("%s: can't allocate RSQ.\n", card->name);
981 memset(card->rsq.base, 0, RSQSIZE);
983 card->rsq.last = card->rsq.base + RSQ_NUM_ENTRIES - 1;
984 card->rsq.next = card->rsq.last;
985 for (rsqe = card->rsq.base; rsqe <= card->rsq.last; rsqe++)
988 writel((unsigned long) card->rsq.last - (unsigned long) card->rsq.base,
990 writel(card->rsq.paddr, SAR_REG_RSQB);
992 IPRINTK("%s: RSQ base at 0x%lx (0x%x).\n", card->name,
993 (unsigned long) card->rsq.base,
994 readl(SAR_REG_RSQB));
995 IPRINTK("%s: RSQ head = 0x%x, base = 0x%x, tail = 0x%x.\n",
999 readl(SAR_REG_RSQT));
1005 deinit_rsq(struct idt77252_dev *card)
1007 pci_free_consistent(card->pcidev, RSQSIZE,
1008 card->rsq.base, card->rsq.paddr);
1012 dequeue_rx(struct idt77252_dev *card, struct rsq_entry *rsqe)
1014 struct atm_vcc *vcc;
1015 struct sk_buff *skb;
1016 struct rx_pool *rpp;
1018 u32 header, vpi, vci;
1022 stat = le32_to_cpu(rsqe->word_4);
1024 if (stat & SAR_RSQE_IDLE) {
1025 RXPRINTK("%s: message about inactive connection.\n",
1030 skb = sb_pool_skb(card, le32_to_cpu(rsqe->word_2));
1032 printk("%s: NULL skb in %s, rsqe: %08x %08x %08x %08x\n",
1033 card->name, __func__,
1034 le32_to_cpu(rsqe->word_1), le32_to_cpu(rsqe->word_2),
1035 le32_to_cpu(rsqe->word_3), le32_to_cpu(rsqe->word_4));
1039 header = le32_to_cpu(rsqe->word_1);
1040 vpi = (header >> 16) & 0x00ff;
1041 vci = (header >> 0) & 0xffff;
1043 RXPRINTK("%s: SDU for %d.%d received in buffer 0x%p (data 0x%p).\n",
1044 card->name, vpi, vci, skb, skb->data);
1046 if ((vpi >= (1 << card->vpibits)) || (vci != (vci & card->vcimask))) {
1047 printk("%s: SDU received for out-of-range vc %u.%u\n",
1048 card->name, vpi, vci);
1049 recycle_rx_skb(card, skb);
1053 vc = card->vcs[VPCI2VC(card, vpi, vci)];
1054 if (!vc || !test_bit(VCF_RX, &vc->flags)) {
1055 printk("%s: SDU received on non RX vc %u.%u\n",
1056 card->name, vpi, vci);
1057 recycle_rx_skb(card, skb);
1063 pci_dma_sync_single_for_cpu(card->pcidev, IDT77252_PRV_PADDR(skb),
1064 skb_end_pointer(skb) - skb->data,
1065 PCI_DMA_FROMDEVICE);
1067 if ((vcc->qos.aal == ATM_AAL0) ||
1068 (vcc->qos.aal == ATM_AAL34)) {
1070 unsigned char *cell;
1074 for (i = (stat & SAR_RSQE_CELLCNT); i; i--) {
1075 if ((sb = dev_alloc_skb(64)) == NULL) {
1076 printk("%s: Can't allocate buffers for aal0.\n",
1078 atomic_add(i, &vcc->stats->rx_drop);
1081 if (!atm_charge(vcc, sb->truesize)) {
1082 RXPRINTK("%s: atm_charge() dropped aal0 packets.\n",
1084 atomic_add(i - 1, &vcc->stats->rx_drop);
1088 aal0 = (vpi << ATM_HDR_VPI_SHIFT) |
1089 (vci << ATM_HDR_VCI_SHIFT);
1090 aal0 |= (stat & SAR_RSQE_EPDU) ? 0x00000002 : 0;
1091 aal0 |= (stat & SAR_RSQE_CLP) ? 0x00000001 : 0;
1093 *((u32 *) sb->data) = aal0;
1094 skb_put(sb, sizeof(u32));
1095 memcpy(skb_put(sb, ATM_CELL_PAYLOAD),
1096 cell, ATM_CELL_PAYLOAD);
1098 ATM_SKB(sb)->vcc = vcc;
1099 __net_timestamp(sb);
1101 atomic_inc(&vcc->stats->rx);
1103 cell += ATM_CELL_PAYLOAD;
1106 recycle_rx_skb(card, skb);
1109 if (vcc->qos.aal != ATM_AAL5) {
1110 printk("%s: Unexpected AAL type in dequeue_rx(): %d.\n",
1111 card->name, vcc->qos.aal);
1112 recycle_rx_skb(card, skb);
1115 skb->len = (stat & SAR_RSQE_CELLCNT) * ATM_CELL_PAYLOAD;
1117 rpp = &vc->rcv.rx_pool;
1119 __skb_queue_tail(&rpp->queue, skb);
1120 rpp->len += skb->len;
1122 if (stat & SAR_RSQE_EPDU) {
1123 unsigned char *l1l2;
1126 l1l2 = (unsigned char *) ((unsigned long) skb->data + skb->len - 6);
1128 len = (l1l2[0] << 8) | l1l2[1];
1129 len = len ? len : 0x10000;
1131 RXPRINTK("%s: PDU has %d bytes.\n", card->name, len);
1133 if ((len + 8 > rpp->len) || (len + (47 + 8) < rpp->len)) {
1134 RXPRINTK("%s: AAL5 PDU size mismatch: %d != %d. "
1136 card->name, len, rpp->len, readl(SAR_REG_CDC));
1137 recycle_rx_pool_skb(card, rpp);
1138 atomic_inc(&vcc->stats->rx_err);
1141 if (stat & SAR_RSQE_CRC) {
1142 RXPRINTK("%s: AAL5 CRC error.\n", card->name);
1143 recycle_rx_pool_skb(card, rpp);
1144 atomic_inc(&vcc->stats->rx_err);
1147 if (skb_queue_len(&rpp->queue) > 1) {
1150 skb = dev_alloc_skb(rpp->len);
1152 RXPRINTK("%s: Can't alloc RX skb.\n",
1154 recycle_rx_pool_skb(card, rpp);
1155 atomic_inc(&vcc->stats->rx_err);
1158 if (!atm_charge(vcc, skb->truesize)) {
1159 recycle_rx_pool_skb(card, rpp);
1163 skb_queue_walk(&rpp->queue, sb)
1164 memcpy(skb_put(skb, sb->len),
1167 recycle_rx_pool_skb(card, rpp);
1170 ATM_SKB(skb)->vcc = vcc;
1171 __net_timestamp(skb);
1173 vcc->push(vcc, skb);
1174 atomic_inc(&vcc->stats->rx);
1179 flush_rx_pool(card, rpp);
1181 if (!atm_charge(vcc, skb->truesize)) {
1182 recycle_rx_skb(card, skb);
1186 pci_unmap_single(card->pcidev, IDT77252_PRV_PADDR(skb),
1187 skb_end_pointer(skb) - skb->data,
1188 PCI_DMA_FROMDEVICE);
1189 sb_pool_remove(card, skb);
1192 ATM_SKB(skb)->vcc = vcc;
1193 __net_timestamp(skb);
1195 vcc->push(vcc, skb);
1196 atomic_inc(&vcc->stats->rx);
1198 if (skb->truesize > SAR_FB_SIZE_3)
1199 add_rx_skb(card, 3, SAR_FB_SIZE_3, 1);
1200 else if (skb->truesize > SAR_FB_SIZE_2)
1201 add_rx_skb(card, 2, SAR_FB_SIZE_2, 1);
1202 else if (skb->truesize > SAR_FB_SIZE_1)
1203 add_rx_skb(card, 1, SAR_FB_SIZE_1, 1);
1205 add_rx_skb(card, 0, SAR_FB_SIZE_0, 1);
1211 idt77252_rx(struct idt77252_dev *card)
1213 struct rsq_entry *rsqe;
1215 if (card->rsq.next == card->rsq.last)
1216 rsqe = card->rsq.base;
1218 rsqe = card->rsq.next + 1;
1220 if (!(le32_to_cpu(rsqe->word_4) & SAR_RSQE_VALID)) {
1221 RXPRINTK("%s: no entry in RSQ.\n", card->name);
1226 dequeue_rx(card, rsqe);
1228 card->rsq.next = rsqe;
1229 if (card->rsq.next == card->rsq.last)
1230 rsqe = card->rsq.base;
1232 rsqe = card->rsq.next + 1;
1233 } while (le32_to_cpu(rsqe->word_4) & SAR_RSQE_VALID);
1235 writel((unsigned long) card->rsq.next - (unsigned long) card->rsq.base,
1240 idt77252_rx_raw(struct idt77252_dev *card)
1242 struct sk_buff *queue;
1244 struct atm_vcc *vcc;
1248 if (card->raw_cell_head == NULL) {
1249 u32 handle = le32_to_cpu(*(card->raw_cell_hnd + 1));
1250 card->raw_cell_head = sb_pool_skb(card, handle);
1253 queue = card->raw_cell_head;
1257 head = IDT77252_PRV_PADDR(queue) + (queue->data - queue->head - 16);
1258 tail = readl(SAR_REG_RAWCT);
1260 pci_dma_sync_single_for_cpu(card->pcidev, IDT77252_PRV_PADDR(queue),
1261 skb_end_pointer(queue) - queue->head - 16,
1262 PCI_DMA_FROMDEVICE);
1264 while (head != tail) {
1265 unsigned int vpi, vci;
1268 header = le32_to_cpu(*(u32 *) &queue->data[0]);
1270 vpi = (header & ATM_HDR_VPI_MASK) >> ATM_HDR_VPI_SHIFT;
1271 vci = (header & ATM_HDR_VCI_MASK) >> ATM_HDR_VCI_SHIFT;
1273 #ifdef CONFIG_ATM_IDT77252_DEBUG
1274 if (debug & DBG_RAW_CELL) {
1277 printk("%s: raw cell %x.%02x.%04x.%x.%x\n",
1278 card->name, (header >> 28) & 0x000f,
1279 (header >> 20) & 0x00ff,
1280 (header >> 4) & 0xffff,
1281 (header >> 1) & 0x0007,
1282 (header >> 0) & 0x0001);
1283 for (i = 16; i < 64; i++)
1284 printk(" %02x", queue->data[i]);
1289 if (vpi >= (1<<card->vpibits) || vci >= (1<<card->vcibits)) {
1290 RPRINTK("%s: SDU received for out-of-range vc %u.%u\n",
1291 card->name, vpi, vci);
1295 vc = card->vcs[VPCI2VC(card, vpi, vci)];
1296 if (!vc || !test_bit(VCF_RX, &vc->flags)) {
1297 RPRINTK("%s: SDU received on non RX vc %u.%u\n",
1298 card->name, vpi, vci);
1304 if (vcc->qos.aal != ATM_AAL0) {
1305 RPRINTK("%s: raw cell for non AAL0 vc %u.%u\n",
1306 card->name, vpi, vci);
1307 atomic_inc(&vcc->stats->rx_drop);
1311 if ((sb = dev_alloc_skb(64)) == NULL) {
1312 printk("%s: Can't allocate buffers for AAL0.\n",
1314 atomic_inc(&vcc->stats->rx_err);
1318 if (!atm_charge(vcc, sb->truesize)) {
1319 RXPRINTK("%s: atm_charge() dropped AAL0 packets.\n",
1325 *((u32 *) sb->data) = header;
1326 skb_put(sb, sizeof(u32));
1327 memcpy(skb_put(sb, ATM_CELL_PAYLOAD), &(queue->data[16]),
1330 ATM_SKB(sb)->vcc = vcc;
1331 __net_timestamp(sb);
1333 atomic_inc(&vcc->stats->rx);
1336 skb_pull(queue, 64);
1338 head = IDT77252_PRV_PADDR(queue)
1339 + (queue->data - queue->head - 16);
1341 if (queue->len < 128) {
1342 struct sk_buff *next;
1345 head = le32_to_cpu(*(u32 *) &queue->data[0]);
1346 handle = le32_to_cpu(*(u32 *) &queue->data[4]);
1348 next = sb_pool_skb(card, handle);
1349 recycle_rx_skb(card, queue);
1352 card->raw_cell_head = next;
1353 queue = card->raw_cell_head;
1354 pci_dma_sync_single_for_cpu(card->pcidev,
1355 IDT77252_PRV_PADDR(queue),
1356 (skb_end_pointer(queue) -
1358 PCI_DMA_FROMDEVICE);
1360 card->raw_cell_head = NULL;
1361 printk("%s: raw cell queue overrun\n",
1370 /*****************************************************************************/
1374 /*****************************************************************************/
1377 init_tsq(struct idt77252_dev *card)
1379 struct tsq_entry *tsqe;
1381 card->tsq.base = pci_alloc_consistent(card->pcidev, RSQSIZE,
1383 if (card->tsq.base == NULL) {
1384 printk("%s: can't allocate TSQ.\n", card->name);
1387 memset(card->tsq.base, 0, TSQSIZE);
1389 card->tsq.last = card->tsq.base + TSQ_NUM_ENTRIES - 1;
1390 card->tsq.next = card->tsq.last;
1391 for (tsqe = card->tsq.base; tsqe <= card->tsq.last; tsqe++)
1392 tsqe->word_2 = cpu_to_le32(SAR_TSQE_INVALID);
1394 writel(card->tsq.paddr, SAR_REG_TSQB);
1395 writel((unsigned long) card->tsq.next - (unsigned long) card->tsq.base,
1402 deinit_tsq(struct idt77252_dev *card)
1404 pci_free_consistent(card->pcidev, TSQSIZE,
1405 card->tsq.base, card->tsq.paddr);
1409 idt77252_tx(struct idt77252_dev *card)
1411 struct tsq_entry *tsqe;
1412 unsigned int vpi, vci;
1416 if (card->tsq.next == card->tsq.last)
1417 tsqe = card->tsq.base;
1419 tsqe = card->tsq.next + 1;
1421 TXPRINTK("idt77252_tx: tsq %p: base %p, next %p, last %p\n", tsqe,
1422 card->tsq.base, card->tsq.next, card->tsq.last);
1423 TXPRINTK("idt77252_tx: tsqb %08x, tsqt %08x, tsqh %08x, \n",
1424 readl(SAR_REG_TSQB),
1425 readl(SAR_REG_TSQT),
1426 readl(SAR_REG_TSQH));
1428 stat = le32_to_cpu(tsqe->word_2);
1430 if (stat & SAR_TSQE_INVALID)
1434 TXPRINTK("tsqe: 0x%p [0x%08x 0x%08x]\n", tsqe,
1435 le32_to_cpu(tsqe->word_1),
1436 le32_to_cpu(tsqe->word_2));
1438 switch (stat & SAR_TSQE_TYPE) {
1439 case SAR_TSQE_TYPE_TIMER:
1440 TXPRINTK("%s: Timer RollOver detected.\n", card->name);
1443 case SAR_TSQE_TYPE_IDLE:
1445 conn = le32_to_cpu(tsqe->word_1);
1447 if (SAR_TSQE_TAG(stat) == 0x10) {
1449 printk("%s: Connection %d halted.\n",
1451 le32_to_cpu(tsqe->word_1) & 0x1fff);
1456 vc = card->vcs[conn & 0x1fff];
1458 printk("%s: could not find VC from conn %d\n",
1459 card->name, conn & 0x1fff);
1463 printk("%s: Connection %d IDLE.\n",
1464 card->name, vc->index);
1466 set_bit(VCF_IDLE, &vc->flags);
1469 case SAR_TSQE_TYPE_TSR:
1471 conn = le32_to_cpu(tsqe->word_1);
1473 vc = card->vcs[conn & 0x1fff];
1475 printk("%s: no VC at index %d\n",
1477 le32_to_cpu(tsqe->word_1) & 0x1fff);
1481 drain_scq(card, vc);
1484 case SAR_TSQE_TYPE_TBD_COMP:
1486 conn = le32_to_cpu(tsqe->word_1);
1488 vpi = (conn >> SAR_TBD_VPI_SHIFT) & 0x00ff;
1489 vci = (conn >> SAR_TBD_VCI_SHIFT) & 0xffff;
1491 if (vpi >= (1 << card->vpibits) ||
1492 vci >= (1 << card->vcibits)) {
1493 printk("%s: TBD complete: "
1494 "out of range VPI.VCI %u.%u\n",
1495 card->name, vpi, vci);
1499 vc = card->vcs[VPCI2VC(card, vpi, vci)];
1501 printk("%s: TBD complete: "
1502 "no VC at VPI.VCI %u.%u\n",
1503 card->name, vpi, vci);
1507 drain_scq(card, vc);
1511 tsqe->word_2 = cpu_to_le32(SAR_TSQE_INVALID);
1513 card->tsq.next = tsqe;
1514 if (card->tsq.next == card->tsq.last)
1515 tsqe = card->tsq.base;
1517 tsqe = card->tsq.next + 1;
1519 TXPRINTK("tsqe: %p: base %p, next %p, last %p\n", tsqe,
1520 card->tsq.base, card->tsq.next, card->tsq.last);
1522 stat = le32_to_cpu(tsqe->word_2);
1524 } while (!(stat & SAR_TSQE_INVALID));
1526 writel((unsigned long)card->tsq.next - (unsigned long)card->tsq.base,
1529 XPRINTK("idt77252_tx-after writel%d: TSQ head = 0x%x, tail = 0x%x, next = 0x%p.\n",
1530 card->index, readl(SAR_REG_TSQH),
1531 readl(SAR_REG_TSQT), card->tsq.next);
1536 tst_timer(unsigned long data)
1538 struct idt77252_dev *card = (struct idt77252_dev *)data;
1539 unsigned long base, idle, jump;
1540 unsigned long flags;
1544 spin_lock_irqsave(&card->tst_lock, flags);
1546 base = card->tst[card->tst_index];
1547 idle = card->tst[card->tst_index ^ 1];
1549 if (test_bit(TST_SWITCH_WAIT, &card->tst_state)) {
1550 jump = base + card->tst_size - 2;
1552 pc = readl(SAR_REG_NOW) >> 2;
1553 if ((pc ^ idle) & ~(card->tst_size - 1)) {
1554 mod_timer(&card->tst_timer, jiffies + 1);
1558 clear_bit(TST_SWITCH_WAIT, &card->tst_state);
1560 card->tst_index ^= 1;
1561 write_sram(card, jump, TSTE_OPC_JMP | (base << 2));
1563 base = card->tst[card->tst_index];
1564 idle = card->tst[card->tst_index ^ 1];
1566 for (e = 0; e < card->tst_size - 2; e++) {
1567 if (card->soft_tst[e].tste & TSTE_PUSH_IDLE) {
1568 write_sram(card, idle + e,
1569 card->soft_tst[e].tste & TSTE_MASK);
1570 card->soft_tst[e].tste &= ~(TSTE_PUSH_IDLE);
1575 if (test_and_clear_bit(TST_SWITCH_PENDING, &card->tst_state)) {
1577 for (e = 0; e < card->tst_size - 2; e++) {
1578 if (card->soft_tst[e].tste & TSTE_PUSH_ACTIVE) {
1579 write_sram(card, idle + e,
1580 card->soft_tst[e].tste & TSTE_MASK);
1581 card->soft_tst[e].tste &= ~(TSTE_PUSH_ACTIVE);
1582 card->soft_tst[e].tste |= TSTE_PUSH_IDLE;
1586 jump = base + card->tst_size - 2;
1588 write_sram(card, jump, TSTE_OPC_NULL);
1589 set_bit(TST_SWITCH_WAIT, &card->tst_state);
1591 mod_timer(&card->tst_timer, jiffies + 1);
1595 spin_unlock_irqrestore(&card->tst_lock, flags);
1599 __fill_tst(struct idt77252_dev *card, struct vc_map *vc,
1600 int n, unsigned int opc)
1602 unsigned long cl, avail;
1607 avail = card->tst_size - 2;
1608 for (e = 0; e < avail; e++) {
1609 if (card->soft_tst[e].vc == NULL)
1613 printk("%s: No free TST entries found\n", card->name);
1617 NPRINTK("%s: conn %d: first TST entry at %d.\n",
1618 card->name, vc ? vc->index : -1, e);
1622 data = opc & TSTE_OPC_MASK;
1623 if (vc && (opc != TSTE_OPC_NULL))
1624 data = opc | vc->index;
1626 idle = card->tst[card->tst_index ^ 1];
1632 if ((cl >= avail) && (card->soft_tst[e].vc == NULL)) {
1634 card->soft_tst[e].vc = vc;
1636 card->soft_tst[e].vc = (void *)-1;
1638 card->soft_tst[e].tste = data;
1639 if (timer_pending(&card->tst_timer))
1640 card->soft_tst[e].tste |= TSTE_PUSH_ACTIVE;
1642 write_sram(card, idle + e, data);
1643 card->soft_tst[e].tste |= TSTE_PUSH_IDLE;
1646 cl -= card->tst_size;
1659 fill_tst(struct idt77252_dev *card, struct vc_map *vc, int n, unsigned int opc)
1661 unsigned long flags;
1664 spin_lock_irqsave(&card->tst_lock, flags);
1666 res = __fill_tst(card, vc, n, opc);
1668 set_bit(TST_SWITCH_PENDING, &card->tst_state);
1669 if (!timer_pending(&card->tst_timer))
1670 mod_timer(&card->tst_timer, jiffies + 1);
1672 spin_unlock_irqrestore(&card->tst_lock, flags);
1677 __clear_tst(struct idt77252_dev *card, struct vc_map *vc)
1682 idle = card->tst[card->tst_index ^ 1];
1684 for (e = 0; e < card->tst_size - 2; e++) {
1685 if (card->soft_tst[e].vc == vc) {
1686 card->soft_tst[e].vc = NULL;
1688 card->soft_tst[e].tste = TSTE_OPC_VAR;
1689 if (timer_pending(&card->tst_timer))
1690 card->soft_tst[e].tste |= TSTE_PUSH_ACTIVE;
1692 write_sram(card, idle + e, TSTE_OPC_VAR);
1693 card->soft_tst[e].tste |= TSTE_PUSH_IDLE;
1702 clear_tst(struct idt77252_dev *card, struct vc_map *vc)
1704 unsigned long flags;
1707 spin_lock_irqsave(&card->tst_lock, flags);
1709 res = __clear_tst(card, vc);
1711 set_bit(TST_SWITCH_PENDING, &card->tst_state);
1712 if (!timer_pending(&card->tst_timer))
1713 mod_timer(&card->tst_timer, jiffies + 1);
1715 spin_unlock_irqrestore(&card->tst_lock, flags);
1720 change_tst(struct idt77252_dev *card, struct vc_map *vc,
1721 int n, unsigned int opc)
1723 unsigned long flags;
1726 spin_lock_irqsave(&card->tst_lock, flags);
1728 __clear_tst(card, vc);
1729 res = __fill_tst(card, vc, n, opc);
1731 set_bit(TST_SWITCH_PENDING, &card->tst_state);
1732 if (!timer_pending(&card->tst_timer))
1733 mod_timer(&card->tst_timer, jiffies + 1);
1735 spin_unlock_irqrestore(&card->tst_lock, flags);
1741 set_tct(struct idt77252_dev *card, struct vc_map *vc)
1745 tct = (unsigned long) (card->tct_base + vc->index * SAR_SRAM_TCT_SIZE);
1747 switch (vc->class) {
1749 OPRINTK("%s: writing TCT at 0x%lx, SCD 0x%lx.\n",
1750 card->name, tct, vc->scq->scd);
1752 write_sram(card, tct + 0, TCT_CBR | vc->scq->scd);
1753 write_sram(card, tct + 1, 0);
1754 write_sram(card, tct + 2, 0);
1755 write_sram(card, tct + 3, 0);
1756 write_sram(card, tct + 4, 0);
1757 write_sram(card, tct + 5, 0);
1758 write_sram(card, tct + 6, 0);
1759 write_sram(card, tct + 7, 0);
1763 OPRINTK("%s: writing TCT at 0x%lx, SCD 0x%lx.\n",
1764 card->name, tct, vc->scq->scd);
1766 write_sram(card, tct + 0, TCT_UBR | vc->scq->scd);
1767 write_sram(card, tct + 1, 0);
1768 write_sram(card, tct + 2, TCT_TSIF);
1769 write_sram(card, tct + 3, TCT_HALT | TCT_IDLE);
1770 write_sram(card, tct + 4, 0);
1771 write_sram(card, tct + 5, vc->init_er);
1772 write_sram(card, tct + 6, 0);
1773 write_sram(card, tct + 7, TCT_FLAG_UBR);
1785 /*****************************************************************************/
1789 /*****************************************************************************/
1791 static __inline__ int
1792 idt77252_fbq_level(struct idt77252_dev *card, int queue)
1794 return (readl(SAR_REG_STAT) >> (16 + (queue << 2))) & 0x0f;
1797 static __inline__ int
1798 idt77252_fbq_full(struct idt77252_dev *card, int queue)
1800 return (readl(SAR_REG_STAT) >> (16 + (queue << 2))) == 0x0f;
1804 push_rx_skb(struct idt77252_dev *card, struct sk_buff *skb, int queue)
1806 unsigned long flags;
1810 skb->data = skb->head;
1811 skb_reset_tail_pointer(skb);
1814 skb_reserve(skb, 16);
1818 skb_put(skb, SAR_FB_SIZE_0);
1821 skb_put(skb, SAR_FB_SIZE_1);
1824 skb_put(skb, SAR_FB_SIZE_2);
1827 skb_put(skb, SAR_FB_SIZE_3);
1833 if (idt77252_fbq_full(card, queue))
1836 memset(&skb->data[(skb->len & ~(0x3f)) - 64], 0, 2 * sizeof(u32));
1838 handle = IDT77252_PRV_POOL(skb);
1839 addr = IDT77252_PRV_PADDR(skb);
1841 spin_lock_irqsave(&card->cmd_lock, flags);
1842 writel(handle, card->fbq[queue]);
1843 writel(addr, card->fbq[queue]);
1844 spin_unlock_irqrestore(&card->cmd_lock, flags);
1850 add_rx_skb(struct idt77252_dev *card, int queue,
1851 unsigned int size, unsigned int count)
1853 struct sk_buff *skb;
1858 skb = dev_alloc_skb(size);
1862 if (sb_pool_add(card, skb, queue)) {
1863 printk("%s: SB POOL full\n", __func__);
1867 paddr = pci_map_single(card->pcidev, skb->data,
1868 skb_end_pointer(skb) - skb->data,
1869 PCI_DMA_FROMDEVICE);
1870 IDT77252_PRV_PADDR(skb) = paddr;
1872 if (push_rx_skb(card, skb, queue)) {
1873 printk("%s: FB QUEUE full\n", __func__);
1881 pci_unmap_single(card->pcidev, IDT77252_PRV_PADDR(skb),
1882 skb_end_pointer(skb) - skb->data, PCI_DMA_FROMDEVICE);
1884 handle = IDT77252_PRV_POOL(skb);
1885 card->sbpool[POOL_QUEUE(handle)].skb[POOL_INDEX(handle)] = NULL;
1893 recycle_rx_skb(struct idt77252_dev *card, struct sk_buff *skb)
1895 u32 handle = IDT77252_PRV_POOL(skb);
1898 pci_dma_sync_single_for_device(card->pcidev, IDT77252_PRV_PADDR(skb),
1899 skb_end_pointer(skb) - skb->data,
1900 PCI_DMA_FROMDEVICE);
1902 err = push_rx_skb(card, skb, POOL_QUEUE(handle));
1904 pci_unmap_single(card->pcidev, IDT77252_PRV_PADDR(skb),
1905 skb_end_pointer(skb) - skb->data,
1906 PCI_DMA_FROMDEVICE);
1907 sb_pool_remove(card, skb);
1913 flush_rx_pool(struct idt77252_dev *card, struct rx_pool *rpp)
1915 skb_queue_head_init(&rpp->queue);
1920 recycle_rx_pool_skb(struct idt77252_dev *card, struct rx_pool *rpp)
1922 struct sk_buff *skb, *tmp;
1924 skb_queue_walk_safe(&rpp->queue, skb, tmp)
1925 recycle_rx_skb(card, skb);
1927 flush_rx_pool(card, rpp);
1930 /*****************************************************************************/
1934 /*****************************************************************************/
1937 idt77252_phy_put(struct atm_dev *dev, unsigned char value, unsigned long addr)
1939 write_utility(dev->dev_data, 0x100 + (addr & 0x1ff), value);
1942 static unsigned char
1943 idt77252_phy_get(struct atm_dev *dev, unsigned long addr)
1945 return read_utility(dev->dev_data, 0x100 + (addr & 0x1ff));
1949 idt77252_send_skb(struct atm_vcc *vcc, struct sk_buff *skb, int oam)
1951 struct atm_dev *dev = vcc->dev;
1952 struct idt77252_dev *card = dev->dev_data;
1953 struct vc_map *vc = vcc->dev_data;
1957 printk("%s: NULL connection in send().\n", card->name);
1958 atomic_inc(&vcc->stats->tx_err);
1962 if (!test_bit(VCF_TX, &vc->flags)) {
1963 printk("%s: Trying to transmit on a non-tx VC.\n", card->name);
1964 atomic_inc(&vcc->stats->tx_err);
1969 switch (vcc->qos.aal) {
1975 printk("%s: Unsupported AAL: %d\n", card->name, vcc->qos.aal);
1976 atomic_inc(&vcc->stats->tx_err);
1981 if (skb_shinfo(skb)->nr_frags != 0) {
1982 printk("%s: No scatter-gather yet.\n", card->name);
1983 atomic_inc(&vcc->stats->tx_err);
1987 ATM_SKB(skb)->vcc = vcc;
1989 err = queue_skb(card, vc, skb, oam);
1991 atomic_inc(&vcc->stats->tx_err);
1999 static int idt77252_send(struct atm_vcc *vcc, struct sk_buff *skb)
2001 return idt77252_send_skb(vcc, skb, 0);
2005 idt77252_send_oam(struct atm_vcc *vcc, void *cell, int flags)
2007 struct atm_dev *dev = vcc->dev;
2008 struct idt77252_dev *card = dev->dev_data;
2009 struct sk_buff *skb;
2011 skb = dev_alloc_skb(64);
2013 printk("%s: Out of memory in send_oam().\n", card->name);
2014 atomic_inc(&vcc->stats->tx_err);
2017 atomic_add(skb->truesize, &sk_atm(vcc)->sk_wmem_alloc);
2019 memcpy(skb_put(skb, 52), cell, 52);
2021 return idt77252_send_skb(vcc, skb, 1);
2024 static __inline__ unsigned int
2025 idt77252_fls(unsigned int x)
2031 if (x & 0xffff0000) {
2053 idt77252_int_to_atmfp(unsigned int rate)
2059 e = idt77252_fls(rate) - 1;
2061 m = (rate - (1 << e)) << (9 - e);
2063 m = (rate - (1 << e));
2065 m = (rate - (1 << e)) >> (e - 9);
2066 return 0x4000 | (e << 9) | m;
2070 idt77252_rate_logindex(struct idt77252_dev *card, int pcr)
2074 afp = idt77252_int_to_atmfp(pcr < 0 ? -pcr : pcr);
2076 return rate_to_log[(afp >> 5) & 0x1ff];
2077 return rate_to_log[((afp >> 5) + 1) & 0x1ff];
2081 idt77252_est_timer(unsigned long data)
2083 struct vc_map *vc = (struct vc_map *)data;
2084 struct idt77252_dev *card = vc->card;
2085 struct rate_estimator *est;
2086 unsigned long flags;
2091 spin_lock_irqsave(&vc->lock, flags);
2092 est = vc->estimator;
2096 ncells = est->cells;
2098 rate = ((u32)(ncells - est->last_cells)) << (7 - est->interval);
2099 est->last_cells = ncells;
2100 est->avcps += ((long)rate - (long)est->avcps) >> est->ewma_log;
2101 est->cps = (est->avcps + 0x1f) >> 5;
2104 if (cps < (est->maxcps >> 4))
2105 cps = est->maxcps >> 4;
2107 lacr = idt77252_rate_logindex(card, cps);
2108 if (lacr > vc->max_er)
2111 if (lacr != vc->lacr) {
2113 writel(TCMDQ_LACR|(vc->lacr << 16)|vc->index, SAR_REG_TCMDQ);
2116 est->timer.expires = jiffies + ((HZ / 4) << est->interval);
2117 add_timer(&est->timer);
2120 spin_unlock_irqrestore(&vc->lock, flags);
2123 static struct rate_estimator *
2124 idt77252_init_est(struct vc_map *vc, int pcr)
2126 struct rate_estimator *est;
2128 est = kzalloc(sizeof(struct rate_estimator), GFP_KERNEL);
2131 est->maxcps = pcr < 0 ? -pcr : pcr;
2132 est->cps = est->maxcps;
2133 est->avcps = est->cps << 5;
2135 est->interval = 2; /* XXX: make this configurable */
2136 est->ewma_log = 2; /* XXX: make this configurable */
2137 init_timer(&est->timer);
2138 est->timer.data = (unsigned long)vc;
2139 est->timer.function = idt77252_est_timer;
2141 est->timer.expires = jiffies + ((HZ / 4) << est->interval);
2142 add_timer(&est->timer);
2148 idt77252_init_cbr(struct idt77252_dev *card, struct vc_map *vc,
2149 struct atm_vcc *vcc, struct atm_qos *qos)
2151 int tst_free, tst_used, tst_entries;
2152 unsigned long tmpl, modl;
2155 if ((qos->txtp.max_pcr == 0) &&
2156 (qos->txtp.pcr == 0) && (qos->txtp.min_pcr == 0)) {
2157 printk("%s: trying to open a CBR VC with cell rate = 0\n",
2163 tst_free = card->tst_free;
2164 if (test_bit(VCF_TX, &vc->flags))
2165 tst_used = vc->ntste;
2166 tst_free += tst_used;
2168 tcr = atm_pcr_goal(&qos->txtp);
2169 tcra = tcr >= 0 ? tcr : -tcr;
2171 TXPRINTK("%s: CBR target cell rate = %d\n", card->name, tcra);
2173 tmpl = (unsigned long) tcra * ((unsigned long) card->tst_size - 2);
2174 modl = tmpl % (unsigned long)card->utopia_pcr;
2176 tst_entries = (int) (tmpl / card->utopia_pcr);
2180 } else if (tcr == 0) {
2181 tst_entries = tst_free - SAR_TST_RESERVED;
2182 if (tst_entries <= 0) {
2183 printk("%s: no CBR bandwidth free.\n", card->name);
2188 if (tst_entries == 0) {
2189 printk("%s: selected CBR bandwidth < granularity.\n",
2194 if (tst_entries > (tst_free - SAR_TST_RESERVED)) {
2195 printk("%s: not enough CBR bandwidth free.\n", card->name);
2199 vc->ntste = tst_entries;
2201 card->tst_free = tst_free - tst_entries;
2202 if (test_bit(VCF_TX, &vc->flags)) {
2203 if (tst_used == tst_entries)
2206 OPRINTK("%s: modify %d -> %d entries in TST.\n",
2207 card->name, tst_used, tst_entries);
2208 change_tst(card, vc, tst_entries, TSTE_OPC_CBR);
2212 OPRINTK("%s: setting %d entries in TST.\n", card->name, tst_entries);
2213 fill_tst(card, vc, tst_entries, TSTE_OPC_CBR);
2218 idt77252_init_ubr(struct idt77252_dev *card, struct vc_map *vc,
2219 struct atm_vcc *vcc, struct atm_qos *qos)
2221 unsigned long flags;
2224 spin_lock_irqsave(&vc->lock, flags);
2225 if (vc->estimator) {
2226 del_timer(&vc->estimator->timer);
2227 kfree(vc->estimator);
2228 vc->estimator = NULL;
2230 spin_unlock_irqrestore(&vc->lock, flags);
2232 tcr = atm_pcr_goal(&qos->txtp);
2234 tcr = card->link_pcr;
2236 vc->estimator = idt77252_init_est(vc, tcr);
2238 vc->class = SCHED_UBR;
2239 vc->init_er = idt77252_rate_logindex(card, tcr);
2240 vc->lacr = vc->init_er;
2242 vc->max_er = vc->init_er;
2250 idt77252_init_tx(struct idt77252_dev *card, struct vc_map *vc,
2251 struct atm_vcc *vcc, struct atm_qos *qos)
2255 if (test_bit(VCF_TX, &vc->flags))
2258 switch (qos->txtp.traffic_class) {
2260 vc->class = SCHED_CBR;
2264 vc->class = SCHED_UBR;
2270 return -EPROTONOSUPPORT;
2273 vc->scq = alloc_scq(card, vc->class);
2275 printk("%s: can't get SCQ.\n", card->name);
2279 vc->scq->scd = get_free_scd(card, vc);
2280 if (vc->scq->scd == 0) {
2281 printk("%s: no SCD available.\n", card->name);
2282 free_scq(card, vc->scq);
2286 fill_scd(card, vc->scq, vc->class);
2288 if (set_tct(card, vc)) {
2289 printk("%s: class %d not supported.\n",
2290 card->name, qos->txtp.traffic_class);
2292 card->scd2vc[vc->scd_index] = NULL;
2293 free_scq(card, vc->scq);
2294 return -EPROTONOSUPPORT;
2297 switch (vc->class) {
2299 error = idt77252_init_cbr(card, vc, vcc, qos);
2301 card->scd2vc[vc->scd_index] = NULL;
2302 free_scq(card, vc->scq);
2306 clear_bit(VCF_IDLE, &vc->flags);
2307 writel(TCMDQ_START | vc->index, SAR_REG_TCMDQ);
2311 error = idt77252_init_ubr(card, vc, vcc, qos);
2313 card->scd2vc[vc->scd_index] = NULL;
2314 free_scq(card, vc->scq);
2318 set_bit(VCF_IDLE, &vc->flags);
2323 set_bit(VCF_TX, &vc->flags);
2328 idt77252_init_rx(struct idt77252_dev *card, struct vc_map *vc,
2329 struct atm_vcc *vcc, struct atm_qos *qos)
2331 unsigned long flags;
2335 if (test_bit(VCF_RX, &vc->flags))
2339 set_bit(VCF_RX, &vc->flags);
2341 if ((vcc->vci == 3) || (vcc->vci == 4))
2344 flush_rx_pool(card, &vc->rcv.rx_pool);
2346 rcte |= SAR_RCTE_CONNECTOPEN;
2347 rcte |= SAR_RCTE_RAWCELLINTEN;
2351 rcte |= SAR_RCTE_RCQ;
2354 rcte |= SAR_RCTE_OAM; /* Let SAR drop Video */
2357 rcte |= SAR_RCTE_AAL34;
2360 rcte |= SAR_RCTE_AAL5;
2363 rcte |= SAR_RCTE_RCQ;
2367 if (qos->aal != ATM_AAL5)
2368 rcte |= SAR_RCTE_FBP_1;
2369 else if (qos->rxtp.max_sdu > SAR_FB_SIZE_2)
2370 rcte |= SAR_RCTE_FBP_3;
2371 else if (qos->rxtp.max_sdu > SAR_FB_SIZE_1)
2372 rcte |= SAR_RCTE_FBP_2;
2373 else if (qos->rxtp.max_sdu > SAR_FB_SIZE_0)
2374 rcte |= SAR_RCTE_FBP_1;
2376 rcte |= SAR_RCTE_FBP_01;
2378 addr = card->rct_base + (vc->index << 2);
2380 OPRINTK("%s: writing RCT at 0x%lx\n", card->name, addr);
2381 write_sram(card, addr, rcte);
2383 spin_lock_irqsave(&card->cmd_lock, flags);
2384 writel(SAR_CMD_OPEN_CONNECTION | (addr << 2), SAR_REG_CMD);
2386 spin_unlock_irqrestore(&card->cmd_lock, flags);
2392 idt77252_open(struct atm_vcc *vcc)
2394 struct atm_dev *dev = vcc->dev;
2395 struct idt77252_dev *card = dev->dev_data;
2401 short vpi = vcc->vpi;
2403 if (vpi == ATM_VPI_UNSPEC || vci == ATM_VCI_UNSPEC)
2406 if (vpi >= (1 << card->vpibits)) {
2407 printk("%s: unsupported VPI: %d\n", card->name, vpi);
2411 if (vci >= (1 << card->vcibits)) {
2412 printk("%s: unsupported VCI: %d\n", card->name, vci);
2416 set_bit(ATM_VF_ADDR, &vcc->flags);
2418 mutex_lock(&card->mutex);
2420 OPRINTK("%s: opening vpi.vci: %d.%d\n", card->name, vpi, vci);
2422 switch (vcc->qos.aal) {
2428 printk("%s: Unsupported AAL: %d\n", card->name, vcc->qos.aal);
2429 mutex_unlock(&card->mutex);
2430 return -EPROTONOSUPPORT;
2433 index = VPCI2VC(card, vpi, vci);
2434 if (!card->vcs[index]) {
2435 card->vcs[index] = kzalloc(sizeof(struct vc_map), GFP_KERNEL);
2436 if (!card->vcs[index]) {
2437 printk("%s: can't alloc vc in open()\n", card->name);
2438 mutex_unlock(&card->mutex);
2441 card->vcs[index]->card = card;
2442 card->vcs[index]->index = index;
2444 spin_lock_init(&card->vcs[index]->lock);
2446 vc = card->vcs[index];
2450 IPRINTK("%s: idt77252_open: vc = %d (%d.%d) %s/%s (max RX SDU: %u)\n",
2451 card->name, vc->index, vcc->vpi, vcc->vci,
2452 vcc->qos.rxtp.traffic_class != ATM_NONE ? "rx" : "--",
2453 vcc->qos.txtp.traffic_class != ATM_NONE ? "tx" : "--",
2454 vcc->qos.rxtp.max_sdu);
2457 if (vcc->qos.txtp.traffic_class != ATM_NONE &&
2458 test_bit(VCF_TX, &vc->flags))
2460 if (vcc->qos.rxtp.traffic_class != ATM_NONE &&
2461 test_bit(VCF_RX, &vc->flags))
2465 printk("%s: %s vci already in use.\n", card->name,
2466 inuse == 1 ? "tx" : inuse == 2 ? "rx" : "tx and rx");
2467 mutex_unlock(&card->mutex);
2471 if (vcc->qos.txtp.traffic_class != ATM_NONE) {
2472 error = idt77252_init_tx(card, vc, vcc, &vcc->qos);
2474 mutex_unlock(&card->mutex);
2479 if (vcc->qos.rxtp.traffic_class != ATM_NONE) {
2480 error = idt77252_init_rx(card, vc, vcc, &vcc->qos);
2482 mutex_unlock(&card->mutex);
2487 set_bit(ATM_VF_READY, &vcc->flags);
2489 mutex_unlock(&card->mutex);
2494 idt77252_close(struct atm_vcc *vcc)
2496 struct atm_dev *dev = vcc->dev;
2497 struct idt77252_dev *card = dev->dev_data;
2498 struct vc_map *vc = vcc->dev_data;
2499 unsigned long flags;
2501 unsigned long timeout;
2503 mutex_lock(&card->mutex);
2505 IPRINTK("%s: idt77252_close: vc = %d (%d.%d)\n",
2506 card->name, vc->index, vcc->vpi, vcc->vci);
2508 clear_bit(ATM_VF_READY, &vcc->flags);
2510 if (vcc->qos.rxtp.traffic_class != ATM_NONE) {
2512 spin_lock_irqsave(&vc->lock, flags);
2513 clear_bit(VCF_RX, &vc->flags);
2515 spin_unlock_irqrestore(&vc->lock, flags);
2517 if ((vcc->vci == 3) || (vcc->vci == 4))
2520 addr = card->rct_base + vc->index * SAR_SRAM_RCT_SIZE;
2522 spin_lock_irqsave(&card->cmd_lock, flags);
2523 writel(SAR_CMD_CLOSE_CONNECTION | (addr << 2), SAR_REG_CMD);
2525 spin_unlock_irqrestore(&card->cmd_lock, flags);
2527 if (skb_queue_len(&vc->rcv.rx_pool.queue) != 0) {
2528 DPRINTK("%s: closing a VC with pending rx buffers.\n",
2531 recycle_rx_pool_skb(card, &vc->rcv.rx_pool);
2536 if (vcc->qos.txtp.traffic_class != ATM_NONE) {
2538 spin_lock_irqsave(&vc->lock, flags);
2539 clear_bit(VCF_TX, &vc->flags);
2540 clear_bit(VCF_IDLE, &vc->flags);
2541 clear_bit(VCF_RSV, &vc->flags);
2544 if (vc->estimator) {
2545 del_timer(&vc->estimator->timer);
2546 kfree(vc->estimator);
2547 vc->estimator = NULL;
2549 spin_unlock_irqrestore(&vc->lock, flags);
2552 while (atomic_read(&vc->scq->used) > 0) {
2553 timeout = msleep_interruptible(timeout);
2558 printk("%s: SCQ drain timeout: %u used\n",
2559 card->name, atomic_read(&vc->scq->used));
2561 writel(TCMDQ_HALT | vc->index, SAR_REG_TCMDQ);
2562 clear_scd(card, vc->scq, vc->class);
2564 if (vc->class == SCHED_CBR) {
2565 clear_tst(card, vc);
2566 card->tst_free += vc->ntste;
2570 card->scd2vc[vc->scd_index] = NULL;
2571 free_scq(card, vc->scq);
2574 mutex_unlock(&card->mutex);
2578 idt77252_change_qos(struct atm_vcc *vcc, struct atm_qos *qos, int flags)
2580 struct atm_dev *dev = vcc->dev;
2581 struct idt77252_dev *card = dev->dev_data;
2582 struct vc_map *vc = vcc->dev_data;
2585 mutex_lock(&card->mutex);
2587 if (qos->txtp.traffic_class != ATM_NONE) {
2588 if (!test_bit(VCF_TX, &vc->flags)) {
2589 error = idt77252_init_tx(card, vc, vcc, qos);
2593 switch (qos->txtp.traffic_class) {
2595 error = idt77252_init_cbr(card, vc, vcc, qos);
2601 error = idt77252_init_ubr(card, vc, vcc, qos);
2605 if (!test_bit(VCF_IDLE, &vc->flags)) {
2606 writel(TCMDQ_LACR | (vc->lacr << 16) |
2607 vc->index, SAR_REG_TCMDQ);
2613 error = -EOPNOTSUPP;
2619 if ((qos->rxtp.traffic_class != ATM_NONE) &&
2620 !test_bit(VCF_RX, &vc->flags)) {
2621 error = idt77252_init_rx(card, vc, vcc, qos);
2626 memcpy(&vcc->qos, qos, sizeof(struct atm_qos));
2628 set_bit(ATM_VF_HASQOS, &vcc->flags);
2631 mutex_unlock(&card->mutex);
2636 idt77252_proc_read(struct atm_dev *dev, loff_t * pos, char *page)
2638 struct idt77252_dev *card = dev->dev_data;
2643 return sprintf(page, "IDT77252 Interrupts:\n");
2645 return sprintf(page, "TSIF: %lu\n", card->irqstat[15]);
2647 return sprintf(page, "TXICP: %lu\n", card->irqstat[14]);
2649 return sprintf(page, "TSQF: %lu\n", card->irqstat[12]);
2651 return sprintf(page, "TMROF: %lu\n", card->irqstat[11]);
2653 return sprintf(page, "PHYI: %lu\n", card->irqstat[10]);
2655 return sprintf(page, "FBQ3A: %lu\n", card->irqstat[8]);
2657 return sprintf(page, "FBQ2A: %lu\n", card->irqstat[7]);
2659 return sprintf(page, "RSQF: %lu\n", card->irqstat[6]);
2661 return sprintf(page, "EPDU: %lu\n", card->irqstat[5]);
2663 return sprintf(page, "RAWCF: %lu\n", card->irqstat[4]);
2665 return sprintf(page, "FBQ1A: %lu\n", card->irqstat[3]);
2667 return sprintf(page, "FBQ0A: %lu\n", card->irqstat[2]);
2669 return sprintf(page, "RSQAF: %lu\n", card->irqstat[1]);
2671 return sprintf(page, "IDT77252 Transmit Connection Table:\n");
2673 for (i = 0; i < card->tct_size; i++) {
2675 struct atm_vcc *vcc;
2692 p += sprintf(p, " %4u: %u.%u: ", i, vcc->vpi, vcc->vci);
2693 tct = (unsigned long) (card->tct_base + i * SAR_SRAM_TCT_SIZE);
2695 for (i = 0; i < 8; i++)
2696 p += sprintf(p, " %08x", read_sram(card, tct + i));
2697 p += sprintf(p, "\n");
2703 /*****************************************************************************/
2705 /* Interrupt handler */
2707 /*****************************************************************************/
2710 idt77252_collect_stat(struct idt77252_dev *card)
2712 (void) readl(SAR_REG_CDC);
2713 (void) readl(SAR_REG_VPEC);
2714 (void) readl(SAR_REG_ICC);
2719 idt77252_interrupt(int irq, void *dev_id)
2721 struct idt77252_dev *card = dev_id;
2724 stat = readl(SAR_REG_STAT) & 0xffff;
2725 if (!stat) /* no interrupt for us */
2728 if (test_and_set_bit(IDT77252_BIT_INTERRUPT, &card->flags)) {
2729 printk("%s: Re-entering irq_handler()\n", card->name);
2733 writel(stat, SAR_REG_STAT); /* reset interrupt */
2735 if (stat & SAR_STAT_TSIF) { /* entry written to TSQ */
2736 INTPRINTK("%s: TSIF\n", card->name);
2737 card->irqstat[15]++;
2740 if (stat & SAR_STAT_TXICP) { /* Incomplete CS-PDU has */
2741 INTPRINTK("%s: TXICP\n", card->name);
2742 card->irqstat[14]++;
2743 #ifdef CONFIG_ATM_IDT77252_DEBUG
2744 idt77252_tx_dump(card);
2747 if (stat & SAR_STAT_TSQF) { /* TSQ 7/8 full */
2748 INTPRINTK("%s: TSQF\n", card->name);
2749 card->irqstat[12]++;
2752 if (stat & SAR_STAT_TMROF) { /* Timer overflow */
2753 INTPRINTK("%s: TMROF\n", card->name);
2754 card->irqstat[11]++;
2755 idt77252_collect_stat(card);
2758 if (stat & SAR_STAT_EPDU) { /* Got complete CS-PDU */
2759 INTPRINTK("%s: EPDU\n", card->name);
2763 if (stat & SAR_STAT_RSQAF) { /* RSQ is 7/8 full */
2764 INTPRINTK("%s: RSQAF\n", card->name);
2768 if (stat & SAR_STAT_RSQF) { /* RSQ is full */
2769 INTPRINTK("%s: RSQF\n", card->name);
2773 if (stat & SAR_STAT_RAWCF) { /* Raw cell received */
2774 INTPRINTK("%s: RAWCF\n", card->name);
2776 idt77252_rx_raw(card);
2779 if (stat & SAR_STAT_PHYI) { /* PHY device interrupt */
2780 INTPRINTK("%s: PHYI", card->name);
2781 card->irqstat[10]++;
2782 if (card->atmdev->phy && card->atmdev->phy->interrupt)
2783 card->atmdev->phy->interrupt(card->atmdev);
2786 if (stat & (SAR_STAT_FBQ0A | SAR_STAT_FBQ1A |
2787 SAR_STAT_FBQ2A | SAR_STAT_FBQ3A)) {
2789 writel(readl(SAR_REG_CFG) & ~(SAR_CFG_FBIE), SAR_REG_CFG);
2791 INTPRINTK("%s: FBQA: %04x\n", card->name, stat);
2793 if (stat & SAR_STAT_FBQ0A)
2795 if (stat & SAR_STAT_FBQ1A)
2797 if (stat & SAR_STAT_FBQ2A)
2799 if (stat & SAR_STAT_FBQ3A)
2802 schedule_work(&card->tqueue);
2806 clear_bit(IDT77252_BIT_INTERRUPT, &card->flags);
2811 idt77252_softint(struct work_struct *work)
2813 struct idt77252_dev *card =
2814 container_of(work, struct idt77252_dev, tqueue);
2818 for (done = 1; ; done = 1) {
2819 stat = readl(SAR_REG_STAT) >> 16;
2821 if ((stat & 0x0f) < SAR_FBQ0_HIGH) {
2822 add_rx_skb(card, 0, SAR_FB_SIZE_0, 32);
2827 if ((stat & 0x0f) < SAR_FBQ1_HIGH) {
2828 add_rx_skb(card, 1, SAR_FB_SIZE_1, 32);
2833 if ((stat & 0x0f) < SAR_FBQ2_HIGH) {
2834 add_rx_skb(card, 2, SAR_FB_SIZE_2, 32);
2839 if ((stat & 0x0f) < SAR_FBQ3_HIGH) {
2840 add_rx_skb(card, 3, SAR_FB_SIZE_3, 32);
2848 writel(readl(SAR_REG_CFG) | SAR_CFG_FBIE, SAR_REG_CFG);
2853 open_card_oam(struct idt77252_dev *card)
2855 unsigned long flags;
2862 for (vpi = 0; vpi < (1 << card->vpibits); vpi++) {
2863 for (vci = 3; vci < 5; vci++) {
2864 index = VPCI2VC(card, vpi, vci);
2866 vc = kzalloc(sizeof(struct vc_map), GFP_KERNEL);
2868 printk("%s: can't alloc vc\n", card->name);
2872 card->vcs[index] = vc;
2874 flush_rx_pool(card, &vc->rcv.rx_pool);
2876 rcte = SAR_RCTE_CONNECTOPEN |
2877 SAR_RCTE_RAWCELLINTEN |
2881 addr = card->rct_base + (vc->index << 2);
2882 write_sram(card, addr, rcte);
2884 spin_lock_irqsave(&card->cmd_lock, flags);
2885 writel(SAR_CMD_OPEN_CONNECTION | (addr << 2),
2888 spin_unlock_irqrestore(&card->cmd_lock, flags);
2896 close_card_oam(struct idt77252_dev *card)
2898 unsigned long flags;
2904 for (vpi = 0; vpi < (1 << card->vpibits); vpi++) {
2905 for (vci = 3; vci < 5; vci++) {
2906 index = VPCI2VC(card, vpi, vci);
2907 vc = card->vcs[index];
2909 addr = card->rct_base + vc->index * SAR_SRAM_RCT_SIZE;
2911 spin_lock_irqsave(&card->cmd_lock, flags);
2912 writel(SAR_CMD_CLOSE_CONNECTION | (addr << 2),
2915 spin_unlock_irqrestore(&card->cmd_lock, flags);
2917 if (skb_queue_len(&vc->rcv.rx_pool.queue) != 0) {
2918 DPRINTK("%s: closing a VC "
2919 "with pending rx buffers.\n",
2922 recycle_rx_pool_skb(card, &vc->rcv.rx_pool);
2929 open_card_ubr0(struct idt77252_dev *card)
2933 vc = kzalloc(sizeof(struct vc_map), GFP_KERNEL);
2935 printk("%s: can't alloc vc\n", card->name);
2939 vc->class = SCHED_UBR0;
2941 vc->scq = alloc_scq(card, vc->class);
2943 printk("%s: can't get SCQ.\n", card->name);
2947 card->scd2vc[0] = vc;
2949 vc->scq->scd = card->scd_base;
2951 fill_scd(card, vc->scq, vc->class);
2953 write_sram(card, card->tct_base + 0, TCT_UBR | card->scd_base);
2954 write_sram(card, card->tct_base + 1, 0);
2955 write_sram(card, card->tct_base + 2, 0);
2956 write_sram(card, card->tct_base + 3, 0);
2957 write_sram(card, card->tct_base + 4, 0);
2958 write_sram(card, card->tct_base + 5, 0);
2959 write_sram(card, card->tct_base + 6, 0);
2960 write_sram(card, card->tct_base + 7, TCT_FLAG_UBR);
2962 clear_bit(VCF_IDLE, &vc->flags);
2963 writel(TCMDQ_START | 0, SAR_REG_TCMDQ);
2968 idt77252_dev_open(struct idt77252_dev *card)
2972 if (!test_bit(IDT77252_BIT_INIT, &card->flags)) {
2973 printk("%s: SAR not yet initialized.\n", card->name);
2977 conf = SAR_CFG_RXPTH| /* enable receive path */
2978 SAR_RX_DELAY | /* interrupt on complete PDU */
2979 SAR_CFG_RAWIE | /* interrupt enable on raw cells */
2980 SAR_CFG_RQFIE | /* interrupt on RSQ almost full */
2981 SAR_CFG_TMOIE | /* interrupt on timer overflow */
2982 SAR_CFG_FBIE | /* interrupt on low free buffers */
2983 SAR_CFG_TXEN | /* transmit operation enable */
2984 SAR_CFG_TXINT | /* interrupt on transmit status */
2985 SAR_CFG_TXUIE | /* interrupt on transmit underrun */
2986 SAR_CFG_TXSFI | /* interrupt on TSQ almost full */
2987 SAR_CFG_PHYIE /* enable PHY interrupts */
2990 #ifdef CONFIG_ATM_IDT77252_RCV_ALL
2991 /* Test RAW cell receive. */
2992 conf |= SAR_CFG_VPECA;
2995 writel(readl(SAR_REG_CFG) | conf, SAR_REG_CFG);
2997 if (open_card_oam(card)) {
2998 printk("%s: Error initializing OAM.\n", card->name);
3002 if (open_card_ubr0(card)) {
3003 printk("%s: Error initializing UBR0.\n", card->name);
3007 IPRINTK("%s: opened IDT77252 ABR SAR.\n", card->name);
3011 static void idt77252_dev_close(struct atm_dev *dev)
3013 struct idt77252_dev *card = dev->dev_data;
3016 close_card_oam(card);
3018 conf = SAR_CFG_RXPTH | /* enable receive path */
3019 SAR_RX_DELAY | /* interrupt on complete PDU */
3020 SAR_CFG_RAWIE | /* interrupt enable on raw cells */
3021 SAR_CFG_RQFIE | /* interrupt on RSQ almost full */
3022 SAR_CFG_TMOIE | /* interrupt on timer overflow */
3023 SAR_CFG_FBIE | /* interrupt on low free buffers */
3024 SAR_CFG_TXEN | /* transmit operation enable */
3025 SAR_CFG_TXINT | /* interrupt on transmit status */
3026 SAR_CFG_TXUIE | /* interrupt on xmit underrun */
3027 SAR_CFG_TXSFI /* interrupt on TSQ almost full */
3030 writel(readl(SAR_REG_CFG) & ~(conf), SAR_REG_CFG);
3032 DIPRINTK("%s: closed IDT77252 ABR SAR.\n", card->name);
3036 /*****************************************************************************/
3038 /* Initialisation and Deinitialization of IDT77252 */
3040 /*****************************************************************************/
3044 deinit_card(struct idt77252_dev *card)
3046 struct sk_buff *skb;
3049 if (!test_bit(IDT77252_BIT_INIT, &card->flags)) {
3050 printk("%s: SAR not yet initialized.\n", card->name);
3053 DIPRINTK("idt77252: deinitialize card %u\n", card->index);
3055 writel(0, SAR_REG_CFG);
3058 atm_dev_deregister(card->atmdev);
3060 for (i = 0; i < 4; i++) {
3061 for (j = 0; j < FBQ_SIZE; j++) {
3062 skb = card->sbpool[i].skb[j];
3064 pci_unmap_single(card->pcidev,
3065 IDT77252_PRV_PADDR(skb),
3066 (skb_end_pointer(skb) -
3068 PCI_DMA_FROMDEVICE);
3069 card->sbpool[i].skb[j] = NULL;
3075 vfree(card->soft_tst);
3077 vfree(card->scd2vc);
3081 if (card->raw_cell_hnd) {
3082 pci_free_consistent(card->pcidev, 2 * sizeof(u32),
3083 card->raw_cell_hnd, card->raw_cell_paddr);
3086 if (card->rsq.base) {
3087 DIPRINTK("%s: Release RSQ ...\n", card->name);
3091 if (card->tsq.base) {
3092 DIPRINTK("%s: Release TSQ ...\n", card->name);
3096 DIPRINTK("idt77252: Release IRQ.\n");
3097 free_irq(card->pcidev->irq, card);
3099 for (i = 0; i < 4; i++) {
3101 iounmap(card->fbq[i]);
3105 iounmap(card->membase);
3107 clear_bit(IDT77252_BIT_INIT, &card->flags);
3108 DIPRINTK("%s: Card deinitialized.\n", card->name);
3112 static void __devinit
3113 init_sram(struct idt77252_dev *card)
3117 for (i = 0; i < card->sramsize; i += 4)
3118 write_sram(card, (i >> 2), 0);
3120 /* set SRAM layout for THIS card */
3121 if (card->sramsize == (512 * 1024)) {
3122 card->tct_base = SAR_SRAM_TCT_128_BASE;
3123 card->tct_size = (SAR_SRAM_TCT_128_TOP - card->tct_base + 1)
3124 / SAR_SRAM_TCT_SIZE;
3125 card->rct_base = SAR_SRAM_RCT_128_BASE;
3126 card->rct_size = (SAR_SRAM_RCT_128_TOP - card->rct_base + 1)
3127 / SAR_SRAM_RCT_SIZE;
3128 card->rt_base = SAR_SRAM_RT_128_BASE;
3129 card->scd_base = SAR_SRAM_SCD_128_BASE;
3130 card->scd_size = (SAR_SRAM_SCD_128_TOP - card->scd_base + 1)
3131 / SAR_SRAM_SCD_SIZE;
3132 card->tst[0] = SAR_SRAM_TST1_128_BASE;
3133 card->tst[1] = SAR_SRAM_TST2_128_BASE;
3134 card->tst_size = SAR_SRAM_TST1_128_TOP - card->tst[0] + 1;
3135 card->abrst_base = SAR_SRAM_ABRSTD_128_BASE;
3136 card->abrst_size = SAR_ABRSTD_SIZE_8K;
3137 card->fifo_base = SAR_SRAM_FIFO_128_BASE;
3138 card->fifo_size = SAR_RXFD_SIZE_32K;
3140 card->tct_base = SAR_SRAM_TCT_32_BASE;
3141 card->tct_size = (SAR_SRAM_TCT_32_TOP - card->tct_base + 1)
3142 / SAR_SRAM_TCT_SIZE;
3143 card->rct_base = SAR_SRAM_RCT_32_BASE;
3144 card->rct_size = (SAR_SRAM_RCT_32_TOP - card->rct_base + 1)
3145 / SAR_SRAM_RCT_SIZE;
3146 card->rt_base = SAR_SRAM_RT_32_BASE;
3147 card->scd_base = SAR_SRAM_SCD_32_BASE;
3148 card->scd_size = (SAR_SRAM_SCD_32_TOP - card->scd_base + 1)
3149 / SAR_SRAM_SCD_SIZE;
3150 card->tst[0] = SAR_SRAM_TST1_32_BASE;
3151 card->tst[1] = SAR_SRAM_TST2_32_BASE;
3152 card->tst_size = (SAR_SRAM_TST1_32_TOP - card->tst[0] + 1);
3153 card->abrst_base = SAR_SRAM_ABRSTD_32_BASE;
3154 card->abrst_size = SAR_ABRSTD_SIZE_1K;
3155 card->fifo_base = SAR_SRAM_FIFO_32_BASE;
3156 card->fifo_size = SAR_RXFD_SIZE_4K;
3159 /* Initialize TCT */
3160 for (i = 0; i < card->tct_size; i++) {
3161 write_sram(card, i * SAR_SRAM_TCT_SIZE + 0, 0);
3162 write_sram(card, i * SAR_SRAM_TCT_SIZE + 1, 0);
3163 write_sram(card, i * SAR_SRAM_TCT_SIZE + 2, 0);
3164 write_sram(card, i * SAR_SRAM_TCT_SIZE + 3, 0);
3165 write_sram(card, i * SAR_SRAM_TCT_SIZE + 4, 0);
3166 write_sram(card, i * SAR_SRAM_TCT_SIZE + 5, 0);
3167 write_sram(card, i * SAR_SRAM_TCT_SIZE + 6, 0);
3168 write_sram(card, i * SAR_SRAM_TCT_SIZE + 7, 0);
3171 /* Initialize RCT */
3172 for (i = 0; i < card->rct_size; i++) {
3173 write_sram(card, card->rct_base + i * SAR_SRAM_RCT_SIZE,
3174 (u32) SAR_RCTE_RAWCELLINTEN);
3175 write_sram(card, card->rct_base + i * SAR_SRAM_RCT_SIZE + 1,
3177 write_sram(card, card->rct_base + i * SAR_SRAM_RCT_SIZE + 2,
3179 write_sram(card, card->rct_base + i * SAR_SRAM_RCT_SIZE + 3,
3183 writel((SAR_FBQ0_LOW << 28) | 0x00000000 | 0x00000000 |
3184 (SAR_FB_SIZE_0 / 48), SAR_REG_FBQS0);
3185 writel((SAR_FBQ1_LOW << 28) | 0x00000000 | 0x00000000 |
3186 (SAR_FB_SIZE_1 / 48), SAR_REG_FBQS1);
3187 writel((SAR_FBQ2_LOW << 28) | 0x00000000 | 0x00000000 |
3188 (SAR_FB_SIZE_2 / 48), SAR_REG_FBQS2);
3189 writel((SAR_FBQ3_LOW << 28) | 0x00000000 | 0x00000000 |
3190 (SAR_FB_SIZE_3 / 48), SAR_REG_FBQS3);
3192 /* Initialize rate table */
3193 for (i = 0; i < 256; i++) {
3194 write_sram(card, card->rt_base + i, log_to_rate[i]);
3197 for (i = 0; i < 128; i++) {
3200 tmp = rate_to_log[(i << 2) + 0] << 0;
3201 tmp |= rate_to_log[(i << 2) + 1] << 8;
3202 tmp |= rate_to_log[(i << 2) + 2] << 16;
3203 tmp |= rate_to_log[(i << 2) + 3] << 24;
3204 write_sram(card, card->rt_base + 256 + i, tmp);
3207 #if 0 /* Fill RDF and AIR tables. */
3208 for (i = 0; i < 128; i++) {
3211 tmp = RDF[0][(i << 1) + 0] << 16;
3212 tmp |= RDF[0][(i << 1) + 1] << 0;
3213 write_sram(card, card->rt_base + 512 + i, tmp);
3216 for (i = 0; i < 128; i++) {
3219 tmp = AIR[0][(i << 1) + 0] << 16;
3220 tmp |= AIR[0][(i << 1) + 1] << 0;
3221 write_sram(card, card->rt_base + 640 + i, tmp);
3225 IPRINTK("%s: initialize rate table ...\n", card->name);
3226 writel(card->rt_base << 2, SAR_REG_RTBL);
3228 /* Initialize TSTs */
3229 IPRINTK("%s: initialize TST ...\n", card->name);
3230 card->tst_free = card->tst_size - 2; /* last two are jumps */
3232 for (i = card->tst[0]; i < card->tst[0] + card->tst_size - 2; i++)
3233 write_sram(card, i, TSTE_OPC_VAR);
3234 write_sram(card, i++, TSTE_OPC_JMP | (card->tst[0] << 2));
3235 idt77252_sram_write_errors = 1;
3236 write_sram(card, i++, TSTE_OPC_JMP | (card->tst[1] << 2));
3237 idt77252_sram_write_errors = 0;
3238 for (i = card->tst[1]; i < card->tst[1] + card->tst_size - 2; i++)
3239 write_sram(card, i, TSTE_OPC_VAR);
3240 write_sram(card, i++, TSTE_OPC_JMP | (card->tst[1] << 2));
3241 idt77252_sram_write_errors = 1;
3242 write_sram(card, i++, TSTE_OPC_JMP | (card->tst[0] << 2));
3243 idt77252_sram_write_errors = 0;
3245 card->tst_index = 0;
3246 writel(card->tst[0] << 2, SAR_REG_TSTB);
3248 /* Initialize ABRSTD and Receive FIFO */
3249 IPRINTK("%s: initialize ABRSTD ...\n", card->name);
3250 writel(card->abrst_size | (card->abrst_base << 2),
3253 IPRINTK("%s: initialize receive fifo ...\n", card->name);
3254 writel(card->fifo_size | (card->fifo_base << 2),
3257 IPRINTK("%s: SRAM initialization complete.\n", card->name);
3260 static int __devinit
3261 init_card(struct atm_dev *dev)
3263 struct idt77252_dev *card = dev->dev_data;
3264 struct pci_dev *pcidev = card->pcidev;
3265 unsigned long tmpl, modl;
3266 unsigned int linkrate, rsvdcr;
3267 unsigned int tst_entries;
3268 struct net_device *tmp;
3276 if (test_bit(IDT77252_BIT_INIT, &card->flags)) {
3277 printk("Error: SAR already initialized.\n");
3281 /*****************************************************************/
3282 /* P C I C O N F I G U R A T I O N */
3283 /*****************************************************************/
3285 /* Set PCI Retry-Timeout and TRDY timeout */
3286 IPRINTK("%s: Checking PCI retries.\n", card->name);
3287 if (pci_read_config_byte(pcidev, 0x40, &pci_byte) != 0) {
3288 printk("%s: can't read PCI retry timeout.\n", card->name);
3292 if (pci_byte != 0) {
3293 IPRINTK("%s: PCI retry timeout: %d, set to 0.\n",
3294 card->name, pci_byte);
3295 if (pci_write_config_byte(pcidev, 0x40, 0) != 0) {
3296 printk("%s: can't set PCI retry timeout.\n",
3302 IPRINTK("%s: Checking PCI TRDY.\n", card->name);
3303 if (pci_read_config_byte(pcidev, 0x41, &pci_byte) != 0) {
3304 printk("%s: can't read PCI TRDY timeout.\n", card->name);
3308 if (pci_byte != 0) {
3309 IPRINTK("%s: PCI TRDY timeout: %d, set to 0.\n",
3310 card->name, pci_byte);
3311 if (pci_write_config_byte(pcidev, 0x41, 0) != 0) {
3312 printk("%s: can't set PCI TRDY timeout.\n", card->name);
3317 /* Reset Timer register */
3318 if (readl(SAR_REG_STAT) & SAR_STAT_TMROF) {
3319 printk("%s: resetting timer overflow.\n", card->name);
3320 writel(SAR_STAT_TMROF, SAR_REG_STAT);
3322 IPRINTK("%s: Request IRQ ... ", card->name);
3323 if (request_irq(pcidev->irq, idt77252_interrupt, IRQF_SHARED,
3324 card->name, card) != 0) {
3325 printk("%s: can't allocate IRQ.\n", card->name);
3329 IPRINTK("got %d.\n", pcidev->irq);
3331 /*****************************************************************/
3332 /* C H E C K A N D I N I T S R A M */
3333 /*****************************************************************/
3335 IPRINTK("%s: Initializing SRAM\n", card->name);
3337 /* preset size of connecton table, so that init_sram() knows about it */
3338 conf = SAR_CFG_TX_FIFO_SIZE_9 | /* Use maximum fifo size */
3339 SAR_CFG_RXSTQ_SIZE_8k | /* Receive Status Queue is 8k */
3340 SAR_CFG_IDLE_CLP | /* Set CLP on idle cells */
3341 #ifndef ATM_IDT77252_SEND_IDLE
3342 SAR_CFG_NO_IDLE | /* Do not send idle cells */
3346 if (card->sramsize == (512 * 1024))
3347 conf |= SAR_CFG_CNTBL_1k;
3349 conf |= SAR_CFG_CNTBL_512;
3353 conf |= SAR_CFG_VPVCS_0;
3357 conf |= SAR_CFG_VPVCS_1;
3360 conf |= SAR_CFG_VPVCS_2;
3363 conf |= SAR_CFG_VPVCS_8;
3367 writel(readl(SAR_REG_CFG) | conf, SAR_REG_CFG);
3371 /********************************************************************/
3372 /* A L L O C R A M A N D S E T V A R I O U S T H I N G S */
3373 /********************************************************************/
3374 /* Initialize TSQ */
3375 if (0 != init_tsq(card)) {
3379 /* Initialize RSQ */
3380 if (0 != init_rsq(card)) {
3385 card->vpibits = vpibits;
3386 if (card->sramsize == (512 * 1024)) {
3387 card->vcibits = 10 - card->vpibits;
3389 card->vcibits = 9 - card->vpibits;
3393 for (k = 0, i = 1; k < card->vcibits; k++) {
3398 IPRINTK("%s: Setting VPI/VCI mask to zero.\n", card->name);
3399 writel(0, SAR_REG_VPM);
3401 /* Little Endian Order */
3402 writel(0, SAR_REG_GP);
3404 /* Initialize RAW Cell Handle Register */
3405 card->raw_cell_hnd = pci_alloc_consistent(card->pcidev, 2 * sizeof(u32),
3406 &card->raw_cell_paddr);
3407 if (!card->raw_cell_hnd) {
3408 printk("%s: memory allocation failure.\n", card->name);
3412 memset(card->raw_cell_hnd, 0, 2 * sizeof(u32));
3413 writel(card->raw_cell_paddr, SAR_REG_RAWHND);
3414 IPRINTK("%s: raw cell handle is at 0x%p.\n", card->name,
3415 card->raw_cell_hnd);
3417 size = sizeof(struct vc_map *) * card->tct_size;
3418 IPRINTK("%s: allocate %d byte for VC map.\n", card->name, size);
3419 card->vcs = vzalloc(size);
3421 printk("%s: memory allocation failure.\n", card->name);
3426 size = sizeof(struct vc_map *) * card->scd_size;
3427 IPRINTK("%s: allocate %d byte for SCD to VC mapping.\n",
3429 card->scd2vc = vzalloc(size);
3430 if (!card->scd2vc) {
3431 printk("%s: memory allocation failure.\n", card->name);
3436 size = sizeof(struct tst_info) * (card->tst_size - 2);
3437 IPRINTK("%s: allocate %d byte for TST to VC mapping.\n",
3439 card->soft_tst = vmalloc(size);
3440 if (!card->soft_tst) {
3441 printk("%s: memory allocation failure.\n", card->name);
3445 for (i = 0; i < card->tst_size - 2; i++) {
3446 card->soft_tst[i].tste = TSTE_OPC_VAR;
3447 card->soft_tst[i].vc = NULL;
3450 if (dev->phy == NULL) {
3451 printk("%s: No LT device defined.\n", card->name);
3455 if (dev->phy->ioctl == NULL) {
3456 printk("%s: LT had no IOCTL function defined.\n", card->name);
3461 #ifdef CONFIG_ATM_IDT77252_USE_SUNI
3463 * this is a jhs hack to get around special functionality in the
3464 * phy driver for the atecom hardware; the functionality doesn't
3465 * exist in the linux atm suni driver
3467 * it isn't the right way to do things, but as the guy from NIST
3468 * said, talking about their measurement of the fine structure
3469 * constant, "it's good enough for government work."
3471 linkrate = 149760000;
3474 card->link_pcr = (linkrate / 8 / 53);
3475 printk("%s: Linkrate on ATM line : %u bit/s, %u cell/s.\n",
3476 card->name, linkrate, card->link_pcr);
3478 #ifdef ATM_IDT77252_SEND_IDLE
3479 card->utopia_pcr = card->link_pcr;
3481 card->utopia_pcr = (160000000 / 8 / 54);
3485 if (card->utopia_pcr > card->link_pcr)
3486 rsvdcr = card->utopia_pcr - card->link_pcr;
3488 tmpl = (unsigned long) rsvdcr * ((unsigned long) card->tst_size - 2);
3489 modl = tmpl % (unsigned long)card->utopia_pcr;
3490 tst_entries = (int) (tmpl / (unsigned long)card->utopia_pcr);
3493 card->tst_free -= tst_entries;
3494 fill_tst(card, NULL, tst_entries, TSTE_OPC_NULL);
3497 idt77252_eeprom_init(card);
3498 printk("%s: EEPROM: %02x:", card->name,
3499 idt77252_eeprom_read_status(card));
3501 for (i = 0; i < 0x80; i++) {
3503 idt77252_eeprom_read_byte(card, i)
3507 #endif /* HAVE_EEPROM */
3512 sprintf(tname, "eth%d", card->index);
3513 tmp = dev_get_by_name(&init_net, tname); /* jhs: was "tmp = dev_get(tname);" */
3515 memcpy(card->atmdev->esi, tmp->dev_addr, 6);
3517 printk("%s: ESI %pM\n", card->name, card->atmdev->esi);
3523 /* Set Maximum Deficit Count for now. */
3524 writel(0xffff, SAR_REG_MDFCT);
3526 set_bit(IDT77252_BIT_INIT, &card->flags);
3528 XPRINTK("%s: IDT77252 ABR SAR initialization complete.\n", card->name);
3533 /*****************************************************************************/
3535 /* Probing of IDT77252 ABR SAR */
3537 /*****************************************************************************/
3540 static int __devinit
3541 idt77252_preset(struct idt77252_dev *card)
3545 /*****************************************************************/
3546 /* P C I C O N F I G U R A T I O N */
3547 /*****************************************************************/
3549 XPRINTK("%s: Enable PCI master and memory access for SAR.\n",
3551 if (pci_read_config_word(card->pcidev, PCI_COMMAND, &pci_command)) {
3552 printk("%s: can't read PCI_COMMAND.\n", card->name);
3556 if (!(pci_command & PCI_COMMAND_IO)) {
3557 printk("%s: PCI_COMMAND: %04x (???)\n",
3558 card->name, pci_command);
3562 pci_command |= (PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);
3563 if (pci_write_config_word(card->pcidev, PCI_COMMAND, pci_command)) {
3564 printk("%s: can't write PCI_COMMAND.\n", card->name);
3568 /*****************************************************************/
3569 /* G E N E R I C R E S E T */
3570 /*****************************************************************/
3572 /* Software reset */
3573 writel(SAR_CFG_SWRST, SAR_REG_CFG);
3575 writel(0, SAR_REG_CFG);
3577 IPRINTK("%s: Software resetted.\n", card->name);
3582 static unsigned long __devinit
3583 probe_sram(struct idt77252_dev *card)
3587 writel(0, SAR_REG_DR0);
3588 writel(SAR_CMD_WRITE_SRAM | (0 << 2), SAR_REG_CMD);
3590 for (addr = 0x4000; addr < 0x80000; addr += 0x4000) {
3591 writel(ATM_POISON, SAR_REG_DR0);
3592 writel(SAR_CMD_WRITE_SRAM | (addr << 2), SAR_REG_CMD);
3594 writel(SAR_CMD_READ_SRAM | (0 << 2), SAR_REG_CMD);
3595 data = readl(SAR_REG_DR0);
3601 return addr * sizeof(u32);
3604 static int __devinit
3605 idt77252_init_one(struct pci_dev *pcidev, const struct pci_device_id *id)
3607 static struct idt77252_dev **last = &idt77252_chain;
3608 static int index = 0;
3610 unsigned long membase, srambase;
3611 struct idt77252_dev *card;
3612 struct atm_dev *dev;
3616 if ((err = pci_enable_device(pcidev))) {
3617 printk("idt77252: can't enable PCI device at %s\n", pci_name(pcidev));
3621 card = kzalloc(sizeof(struct idt77252_dev), GFP_KERNEL);
3623 printk("idt77252-%d: can't allocate private data\n", index);
3625 goto err_out_disable_pdev;
3627 card->revision = pcidev->revision;
3628 card->index = index;
3629 card->pcidev = pcidev;
3630 sprintf(card->name, "idt77252-%d", card->index);
3632 INIT_WORK(&card->tqueue, idt77252_softint);
3634 membase = pci_resource_start(pcidev, 1);
3635 srambase = pci_resource_start(pcidev, 2);
3637 mutex_init(&card->mutex);
3638 spin_lock_init(&card->cmd_lock);
3639 spin_lock_init(&card->tst_lock);
3641 init_timer(&card->tst_timer);
3642 card->tst_timer.data = (unsigned long)card;
3643 card->tst_timer.function = tst_timer;
3645 /* Do the I/O remapping... */
3646 card->membase = ioremap(membase, 1024);
3647 if (!card->membase) {
3648 printk("%s: can't ioremap() membase\n", card->name);
3650 goto err_out_free_card;
3653 if (idt77252_preset(card)) {
3654 printk("%s: preset failed\n", card->name);
3656 goto err_out_iounmap;
3659 dev = atm_dev_register("idt77252", &pcidev->dev, &idt77252_ops, -1,
3662 printk("%s: can't register atm device\n", card->name);
3664 goto err_out_iounmap;
3666 dev->dev_data = card;
3669 #ifdef CONFIG_ATM_IDT77252_USE_SUNI
3672 printk("%s: can't init SUNI\n", card->name);
3674 goto err_out_deinit_card;
3676 #endif /* CONFIG_ATM_IDT77252_USE_SUNI */
3678 card->sramsize = probe_sram(card);
3680 for (i = 0; i < 4; i++) {
3681 card->fbq[i] = ioremap(srambase | 0x200000 | (i << 18), 4);
3682 if (!card->fbq[i]) {
3683 printk("%s: can't ioremap() FBQ%d\n", card->name, i);
3685 goto err_out_deinit_card;
3689 printk("%s: ABR SAR (Rev %c): MEM %08lx SRAM %08lx [%u KB]\n",
3690 card->name, ((card->revision > 1) && (card->revision < 25)) ?
3691 'A' + card->revision - 1 : '?', membase, srambase,
3692 card->sramsize / 1024);
3694 if (init_card(dev)) {
3695 printk("%s: init_card failed\n", card->name);
3697 goto err_out_deinit_card;
3700 dev->ci_range.vpi_bits = card->vpibits;
3701 dev->ci_range.vci_bits = card->vcibits;
3702 dev->link_rate = card->link_pcr;
3704 if (dev->phy->start)
3705 dev->phy->start(dev);
3707 if (idt77252_dev_open(card)) {
3708 printk("%s: dev_open failed\n", card->name);
3721 dev->phy->stop(dev);
3723 err_out_deinit_card:
3727 iounmap(card->membase);
3732 err_out_disable_pdev:
3733 pci_disable_device(pcidev);
3737 static struct pci_device_id idt77252_pci_tbl[] =
3739 { PCI_VDEVICE(IDT, PCI_DEVICE_ID_IDT_IDT77252), 0 },
3743 MODULE_DEVICE_TABLE(pci, idt77252_pci_tbl);
3745 static struct pci_driver idt77252_driver = {
3747 .id_table = idt77252_pci_tbl,
3748 .probe = idt77252_init_one,
3751 static int __init idt77252_init(void)
3753 struct sk_buff *skb;
3755 printk("%s: at %p\n", __func__, idt77252_init);
3757 if (sizeof(skb->cb) < sizeof(struct atm_skb_data) +
3758 sizeof(struct idt77252_skb_prv)) {
3759 printk(KERN_ERR "%s: skb->cb is too small (%lu < %lu)\n",
3760 __func__, (unsigned long) sizeof(skb->cb),
3761 (unsigned long) sizeof(struct atm_skb_data) +
3762 sizeof(struct idt77252_skb_prv));
3766 return pci_register_driver(&idt77252_driver);
3769 static void __exit idt77252_exit(void)
3771 struct idt77252_dev *card;
3772 struct atm_dev *dev;
3774 pci_unregister_driver(&idt77252_driver);
3776 while (idt77252_chain) {
3777 card = idt77252_chain;
3779 idt77252_chain = card->next;
3782 dev->phy->stop(dev);
3784 pci_disable_device(card->pcidev);
3788 DIPRINTK("idt77252: finished cleanup-module().\n");
3791 module_init(idt77252_init);
3792 module_exit(idt77252_exit);
3794 MODULE_LICENSE("GPL");
3796 module_param(vpibits, uint, 0);
3797 MODULE_PARM_DESC(vpibits, "number of VPI bits supported (0, 1, or 2)");
3798 #ifdef CONFIG_ATM_IDT77252_DEBUG
3799 module_param(debug, ulong, 0644);
3800 MODULE_PARM_DESC(debug, "debug bitmap, see drivers/atm/idt77252.h");
3803 MODULE_AUTHOR("Eddie C. Dost <ecd@atecom.com>");
3804 MODULE_DESCRIPTION("IDT77252 ABR SAR Driver");