1 /* SPDX-License-Identifier: GPL-2.0-only */
3 * Copyright (C) 2020-2023 Intel Corporation
9 #include <drm/drm_device.h>
10 #include <drm/drm_drv.h>
11 #include <drm/drm_managed.h>
12 #include <drm/drm_mm.h>
13 #include <drm/drm_print.h>
15 #include <linux/pci.h>
16 #include <linux/xarray.h>
17 #include <uapi/drm/ivpu_accel.h>
19 #include "ivpu_mmu_context.h"
21 #define DRIVER_NAME "intel_vpu"
22 #define DRIVER_DESC "Driver for Intel Versatile Processing Unit (VPU)"
23 #define DRIVER_DATE "20230117"
25 #define PCI_DEVICE_ID_MTL 0x7d1d
26 #define PCI_DEVICE_ID_ARL 0xad1d
27 #define PCI_DEVICE_ID_LNL 0x643e
29 #define IVPU_HW_37XX 37
30 #define IVPU_HW_40XX 40
32 #define IVPU_GLOBAL_CONTEXT_MMU_SSID 0
33 /* SSID 1 is used by the VPU to represent invalid context */
34 #define IVPU_USER_CONTEXT_MIN_SSID 2
35 #define IVPU_USER_CONTEXT_MAX_SSID (IVPU_USER_CONTEXT_MIN_SSID + 63)
37 #define IVPU_NUM_ENGINES 2
39 #define IVPU_PLATFORM_SILICON 0
40 #define IVPU_PLATFORM_SIMICS 2
41 #define IVPU_PLATFORM_FPGA 3
42 #define IVPU_PLATFORM_INVALID 8
44 #define IVPU_DBG_REG BIT(0)
45 #define IVPU_DBG_IRQ BIT(1)
46 #define IVPU_DBG_MMU BIT(2)
47 #define IVPU_DBG_FILE BIT(3)
48 #define IVPU_DBG_MISC BIT(4)
49 #define IVPU_DBG_FW_BOOT BIT(5)
50 #define IVPU_DBG_PM BIT(6)
51 #define IVPU_DBG_IPC BIT(7)
52 #define IVPU_DBG_BO BIT(8)
53 #define IVPU_DBG_JOB BIT(9)
54 #define IVPU_DBG_JSM BIT(10)
55 #define IVPU_DBG_KREF BIT(11)
56 #define IVPU_DBG_RPM BIT(12)
58 #define ivpu_err(vdev, fmt, ...) \
59 drm_err(&(vdev)->drm, "%s(): " fmt, __func__, ##__VA_ARGS__)
61 #define ivpu_err_ratelimited(vdev, fmt, ...) \
62 drm_err_ratelimited(&(vdev)->drm, "%s(): " fmt, __func__, ##__VA_ARGS__)
64 #define ivpu_warn(vdev, fmt, ...) \
65 drm_warn(&(vdev)->drm, "%s(): " fmt, __func__, ##__VA_ARGS__)
67 #define ivpu_warn_ratelimited(vdev, fmt, ...) \
68 drm_err_ratelimited(&(vdev)->drm, "%s(): " fmt, __func__, ##__VA_ARGS__)
70 #define ivpu_info(vdev, fmt, ...) drm_info(&(vdev)->drm, fmt, ##__VA_ARGS__)
72 #define ivpu_dbg(vdev, type, fmt, args...) do { \
73 if (unlikely(IVPU_DBG_##type & ivpu_dbg_mask)) \
74 dev_dbg((vdev)->drm.dev, "[%s] " fmt, #type, ##args); \
77 #define IVPU_WA(wa_name) (vdev->wa.wa_name)
79 struct ivpu_wa_table {
81 bool clear_runtime_mem;
82 bool d3hot_after_power_off;
83 bool interrupt_clear_with_0;
84 bool disable_clock_relinquish;
94 struct drm_device drm;
100 struct ivpu_wa_table wa;
101 struct ivpu_hw_info *hw;
102 struct ivpu_mmu_info *mmu;
103 struct ivpu_fw_info *fw;
104 struct ivpu_ipc_info *ipc;
105 struct ivpu_pm_info *pm;
107 struct ivpu_mmu_context gctx;
108 struct xarray context_xa;
109 struct xa_limit context_xa_limit;
111 struct xarray submitted_jobs_xa;
112 struct task_struct *job_done_thread;
114 atomic64_t unique_id_counter;
120 int reschedule_suspend;
125 * file_priv has its own refcount (ref) that allows user space to close the fd
126 * without blocking even if VPU is still processing some jobs.
128 struct ivpu_file_priv {
130 struct ivpu_device *vdev;
131 struct mutex lock; /* Protects cmdq */
132 struct ivpu_cmdq *cmdq[IVPU_NUM_ENGINES];
133 struct ivpu_mmu_context ctx;
138 extern int ivpu_dbg_mask;
139 extern u8 ivpu_pll_min_ratio;
140 extern u8 ivpu_pll_max_ratio;
141 extern bool ivpu_disable_mmu_cont_pages;
143 #define IVPU_TEST_MODE_DISABLED 0
144 #define IVPU_TEST_MODE_FW_TEST 1
145 #define IVPU_TEST_MODE_NULL_HW 2
146 extern int ivpu_test_mode;
148 struct ivpu_file_priv *ivpu_file_priv_get(struct ivpu_file_priv *file_priv);
149 struct ivpu_file_priv *ivpu_file_priv_get_by_ctx_id(struct ivpu_device *vdev, unsigned long id);
150 void ivpu_file_priv_put(struct ivpu_file_priv **link);
152 int ivpu_boot(struct ivpu_device *vdev);
153 int ivpu_shutdown(struct ivpu_device *vdev);
155 static inline u8 ivpu_revision(struct ivpu_device *vdev)
157 return to_pci_dev(vdev->drm.dev)->revision;
160 static inline u16 ivpu_device_id(struct ivpu_device *vdev)
162 return to_pci_dev(vdev->drm.dev)->device;
165 static inline int ivpu_hw_gen(struct ivpu_device *vdev)
167 switch (ivpu_device_id(vdev)) {
168 case PCI_DEVICE_ID_MTL:
169 case PCI_DEVICE_ID_ARL:
171 case PCI_DEVICE_ID_LNL:
174 ivpu_err(vdev, "Unknown VPU device\n");
179 static inline struct ivpu_device *to_ivpu_device(struct drm_device *dev)
181 return container_of(dev, struct ivpu_device, drm);
184 static inline u32 ivpu_get_context_count(struct ivpu_device *vdev)
186 struct xa_limit ctx_limit = vdev->context_xa_limit;
188 return (ctx_limit.max - ctx_limit.min + 1);
191 static inline u32 ivpu_get_platform(struct ivpu_device *vdev)
193 WARN_ON_ONCE(vdev->platform == IVPU_PLATFORM_INVALID);
194 return vdev->platform;
197 static inline bool ivpu_is_silicon(struct ivpu_device *vdev)
199 return ivpu_get_platform(vdev) == IVPU_PLATFORM_SILICON;
202 static inline bool ivpu_is_simics(struct ivpu_device *vdev)
204 return ivpu_get_platform(vdev) == IVPU_PLATFORM_SIMICS;
207 static inline bool ivpu_is_fpga(struct ivpu_device *vdev)
209 return ivpu_get_platform(vdev) == IVPU_PLATFORM_FPGA;
212 #endif /* __IVPU_DRV_H__ */