2 * Copyright 2004 Freescale Semiconductor.
4 * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
6 * See file CREDITS for list of people who contributed to this
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26 * cpu_init.c - low level cpu init
33 #include <asm/fsl_law.h>
35 DECLARE_GLOBAL_DATA_PTR;
38 * Breathe some life into the CPU...
40 * Set up the memory map
41 * initialize a bunch of registers
46 volatile immap_t *immap = (immap_t *)CFG_IMMR;
47 volatile ccsr_lbc_t *memctl = &immap->im_lbc;
49 /* Pointer is writable since we allocated a register for it */
50 gd = (gd_t *) (CFG_INIT_RAM_ADDR + CFG_GBL_DATA_OFFSET);
52 /* Clear initial global data */
53 memset ((void *) gd, 0, sizeof (gd_t));
59 /* Map banks 0 and 1 to the FLASH banks 0 and 1 at preliminary
60 * addresses - these have to be modified later when FLASH size
64 #if defined(CFG_OR0_REMAP)
65 memctl->or0 = CFG_OR0_REMAP;
67 #if defined(CFG_OR1_REMAP)
68 memctl->or1 = CFG_OR1_REMAP;
71 /* now restrict to preliminary range */
72 #if defined(CFG_BR0_PRELIM) && defined(CFG_OR0_PRELIM)
73 memctl->br0 = CFG_BR0_PRELIM;
74 memctl->or0 = CFG_OR0_PRELIM;
77 #if defined(CFG_BR1_PRELIM) && defined(CFG_OR1_PRELIM)
78 memctl->or1 = CFG_OR1_PRELIM;
79 memctl->br1 = CFG_BR1_PRELIM;
82 #if defined(CFG_BR2_PRELIM) && defined(CFG_OR2_PRELIM)
83 memctl->or2 = CFG_OR2_PRELIM;
84 memctl->br2 = CFG_BR2_PRELIM;
87 #if defined(CFG_BR3_PRELIM) && defined(CFG_OR3_PRELIM)
88 memctl->or3 = CFG_OR3_PRELIM;
89 memctl->br3 = CFG_BR3_PRELIM;
92 #if defined(CFG_BR4_PRELIM) && defined(CFG_OR4_PRELIM)
93 memctl->or4 = CFG_OR4_PRELIM;
94 memctl->br4 = CFG_BR4_PRELIM;
97 #if defined(CFG_BR5_PRELIM) && defined(CFG_OR5_PRELIM)
98 memctl->or5 = CFG_OR5_PRELIM;
99 memctl->br5 = CFG_BR5_PRELIM;
102 #if defined(CFG_BR6_PRELIM) && defined(CFG_OR6_PRELIM)
103 memctl->or6 = CFG_OR6_PRELIM;
104 memctl->br6 = CFG_BR6_PRELIM;
107 #if defined(CFG_BR7_PRELIM) && defined(CFG_OR7_PRELIM)
108 memctl->or7 = CFG_OR7_PRELIM;
109 memctl->br7 = CFG_BR7_PRELIM;
112 /* enable the timebase bit in HID0 */
113 set_hid0(get_hid0() | 0x4000000);
115 /* enable EMCP, SYNCBE | ABE bits in HID1 */
116 set_hid1(get_hid1() | 0x80000C00);
120 * initialize higher level parts of CPU like timers
127 /* Set up BAT registers */
128 void setup_bats(void)
130 write_bat(DBAT0, CFG_DBAT0U, CFG_DBAT0L);
131 write_bat(IBAT0, CFG_IBAT0U, CFG_IBAT0L);
132 write_bat(DBAT1, CFG_DBAT1U, CFG_DBAT1L);
133 write_bat(IBAT1, CFG_IBAT1U, CFG_IBAT1L);
134 write_bat(DBAT2, CFG_DBAT2U, CFG_DBAT2L);
135 write_bat(IBAT2, CFG_IBAT2U, CFG_IBAT2L);
136 write_bat(DBAT3, CFG_DBAT3U, CFG_DBAT3L);
137 write_bat(IBAT3, CFG_IBAT3U, CFG_IBAT3L);
138 write_bat(DBAT4, CFG_DBAT4U, CFG_DBAT4L);
139 write_bat(IBAT4, CFG_IBAT4U, CFG_IBAT4L);
140 write_bat(DBAT5, CFG_DBAT5U, CFG_DBAT5L);
141 write_bat(IBAT5, CFG_IBAT5U, CFG_IBAT5L);
142 write_bat(DBAT6, CFG_DBAT6U, CFG_DBAT6L);
143 write_bat(IBAT6, CFG_IBAT6U, CFG_IBAT6L);
144 write_bat(DBAT7, CFG_DBAT7U, CFG_DBAT7L);
145 write_bat(IBAT7, CFG_IBAT7U, CFG_IBAT7L);