2 * Copyright 2004 Freescale Semiconductor.
3 * Copyright (C) 2003 Motorola Inc.
4 * Xianghua Xiao (x.xiao@motorola.com)
6 * See file CREDITS for list of people who contributed to this
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26 * PCI Configuration space access support for MPC85xx PCI Bridge
29 #include <asm/cpm_85xx.h>
32 #if defined(CONFIG_OF_FLAT_TREE)
36 #if defined(CONFIG_PCI)
38 static struct pci_controller *pci_hose;
41 pci_mpc85xx_init(struct pci_controller *board_hose)
46 volatile immap_t *immap = (immap_t *)CFG_CCSRBAR;
47 volatile ccsr_pcix_t *pcix = &immap->im_pcix;
48 #ifdef CONFIG_MPC85XX_PCI2
49 volatile ccsr_pcix_t *pcix2 = &immap->im_pcix2;
51 volatile ccsr_gur_t *gur = &immap->im_gur;
52 struct pci_controller * hose;
54 pci_hose = board_hose;
58 hose->first_busno = 0;
59 hose->last_busno = 0xff;
61 pci_setup_indirect(hose,
68 dev = PCI_BDF(hose->first_busno, 0, 0);
69 pci_hose_read_config_word (hose, dev, PCI_COMMAND, ®16);
70 reg16 |= PCI_COMMAND_SERR | PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY;
71 pci_hose_write_config_word(hose, dev, PCI_COMMAND, reg16);
74 * Clear non-reserved bits in status register.
76 pci_hose_write_config_word(hose, dev, PCI_STATUS, 0xffff);
78 if (!(gur->pordevsr & PORDEVSR_PCI)) {
80 if (CONFIG_SYS_CLK_FREQ < 66000000)
81 printf("PCI-X will only work at 66 MHz\n");
83 reg16 = PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ
84 | PCI_X_CMD_ERO | PCI_X_CMD_DPERR_E;
85 pci_hose_write_config_word(hose, dev, PCIX_COMMAND, reg16);
88 pcix->potar1 = (CFG_PCI1_MEM_BASE >> 12) & 0x000fffff;
89 pcix->potear1 = 0x00000000;
90 pcix->powbar1 = (CFG_PCI1_MEM_PHYS >> 12) & 0x000fffff;
91 pcix->powbear1 = 0x00000000;
92 pcix->powar1 = (POWAR_EN | POWAR_MEM_READ |
93 POWAR_MEM_WRITE | (__ilog2(CFG_PCI1_MEM_SIZE) - 1));
95 pcix->potar2 = (CFG_PCI1_IO_BASE >> 12) & 0x000fffff;
96 pcix->potear2 = 0x00000000;
97 pcix->powbar2 = (CFG_PCI1_IO_PHYS >> 12) & 0x000fffff;
98 pcix->powbear2 = 0x00000000;
99 pcix->powar2 = (POWAR_EN | POWAR_IO_READ |
100 POWAR_IO_WRITE | (__ilog2(CFG_PCI1_IO_SIZE) - 1));
102 pcix->pitar1 = 0x00000000;
103 pcix->piwbar1 = 0x00000000;
104 pcix->piwar1 = (PIWAR_EN | PIWAR_PF | PIWAR_LOCAL |
105 PIWAR_READ_SNOOP | PIWAR_WRITE_SNOOP | PIWAR_MEM_2G);
112 pci_set_region(hose->regions + 0,
118 pci_set_region(hose->regions + 1,
124 hose->region_count = 2;
126 pci_register_hose(hose);
128 #if defined(CONFIG_MPC8555CDS) || defined(CONFIG_MPC8541CDS)
130 * This is a SW workaround for an apparent HW problem
131 * in the PCI controller on the MPC85555/41 CDS boards.
132 * The first config cycle must be to a valid, known
133 * device on the PCI bus in order to trick the PCI
134 * controller state machine into a known valid state.
135 * Without this, the first config cycle has the chance
136 * of hanging the controller permanently, just leaving
137 * it in a semi-working state, or leaving it working.
139 * Pick on the Tundra, Device 17, to get it right.
144 pci_hose_read_config_byte(hose,
151 hose->last_busno = pci_hose_scan(hose);
153 #ifdef CONFIG_MPC85XX_PCI2
156 hose->first_busno = pci_hose[0].last_busno + 1;
157 hose->last_busno = 0xff;
159 pci_setup_indirect(hose,
163 dev = PCI_BDF(hose->first_busno, 0, 0);
164 pci_hose_read_config_word (hose, dev, PCI_COMMAND, ®16);
165 reg16 |= PCI_COMMAND_SERR | PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY;
166 pci_hose_write_config_word(hose, dev, PCI_COMMAND, reg16);
169 * Clear non-reserved bits in status register.
171 pci_hose_write_config_word(hose, dev, PCI_STATUS, 0xffff);
173 pcix2->potar1 = (CFG_PCI2_MEM_BASE >> 12) & 0x000fffff;
174 pcix2->potear1 = 0x00000000;
175 pcix2->powbar1 = (CFG_PCI2_MEM_PHYS >> 12) & 0x000fffff;
176 pcix2->powbear1 = 0x00000000;
177 pcix2->powar1 = (POWAR_EN | POWAR_MEM_READ |
178 POWAR_MEM_WRITE | (__ilog2(CFG_PCI2_MEM_SIZE) - 1));
180 pcix2->potar2 = (CFG_PCI2_IO_BASE >> 12) & 0x000fffff;
181 pcix2->potear2 = 0x00000000;
182 pcix2->powbar2 = (CFG_PCI2_IO_PHYS >> 12) & 0x000fffff;
183 pcix2->powbear2 = 0x00000000;
184 pcix2->powar2 = (POWAR_EN | POWAR_IO_READ |
185 POWAR_IO_WRITE | (__ilog2(CFG_PCI2_IO_SIZE) - 1));
187 pcix2->pitar1 = 0x00000000;
188 pcix2->piwbar1 = 0x00000000;
189 pcix2->piwar1 = (PIWAR_EN | PIWAR_PF | PIWAR_LOCAL |
190 PIWAR_READ_SNOOP | PIWAR_WRITE_SNOOP | PIWAR_MEM_2G);
197 pci_set_region(hose->regions + 0,
203 pci_set_region(hose->regions + 1,
209 hose->region_count = 2;
214 pci_register_hose(hose);
216 hose->last_busno = pci_hose_scan(hose);
220 #ifdef CONFIG_OF_FLAT_TREE
222 ft_pci_setup(void *blob, bd_t *bd)
227 p = (u32 *)ft_get_prop(blob, "/" OF_SOC "/pci@8000/bus-range", &len);
229 p[0] = pci_hose[0].first_busno;
230 p[1] = pci_hose[0].last_busno;
233 #ifdef CONFIG_MPC85XX_PCI2
234 p = (u32 *)ft_get_prop(blob, "/" OF_SOC "/pci@9000/bus-range", &len);
236 p[0] = pci_hose[1].first_busno;
237 p[1] = pci_hose[1].last_busno;
241 #endif /* CONFIG_OF_FLAT_TREE */
242 #endif /* CONFIG_PCI */