2 * Copyright 2007 Freescale Semiconductor.
4 * (C) Copyright 2003 Motorola Inc.
5 * Modified by Xianghua Xiao, X.Xiao@motorola.com
8 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
10 * See file CREDITS for list of people who contributed to this
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License as
15 * published by the Free Software Foundation; either version 2 of
16 * the License, or (at your option) any later version.
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
31 #include <asm/processor.h>
34 #include <asm/fsl_law.h>
36 DECLARE_GLOBAL_DATA_PTR;
39 extern qe_iop_conf_t qe_iop_conf_tab[];
40 extern void qe_config_iopin(u8 port, u8 pin, int dir,
41 int open_drain, int assign);
42 extern void qe_init(uint qe_base);
43 extern void qe_reset(void);
45 static void config_qe_ioports(void)
48 int dir, open_drain, assign;
51 for (i = 0; qe_iop_conf_tab[i].assign != QE_IOP_TAB_END; i++) {
52 port = qe_iop_conf_tab[i].port;
53 pin = qe_iop_conf_tab[i].pin;
54 dir = qe_iop_conf_tab[i].dir;
55 open_drain = qe_iop_conf_tab[i].open_drain;
56 assign = qe_iop_conf_tab[i].assign;
57 qe_config_iopin(port, pin, dir, open_drain, assign);
63 void config_8560_ioports (volatile ccsr_cpm_t * cpm)
67 for (portnum = 0; portnum < 4; portnum++) {
74 iop_conf_t *iopc = (iop_conf_t *) & iop_conf_tab[portnum][0];
75 iop_conf_t *eiopc = iopc + 32;
80 * index 0 refers to pin 31,
81 * index 31 refers to pin 0
83 while (iopc < eiopc) {
103 volatile ioport_t *iop = ioport_addr (cpm, portnum);
107 * the (somewhat confused) paragraph at the
108 * bottom of page 35-5 warns that there might
109 * be "unknown behaviour" when programming
110 * PSORx and PDIRx, if PPARx = 1, so I
111 * decided this meant I had to disable the
112 * dedicated function first, and enable it
116 iop->psor = (iop->psor & tpmsk) | psor;
117 iop->podr = (iop->podr & tpmsk) | podr;
118 iop->pdat = (iop->pdat & tpmsk) | pdat;
119 iop->pdir = (iop->pdir & tpmsk) | pdir;
127 * Breathe some life into the CPU...
129 * Set up the memory map
130 * initialize a bunch of registers
133 void cpu_init_f (void)
135 volatile ccsr_lbc_t *memctl = (void *)(CFG_MPC85xx_LBC_ADDR);
136 extern void m8560_cpm_reset (void);
138 /* Pointer is writable since we allocated a register for it */
139 gd = (gd_t *) (CFG_INIT_RAM_ADDR + CFG_GBL_DATA_OFFSET);
141 /* Clear initial global data */
142 memset ((void *) gd, 0, sizeof (gd_t));
144 #ifdef CONFIG_FSL_LAW
149 config_8560_ioports((ccsr_cpm_t *)CFG_MPC85xx_CPM_ADDR);
152 /* Map banks 0 and 1 to the FLASH banks 0 and 1 at preliminary
153 * addresses - these have to be modified later when FLASH size
154 * has been determined
156 #if defined(CFG_OR0_REMAP)
157 memctl->or0 = CFG_OR0_REMAP;
159 #if defined(CFG_OR1_REMAP)
160 memctl->or1 = CFG_OR1_REMAP;
163 /* now restrict to preliminary range */
164 /* if cs1 is already set via debugger, leave cs0/cs1 alone */
165 if (! memctl->br1 & 1) {
166 #if defined(CFG_BR0_PRELIM) && defined(CFG_OR0_PRELIM)
167 memctl->br0 = CFG_BR0_PRELIM;
168 memctl->or0 = CFG_OR0_PRELIM;
171 #if defined(CFG_BR1_PRELIM) && defined(CFG_OR1_PRELIM)
172 memctl->or1 = CFG_OR1_PRELIM;
173 memctl->br1 = CFG_BR1_PRELIM;
177 #if defined(CFG_BR2_PRELIM) && defined(CFG_OR2_PRELIM)
178 memctl->or2 = CFG_OR2_PRELIM;
179 memctl->br2 = CFG_BR2_PRELIM;
182 #if defined(CFG_BR3_PRELIM) && defined(CFG_OR3_PRELIM)
183 memctl->or3 = CFG_OR3_PRELIM;
184 memctl->br3 = CFG_BR3_PRELIM;
187 #if defined(CFG_BR4_PRELIM) && defined(CFG_OR4_PRELIM)
188 memctl->or4 = CFG_OR4_PRELIM;
189 memctl->br4 = CFG_BR4_PRELIM;
192 #if defined(CFG_BR5_PRELIM) && defined(CFG_OR5_PRELIM)
193 memctl->or5 = CFG_OR5_PRELIM;
194 memctl->br5 = CFG_BR5_PRELIM;
197 #if defined(CFG_BR6_PRELIM) && defined(CFG_OR6_PRELIM)
198 memctl->or6 = CFG_OR6_PRELIM;
199 memctl->br6 = CFG_BR6_PRELIM;
202 #if defined(CFG_BR7_PRELIM) && defined(CFG_OR7_PRELIM)
203 memctl->or7 = CFG_OR7_PRELIM;
204 memctl->br7 = CFG_BR7_PRELIM;
207 #if defined(CONFIG_CPM2)
211 /* Config QE ioports */
219 * Initialize L2 as cache.
221 * The newer 8548, etc, parts have twice as much cache, but
222 * use the same bit-encoding as the older 8555, etc, parts.
228 #ifdef CONFIG_CLEAR_LAW0
229 #ifdef CONFIG_FSL_LAW
232 volatile ccsr_local_ecm_t *ecm = (void *)(CFG_MPC85xx_ECM_ADDR);
234 /* clear alternate boot location LAW (used for sdram, or ddr bank) */
239 #if defined(CONFIG_L2_CACHE)
240 volatile ccsr_l2cache_t *l2cache = (void *)CFG_MPC85xx_L2_ADDR;
241 volatile uint cache_ctl;
249 cache_ctl = l2cache->l2ctl;
251 switch (cache_ctl & 0x30000000) {
253 if (ver == SVR_8548 || ver == SVR_8548_E ||
254 ver == SVR_8544 || ver == SVR_8568_E) {
255 printf ("L2 cache 512KB:");
256 /* set L2E=1, L2I=1, & L2SRAM=0 */
257 cache_ctl = 0xc0000000;
259 printf ("L2 cache 256KB:");
260 /* set L2E=1, L2I=1, & L2BLKSZ=2 (256 Kbyte) */
261 cache_ctl = 0xc8000000;
265 printf ("L2 cache 256KB:");
266 if (ver == SVR_8544 || ver == SVR_8544_E) {
267 cache_ctl = 0xc0000000; /* set L2E=1, L2I=1, & L2SRAM=0 */
273 printf ("L2 cache unknown size (0x%08x)\n", cache_ctl);
277 if (l2cache->l2ctl & 0x80000000) {
278 printf(" already enabled.");
279 l2srbar = l2cache->l2srbar0;
280 #ifdef CFG_INIT_L2_ADDR
281 if (l2cache->l2ctl & 0x00010000 && l2srbar >= CFG_FLASH_BASE) {
282 l2srbar = CFG_INIT_L2_ADDR;
283 l2cache->l2srbar0 = l2srbar;
284 printf(" Moving to 0x%08x", CFG_INIT_L2_ADDR);
286 #endif /* CFG_INIT_L2_ADDR */
290 l2cache->l2ctl = cache_ctl; /* invalidate & enable */
292 printf(" enabled\n");
295 printf("L2 cache: disabled\n");
298 uint qe_base = CFG_IMMR + 0x00080000; /* QE immr base */