2 * Adapted for Motorola MPC8560 chips
3 * Xianghua Xiao <x.xiao@motorola.com>
5 * This file is based on "arch/ppc/8260_io/commproc.c" - here is it's
8 * General Purpose functions for the global management of the
9 * 8220 Communication Processor Module.
10 * Copyright (c) 1999 Dan Malek (dmalek@jlc.net)
11 * Copyright (c) 2000 MontaVista Software, Inc (source@mvista.com)
13 * Copyright (c) 2003 Motorola,Inc.
15 * In addition to the individual control of the communication
16 * channels, there are a few functions that globally affect the
17 * communication processor.
19 * Buffer descriptors must be allocated from the dual ported memory
20 * space. The allocator for that is here. When the communication
21 * process is reset, we reclaim the memory available. There is
22 * currently no deallocator for this memory.
25 #include <asm/cpm_85xx.h>
27 #if defined(CONFIG_MPC8560)
29 * because we have stack and init data in dual port ram
30 * we must reduce the size
32 #undef CPM_DATAONLY_SIZE
33 #define CPM_DATAONLY_SIZE ((uint)(8 * 1024) - CPM_DATAONLY_BASE)
38 DECLARE_GLOBAL_DATA_PTR;
40 volatile immap_t *immr = (immap_t *)CFG_IMMR;
43 gd = (gd_t *) (CFG_INIT_RAM_ADDR + CFG_GBL_DATA_OFFSET);
45 /* Reclaim the DP memory for our use.
47 gd->dp_alloc_base = CPM_DATAONLY_BASE;
48 gd->dp_alloc_top = gd->dp_alloc_base + CPM_DATAONLY_SIZE;
53 immr->im_cpm.im_cpm_cp.cpcr = CPM_CR_RST;
55 do { /* Spin until command processed */
56 __asm__ __volatile__ ("eieio");
57 } while ((immr->im_cpm.im_cpm_cp.cpcr & CPM_CR_FLG) && ++count < 1000000);
60 /* Allocate some memory from the dual ported ram.
61 * To help protocols with object alignment restrictions, we do that
65 m8560_cpm_dpalloc(uint size, uint align)
67 DECLARE_GLOBAL_DATA_PTR;
69 volatile immap_t *immr = (immap_t *)CFG_IMMR;
74 align_mask = align - 1;
75 savebase = gd->dp_alloc_base;
77 if ((off = (gd->dp_alloc_base & align_mask)) != 0)
78 gd->dp_alloc_base += (align - off);
80 if ((off = size & align_mask) != 0)
83 if ((gd->dp_alloc_base + size) >= gd->dp_alloc_top) {
84 gd->dp_alloc_base = savebase;
85 panic("m8560_cpm_dpalloc: ran out of dual port ram!");
88 retloc = gd->dp_alloc_base;
89 gd->dp_alloc_base += size;
91 memset((void *)&(immr->im_cpm.im_dprambase[retloc]), 0, size);
96 /* We also own one page of host buffer space for the allocation of
97 * UART "fifos" and the like.
100 m8560_cpm_hostalloc(uint size, uint align)
102 /* the host might not even have RAM yet - just use dual port RAM */
103 return (m8560_cpm_dpalloc(size, align));
106 /* Set a baud rate generator. This needs lots of work. There are
107 * eight BRGs, which can be connected to the CPM channels or output
108 * as clocks. The BRGs are in two different block of internal
109 * memory mapped space.
110 * The baud rate clock is the system clock divided by something.
111 * It was set up long ago during the initial boot phase and is
113 * Baud rate clocks are zero-based in the driver code (as that maps
114 * to port numbers). Documentation uses 1-based numbering.
116 #define BRG_INT_CLK gd->brg_clk
117 #define BRG_UART_CLK ((BRG_INT_CLK + 15) / 16)
119 /* This function is used by UARTS, or anything else that uses a 16x
123 m8560_cpm_setbrg(uint brg, uint rate)
125 DECLARE_GLOBAL_DATA_PTR;
127 volatile immap_t *immr = (immap_t *)CFG_IMMR;
130 /* This is good enough to get SMCs running.....
133 bp = (uint *)&(immr->im_cpm.im_cpm_brg1.brgc1);
136 bp = (uint *)&(immr->im_cpm.im_cpm_brg2.brgc5);
140 *bp = (((((BRG_UART_CLK+rate-1)/rate)-1)&0xfff)<<1)|CPM_BRG_EN;
143 /* This function is used to set high speed synchronous baud rate
147 m8560_cpm_fastbrg(uint brg, uint rate, int div16)
149 DECLARE_GLOBAL_DATA_PTR;
151 volatile immap_t *immr = (immap_t *)CFG_IMMR;
154 /* This is good enough to get SMCs running.....
157 bp = (uint *)&(immr->im_cpm.im_cpm_brg1.brgc1);
160 bp = (uint *)&(immr->im_cpm.im_cpm_brg2.brgc5);
164 *bp = (((((BRG_INT_CLK+rate-1)/rate)-1)&0xfff)<<1)|CPM_BRG_EN;
166 *bp |= CPM_BRG_DIV16;
169 /* This function is used to set baud rate generators using an external
170 * clock source and 16x oversampling.
174 m8560_cpm_extcbrg(uint brg, uint rate, uint extclk, int pinsel)
176 volatile immap_t *immr = (immap_t *)CFG_IMMR;
180 bp = (uint *)&(immr->im_cpm.im_cpm_brg1.brgc1);
183 bp = (uint *)&(immr->im_cpm.im_cpm_brg2.brgc5);
187 *bp = ((((((extclk/16)+rate-1)/rate)-1)&0xfff)<<1)|CPM_BRG_EN;
189 *bp |= CPM_BRG_EXTC_CLK3_9;
191 *bp |= CPM_BRG_EXTC_CLK5_15;
196 void post_word_store (ulong a)
198 volatile ulong *save_addr =
199 (volatile ulong *)(CFG_IMMR + CPM_POST_WORD_ADDR);
204 ulong post_word_load (void)
206 volatile ulong *save_addr =
207 (volatile ulong *)(CFG_IMMR + CPM_POST_WORD_ADDR);
212 #endif /* CONFIG_POST */
214 #endif /* CONFIG_MPC8560 */