2 * (C) Copyright 2000-2004
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5 * See file CREDITS for list of people who contributed to this
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
29 #include <asm/m5271.h>
30 #include <asm/immap_5271.h>
34 #include <asm/m5272.h>
35 #include <asm/immap_5272.h>
39 #include <asm/m5282.h>
40 #include <asm/immap_5282.h>
47 #define FEC_ADDR (CFG_MBAR + 0x840)
49 #if defined(CONFIG_M5282) || defined(CONFIG_M5271)
50 #define FEC_ADDR (CFG_MBAR + 0x1000)
56 #if (CONFIG_COMMANDS & CFG_CMD_NET) && defined(FEC_ENET)
58 #ifdef CFG_DISCOVER_PHY
60 static void mii_discover_phy (void);
63 /* Ethernet Transmit and Receive Buffers */
64 #define DBUF_LENGTH 1520
70 #define PKT_MAXBUF_SIZE 1518
71 #define PKT_MINBUF_SIZE 64
72 #define PKT_MAXBLR_SIZE 1520
75 static char txbuf[DBUF_LENGTH];
77 static uint rxIdx; /* index of the current RX buffer */
78 static uint txIdx; /* index of the current TX buffer */
81 * FEC Ethernet Tx and Rx buffer descriptors allocated at the
82 * immr->udata_bd address on Dual-Port RAM
83 * Provide for Double Buffering
86 typedef volatile struct CommonBufferDescriptor {
87 cbd_t rxbd[PKTBUFSRX]; /* Rx BD */
88 cbd_t txbd[TX_BUF_CNT]; /* Tx BD */
91 static RTXBD *rtx = NULL;
93 int eth_send (volatile void *packet, int length)
96 volatile fec_t *fecp = (fec_t *) (FEC_ADDR);
102 while ((rtx->txbd[txIdx].cbd_sc & BD_ENET_TX_READY)
103 && (j < TOUT_LOOP)) {
107 if (j >= TOUT_LOOP) {
108 printf ("TX not ready\n");
111 rtx->txbd[txIdx].cbd_bufaddr = (uint) packet;
112 rtx->txbd[txIdx].cbd_datlen = length;
113 rtx->txbd[txIdx].cbd_sc |= BD_ENET_TX_READY | BD_ENET_TX_LAST;
115 /* Activate transmit Buffer Descriptor polling */
116 fecp->fec_x_des_active = 0x01000000; /* Descriptor polling active */
119 while ((rtx->txbd[txIdx].cbd_sc & BD_ENET_TX_READY)
120 && (j < TOUT_LOOP)) {
124 if (j >= TOUT_LOOP) {
125 printf ("TX timeout\n");
128 printf ("%s[%d] %s: cycles: %d status: %x retry cnt: %d\n",
129 __FILE__, __LINE__, __FUNCTION__, j, rtx->txbd[txIdx].cbd_sc,
130 (rtx->txbd[txIdx].cbd_sc & 0x003C) >> 2);
133 /* return only status bits */ ;
134 rc = (rtx->txbd[txIdx].cbd_sc & BD_ENET_TX_STATS);
136 txIdx = (txIdx + 1) % TX_BUF_CNT;
144 volatile fec_t *fecp = (fec_t *) FEC_ADDR;
147 /* section 16.9.23.2 */
148 if (rtx->rxbd[rxIdx].cbd_sc & BD_ENET_RX_EMPTY) {
150 break; /* nothing received - leave for() loop */
153 length = rtx->rxbd[rxIdx].cbd_datlen;
155 if (rtx->rxbd[rxIdx].cbd_sc & 0x003f) {
157 printf ("%s[%d] err: %x\n",
158 __FUNCTION__, __LINE__,
159 rtx->rxbd[rxIdx].cbd_sc);
162 /* Pass the packet up to the protocol layers. */
163 NetReceive (NetRxPackets[rxIdx], length - 4);
166 /* Give the buffer back to the FEC. */
167 rtx->rxbd[rxIdx].cbd_datlen = 0;
169 /* wrap around buffer index when necessary */
170 if ((rxIdx + 1) >= PKTBUFSRX) {
171 rtx->rxbd[PKTBUFSRX - 1].cbd_sc =
172 (BD_ENET_RX_WRAP | BD_ENET_RX_EMPTY);
175 rtx->rxbd[rxIdx].cbd_sc = BD_ENET_RX_EMPTY;
179 /* Try to fill Buffer Descriptors */
180 fecp->fec_r_des_active = 0x01000000; /* Descriptor polling active */
186 /**************************************************************
188 * FEC Ethernet Initialization Routine
190 *************************************************************/
191 #define FEC_ECNTRL_ETHER_EN 0x00000002
192 #define FEC_ECNTRL_RESET 0x00000001
194 #define FEC_RCNTRL_BC_REJ 0x00000010
195 #define FEC_RCNTRL_PROM 0x00000008
196 #define FEC_RCNTRL_MII_MODE 0x00000004
197 #define FEC_RCNTRL_DRT 0x00000002
198 #define FEC_RCNTRL_LOOP 0x00000001
200 #define FEC_TCNTRL_FDEN 0x00000004
201 #define FEC_TCNTRL_HBC 0x00000002
202 #define FEC_TCNTRL_GTS 0x00000001
204 #define FEC_RESET_DELAY 50000
206 int eth_init (bd_t * bd)
210 volatile fec_t *fecp = (fec_t *) (FEC_ADDR);
213 * A delay is required between a reset of the FEC block and
214 * initialization of other FEC registers because the reset takes
215 * some time to complete. If you don't delay, subsequent writes
216 * to FEC registers might get killed by the reset routine which is
219 fecp->fec_ecntrl = FEC_ECNTRL_RESET;
221 (fecp->fec_ecntrl & FEC_ECNTRL_RESET) && (i < FEC_RESET_DELAY);
225 if (i == FEC_RESET_DELAY) {
226 printf ("FEC_RESET_DELAY timeout\n");
230 /* We use strictly polling mode only
234 /* Clear any pending interrupt */
235 fecp->fec_ievent = 0xffffffff;
237 /* Set station address */
238 #define ea bd->bi_enetaddr
239 fecp->fec_addr_low = (ea[0] << 24) | (ea[1] << 16) |
240 (ea[2] << 8) | (ea[3]);
241 fecp->fec_addr_high = (ea[4] << 24) | (ea[5] << 16);
243 printf ("Eth Addrs: %02x:%02x:%02x:%02x:%02x:%02x\n",
244 ea[0], ea[1], ea[2], ea[3], ea[4], ea[5]);
249 /* Clear multicast address hash table
251 fecp->fec_ghash_table_high = 0;
252 fecp->fec_ghash_table_low = 0;
254 /* Clear individual address hash table
256 fecp->fec_ihash_table_high = 0;
257 fecp->fec_ihash_table_low = 0;
259 /* Clear multicast address hash table
261 fecp->fec_hash_table_high = 0;
262 fecp->fec_hash_table_low = 0;
265 /* Set maximum receive buffer size.
267 fecp->fec_r_buff_size = PKT_MAXBLR_SIZE;
270 * Setup Buffers and Buffer Desriptors
276 rtx = (RTXBD *) CFG_ENET_BD_BASE;
280 * Setup Receiver Buffer Descriptors (13.14.24.18)
284 for (i = 0; i < PKTBUFSRX; i++) {
285 rtx->rxbd[i].cbd_sc = BD_ENET_RX_EMPTY;
286 rtx->rxbd[i].cbd_datlen = 0; /* Reset */
287 rtx->rxbd[i].cbd_bufaddr = (uint) NetRxPackets[i];
289 rtx->rxbd[PKTBUFSRX - 1].cbd_sc |= BD_ENET_RX_WRAP;
292 * Setup Ethernet Transmitter Buffer Descriptors (13.14.24.19)
296 for (i = 0; i < TX_BUF_CNT; i++) {
297 rtx->txbd[i].cbd_sc = BD_ENET_TX_LAST | BD_ENET_TX_TC;
298 rtx->txbd[i].cbd_datlen = 0; /* Reset */
299 rtx->txbd[i].cbd_bufaddr = (uint) (&txbuf[0]);
301 rtx->txbd[TX_BUF_CNT - 1].cbd_sc |= BD_ENET_TX_WRAP;
303 /* Set receive and transmit descriptor base
305 fecp->fec_r_des_start = (unsigned int) (&rtx->rxbd[0]);
306 fecp->fec_x_des_start = (unsigned int) (&rtx->txbd[0]);
310 #if 0 /* Full duplex mode */
311 fecp->fec_r_cntrl = FEC_RCNTRL_MII_MODE;
312 fecp->fec_x_cntrl = FEC_TCNTRL_FDEN;
313 #else /* Half duplex mode */
314 fecp->fec_r_cntrl = FEC_RCNTRL_MII_MODE | FEC_RCNTRL_DRT;
316 fecp->fec_r_cntrl |= (PKT_MAXBUF_SIZE << 16); /* set max frame length */
318 fecp->fec_x_cntrl = 0;
321 fecp->fec_mii_speed = 0x0e;
323 /* Configure port B for MII.
325 /* port initialization was already made in cpu_init_f() */
327 /* Now enable the transmit and receive processing
329 fecp->fec_ecntrl = FEC_ECNTRL_ETHER_EN;
331 #ifdef CFG_DISCOVER_PHY
332 /* wait for the PHY to wake up after reset */
336 /* And last, try to fill Rx Buffer Descriptors */
337 fecp->fec_r_des_active = 0x01000000; /* Descriptor polling active */
344 volatile fec_t *fecp = (fec_t *) FEC_ADDR;
346 fecp->fec_ecntrl = 0;
350 #if defined(CFG_DISCOVER_PHY) || (CONFIG_COMMANDS & CFG_CMD_MII)
352 static int phyaddr = -1; /* didn't find a PHY yet */
355 /* Make MII read/write commands for the FEC.
358 #define mk_mii_read(ADDR, REG) (0x60020000 | ((ADDR << 23) | \
361 #define mk_mii_write(ADDR, REG, VAL) (0x50020000 | ((ADDR << 23) | \
362 (REG & 0x1f) << 18) | \
365 /* Interrupt events/masks.
367 #define FEC_ENET_HBERR ((uint)0x80000000) /* Heartbeat error */
368 #define FEC_ENET_BABR ((uint)0x40000000) /* Babbling receiver */
369 #define FEC_ENET_BABT ((uint)0x20000000) /* Babbling transmitter */
370 #define FEC_ENET_GRA ((uint)0x10000000) /* Graceful stop complete */
371 #define FEC_ENET_TXF ((uint)0x08000000) /* Full frame transmitted */
372 #define FEC_ENET_TXB ((uint)0x04000000) /* A buffer was transmitted */
373 #define FEC_ENET_RXF ((uint)0x02000000) /* Full frame received */
374 #define FEC_ENET_RXB ((uint)0x01000000) /* A buffer was received */
375 #define FEC_ENET_MII ((uint)0x00800000) /* MII interrupt */
376 #define FEC_ENET_EBERR ((uint)0x00400000) /* SDMA bus error */
378 /* PHY identification
380 #define PHY_ID_LXT970 0x78100000 /* LXT970 */
381 #define PHY_ID_LXT971 0x001378e0 /* LXT971 and 972 */
382 #define PHY_ID_82555 0x02a80150 /* Intel 82555 */
383 #define PHY_ID_QS6612 0x01814400 /* QS6612 */
384 #define PHY_ID_AMD79C784 0x00225610 /* AMD 79C784 */
385 #define PHY_ID_LSI80225 0x0016f870 /* LSI 80225 */
386 #define PHY_ID_LSI80225B 0x0016f880 /* LSI 80225/B */
388 /* send command to phy using mii, wait for result */
389 static uint mii_send (uint mii_cmd)
392 volatile fec_t *ep = (fec_t *) (FEC_ADDR);
394 ep->fec_mii_data = mii_cmd; /* command to phy */
396 /* wait for mii complete */
397 while (!(ep->fec_ievent & FEC_ENET_MII)); /* spin until done */
398 mii_reply = ep->fec_mii_data; /* result from phy */
399 ep->fec_ievent = FEC_ENET_MII; /* clear MII complete */
401 printf ("%s[%d] %s: sent=0x%8.8x, reply=0x%8.8x\n",
402 __FILE__, __LINE__, __FUNCTION__, mii_cmd, mii_reply);
404 return (mii_reply & 0xffff); /* data read from phy */
406 #endif /* CFG_DISCOVER_PHY || (CONFIG_COMMANDS & CFG_CMD_MII) */
408 #if defined(CFG_DISCOVER_PHY)
409 static void mii_discover_phy (void)
411 #define MAX_PHY_PASSES 11
415 phyaddr = -1; /* didn't find a PHY yet */
416 for (pass = 1; pass <= MAX_PHY_PASSES && phyaddr < 0; ++pass) {
418 /* PHY may need more time to recover from reset.
419 * The LXT970 needs 50ms typical, no maximum is
420 * specified, so wait 10ms before try again.
421 * With 11 passes this gives it 100ms to wake up.
423 udelay (10000); /* wait 10ms */
425 for (phyno = 0; phyno < 32 && phyaddr < 0; ++phyno) {
426 phytype = mii_send (mk_mii_read (phyno, PHY_PHYIDR1));
428 printf ("PHY type 0x%x pass %d type ", phytype, pass);
430 if (phytype != 0xffff) {
433 phytype |= mii_send (mk_mii_read (phyno,
437 printf ("PHY @ 0x%x pass %d type ", phyno,
439 switch (phytype & 0xfffffff0) {
452 case PHY_ID_AMD79C784:
453 printf ("AMD79C784\n");
455 case PHY_ID_LSI80225B:
456 printf ("LSI L80225/B\n");
459 printf ("0x%08x\n", phytype);
467 printf ("No PHY device found.\n");
470 #endif /* CFG_DISCOVER_PHY */
472 #if (CONFIG_COMMANDS & CFG_CMD_MII) && !defined(CONFIG_BITBANGMII)
474 static int mii_init_done = 0;
476 /****************************************************************************
477 * mii_init -- Initialize the MII for MII command without ethernet
478 * This function is a subset of eth_init
479 ****************************************************************************
483 volatile fec_t *fecp = (fec_t *) (FEC_ADDR);
487 if (mii_init_done != 0) {
492 * A delay is required between a reset of the FEC block and
493 * initialization of other FEC registers because the reset takes
494 * some time to complete. If you don't delay, subsequent writes
495 * to FEC registers might get killed by the reset routine which is
499 fecp->fec_ecntrl = FEC_ECNTRL_RESET;
501 (fecp->fec_ecntrl & FEC_ECNTRL_RESET) && (i < FEC_RESET_DELAY);
505 if (i == FEC_RESET_DELAY) {
506 printf ("FEC_RESET_DELAY timeout\n");
510 /* We use strictly polling mode only
514 /* Clear any pending interrupt
516 fecp->fec_ievent = 0xffffffff;
519 fecp->fec_mii_speed = 0x0e;
521 /* Configure port B for MII.
523 /* port initialization was already made in cpu_init_f() */
525 /* Now enable the transmit and receive processing */
526 fecp->fec_ecntrl = FEC_ECNTRL_ETHER_EN;
531 /*****************************************************************************
532 * Read and write a MII PHY register, routines used by MII Utilities
534 * FIXME: These routines are expected to return 0 on success, but mii_send
535 * does _not_ return an error code. Maybe 0xFFFF means error, i.e.
536 * no PHY connected...
537 * For now always return 0.
538 * FIXME: These routines only work after calling eth_init() at least once!
539 * Otherwise they hang in mii_send() !!! Sorry!
540 *****************************************************************************/
542 int mcf52x2_miiphy_read (char *devname, unsigned char addr,
543 unsigned char reg, unsigned short *value)
545 short rdreg; /* register working value */
548 printf ("miiphy_read(0x%x) @ 0x%x = ", reg, addr);
550 rdreg = mii_send (mk_mii_read (addr, reg));
555 printf ("0x%04x\n", *value);
561 int mcf52x2_miiphy_write (char *devname, unsigned char addr,
562 unsigned char reg, unsigned short value)
564 short rdreg; /* register working value */
567 printf ("miiphy_write(0x%x) @ 0x%x = ", reg, addr);
570 rdreg = mii_send (mk_mii_write (addr, reg, value));
573 printf ("0x%04x\n", value);
578 #endif /* (CONFIG_COMMANDS & CFG_CMD_MII) && !defined(CONFIG_BITBANGMII) */
579 #endif /* CFG_CMD_NET, FEC_ENET */
581 int mcf52x2_miiphy_initialize(bd_t *bis)
583 #if (CONFIG_COMMANDS & CFG_CMD_NET) && defined(FEC_ENET)
584 #if (CONFIG_COMMANDS & CFG_CMD_MII) && !defined(CONFIG_BITBANGMII)
585 miiphy_register("mcf52x2phy", mcf52x2_miiphy_read, mcf52x2_miiphy_write);