3 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
4 * Marius Groeger <mgroeger@sysgo.de>
7 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
8 * Alex Zuepke <azu@sysgo.de>
10 * See file CREDITS for list of people who contributed to this
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License as
15 * published by the Free Software Foundation; either version 2 of
16 * the License, or (at your option) any later version.
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
35 #include <asm/arch/ixp425.h>
37 ulong loops_per_jiffy;
40 DECLARE_GLOBAL_DATA_PTR;
43 #if defined(CONFIG_DISPLAY_CPUINFO)
44 int print_cpuinfo (void)
49 asm ("mrc p15, 0, %0, c0, c0, 0":"=r" (id));
51 puts("CPU: Intel IXP425 at ");
52 switch ((id & 0x000003f0) >> 4) {
54 loops_per_jiffy = 887467;
59 loops_per_jiffy = 666016;
64 loops_per_jiffy = 442901;
70 printf("%d MHz\n", speed);
72 puts("unknown revision\n");
76 #endif /* CONFIG_DISPLAY_CPUINFO */
81 * setup up stacks if necessary
84 IRQ_STACK_START = _armboot_start - CFG_MALLOC_LEN - CFG_GBL_DATA_SIZE - 4;
85 FIQ_STACK_START = IRQ_STACK_START - CONFIG_STACKSIZE_IRQ;
88 #if (CONFIG_COMMANDS & CFG_CMD_PCI) || defined (CONFIG_PCI)
94 int cleanup_before_linux (void)
97 * this function is called just before we call linux
98 * it prepares the processor for linux
100 * just disable everything that can disturb booting linux
105 disable_interrupts ();
107 /* turn off I-cache */
108 asm ("mrc p15, 0, %0, c1, c0, 0":"=r" (i));
110 asm ("mcr p15, 0, %0, c1, c0, 0": :"r" (i));
113 asm ("mcr p15, 0, %0, c7, c5, 0": :"r" (i));
118 int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
120 printf ("resetting ...\n");
122 udelay (50000); /* wait 50 ms */
123 disable_interrupts ();
130 /* taken from blob */
131 void icache_enable (void)
135 /* read control register */
136 asm ("mrc p15, 0, %0, c1, c0, 0":"=r" (i));
141 /* write back to control register */
142 asm ("mcr p15, 0, %0, c1, c0, 0": :"r" (i));
145 void icache_disable (void)
149 /* read control register */
150 asm ("mrc p15, 0, %0, c1, c0, 0":"=r" (i));
155 /* write back to control register */
156 asm ("mcr p15, 0, %0, c1, c0, 0": :"r" (i));
159 asm ("mcr p15, 0, %0, c7, c5, 0": :"r" (i));
162 int icache_status (void)
166 /* read control register */
167 asm ("mrc p15, 0, %0, c1, c0, 0":"=r" (i));
173 /* we will never enable dcache, because we have to setup MMU first */
174 void dcache_enable (void)
179 void dcache_disable (void)
184 int dcache_status (void)
186 return 0; /* always off */
197 #ifdef CONFIG_BOOTCOUNT_LIMIT
199 void bootcount_store (ulong a)
201 volatile ulong *save_addr = (volatile ulong *)(CFG_BOOTCOUNT_ADDR);
204 save_addr[1] = BOOTCOUNT_MAGIC;
207 ulong bootcount_load (void)
209 volatile ulong *save_addr = (volatile ulong *)(CFG_BOOTCOUNT_ADDR);
211 if (save_addr[1] != BOOTCOUNT_MAGIC)
217 #endif /* CONFIG_BOOTCOUNT_LIMIT */