3 * Gerald Van Baren, Custom IDEAS, vanbaren@cideas.com.
5 * See file CREDITS for list of people who contributed to this
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25 * This provides a bit-banged interface to the ethernet MII management
31 #include <ppc_asm.tmpl>
33 #ifdef CONFIG_BITBANGMII
36 /*****************************************************************************
38 * Utility to send the preamble, address, and register (common to read
41 static void miiphy_pre (char read, unsigned char addr, unsigned char reg)
45 volatile ioport_t *iop = ioport_addr ((immap_t *) CFG_IMMR, MDIO_PORT);
49 * Send a 32 bit preamble ('1's) with an extra '1' bit for good measure.
50 * The IEEE spec says this is a PHY optional requirement. The AMD
51 * 79C874 requires one after power up and one after a MII communications
52 * error. This means that we are doing more preambles than we need,
53 * but it is safer and will be much more robust.
58 for (j = 0; j < 32; j++) {
65 /* send the start bit (01) and the read opcode (10) or write (10) */
87 /* send the PHY address */
88 for (j = 0; j < 5; j++) {
90 if ((addr & 0x10) == 0) {
101 /* send the register address */
102 for (j = 0; j < 5; j++) {
104 if ((reg & 0x10) == 0) {
117 /*****************************************************************************
119 * Read a MII PHY register.
124 int bb_miiphy_read (char *devname, unsigned char addr,
125 unsigned char reg, unsigned short *value)
127 short rdreg; /* register working value */
129 #ifndef CONFIG_EP8248
130 volatile ioport_t *iop = ioport_addr ((immap_t *) CFG_IMMR, MDIO_PORT);
133 miiphy_pre (1, addr, reg);
135 /* tri-state our MDIO I/O pin so we can read */
142 /* check the turnaround bit: the PHY should be driving it to zero */
143 if (MDIO_READ != 0) {
144 /* puts ("PHY didn't drive TA low\n"); */
145 for (j = 0; j < 32; j++) {
157 /* read 16 bits of register data, MSB first */
159 for (j = 0; j < 16; j++) {
178 printf ("miiphy_read(0x%x) @ 0x%x = 0x%04x\n", reg, addr, *value);
185 /*****************************************************************************
187 * Write a MII PHY register.
192 int bb_miiphy_write (char *devname, unsigned char addr,
193 unsigned char reg, unsigned short value)
196 #ifndef CONFIG_EP8248
197 volatile ioport_t *iop = ioport_addr ((immap_t *) CFG_IMMR, MDIO_PORT);
200 miiphy_pre (0, addr, reg);
202 /* send the turnaround (10) */
214 /* write 16 bits of register data, MSB first */
215 for (j = 0; j < 16; j++) {
217 if ((value & 0x00008000) == 0) {
229 * Tri-state the MDIO line.
240 #endif /* CONFIG_BITBANGMII */