Merge tag 'u-boot-imx-20200825' of https://gitlab.denx.de/u-boot/custodians/u-boot-imx
[platform/kernel/u-boot.git] / board / xilinx / versal / board.c
1 // SPDX-License-Identifier: GPL-2.0+
2 /*
3  * (C) Copyright 2014 - 2018 Xilinx, Inc.
4  * Michal Simek <michal.simek@xilinx.com>
5  */
6
7 #include <common.h>
8 #include <cpu_func.h>
9 #include <env.h>
10 #include <fdtdec.h>
11 #include <init.h>
12 #include <log.h>
13 #include <malloc.h>
14 #include <time.h>
15 #include <asm/cache.h>
16 #include <asm/io.h>
17 #include <asm/arch/hardware.h>
18 #include <asm/arch/sys_proto.h>
19 #include <dm/device.h>
20 #include <dm/uclass.h>
21 #include <versalpl.h>
22 #include "../common/board.h"
23
24 DECLARE_GLOBAL_DATA_PTR;
25
26 #if defined(CONFIG_FPGA_VERSALPL)
27 static xilinx_desc versalpl = XILINX_VERSAL_DESC;
28 #endif
29
30 int board_init(void)
31 {
32         printf("EL Level:\tEL%d\n", current_el());
33
34 #if defined(CONFIG_FPGA_VERSALPL)
35         fpga_init();
36         fpga_add(fpga_xilinx, &versalpl);
37 #endif
38
39         return 0;
40 }
41
42 int board_early_init_r(void)
43 {
44         u32 val;
45
46         if (current_el() != 3)
47                 return 0;
48
49         debug("iou_switch ctrl div0 %x\n",
50               readl(&crlapb_base->iou_switch_ctrl));
51
52         writel(IOU_SWITCH_CTRL_CLKACT_BIT |
53                (CONFIG_IOU_SWITCH_DIVISOR0 << IOU_SWITCH_CTRL_DIVISOR0_SHIFT),
54                &crlapb_base->iou_switch_ctrl);
55
56         /* Global timer init - Program time stamp reference clk */
57         val = readl(&crlapb_base->timestamp_ref_ctrl);
58         val |= CRL_APB_TIMESTAMP_REF_CTRL_CLKACT_BIT;
59         writel(val, &crlapb_base->timestamp_ref_ctrl);
60
61         debug("ref ctrl 0x%x\n",
62               readl(&crlapb_base->timestamp_ref_ctrl));
63
64         /* Clear reset of timestamp reg */
65         writel(0, &crlapb_base->rst_timestamp);
66
67         /*
68          * Program freq register in System counter and
69          * enable system counter.
70          */
71         writel(COUNTER_FREQUENCY,
72                &iou_scntr_secure->base_frequency_id_register);
73
74         debug("counter val 0x%x\n",
75               readl(&iou_scntr_secure->base_frequency_id_register));
76
77         writel(IOU_SCNTRS_CONTROL_EN,
78                &iou_scntr_secure->counter_control_register);
79
80         debug("scntrs control 0x%x\n",
81               readl(&iou_scntr_secure->counter_control_register));
82         debug("timer 0x%llx\n", get_ticks());
83         debug("timer 0x%llx\n", get_ticks());
84
85         return 0;
86 }
87
88 static u8 versal_get_bootmode(void)
89 {
90         u8 bootmode;
91         u32 reg = 0;
92
93         reg = readl(&crp_base->boot_mode_usr);
94
95         if (reg >> BOOT_MODE_ALT_SHIFT)
96                 reg >>= BOOT_MODE_ALT_SHIFT;
97
98         bootmode = reg & BOOT_MODES_MASK;
99
100         return bootmode;
101 }
102
103 int board_late_init(void)
104 {
105         u8 bootmode;
106         struct udevice *dev;
107         int bootseq = -1;
108         int bootseq_len = 0;
109         int env_targets_len = 0;
110         const char *mode;
111         char *new_targets;
112         char *env_targets;
113
114         if (!(gd->flags & GD_FLG_ENV_DEFAULT)) {
115                 debug("Saved variables - Skipping\n");
116                 return 0;
117         }
118
119         if (!CONFIG_IS_ENABLED(ENV_VARS_UBOOT_RUNTIME_CONFIG))
120                 return 0;
121
122         bootmode = versal_get_bootmode();
123
124         puts("Bootmode: ");
125         switch (bootmode) {
126         case USB_MODE:
127                 puts("USB_MODE\n");
128                 mode = "dfu_usb";
129                 break;
130         case JTAG_MODE:
131                 puts("JTAG_MODE\n");
132                 mode = "jtag pxe dhcp";
133                 break;
134         case QSPI_MODE_24BIT:
135                 puts("QSPI_MODE_24\n");
136                 mode = "xspi0";
137                 break;
138         case QSPI_MODE_32BIT:
139                 puts("QSPI_MODE_32\n");
140                 mode = "xspi0";
141                 break;
142         case OSPI_MODE:
143                 puts("OSPI_MODE\n");
144                 mode = "xspi0";
145                 break;
146         case EMMC_MODE:
147                 puts("EMMC_MODE\n");
148                 if (uclass_get_device_by_name(UCLASS_MMC,
149                                               "sdhci@f1050000", &dev)) {
150                         puts("Boot from EMMC but without SD1 enabled!\n");
151                         return -1;
152                 }
153                 debug("mmc1 device found at %p, seq %d\n", dev, dev->seq);
154                 mode = "mmc";
155                 bootseq = dev->seq;
156                 break;
157         case SD_MODE:
158                 puts("SD_MODE\n");
159                 if (uclass_get_device_by_name(UCLASS_MMC,
160                                               "sdhci@f1040000", &dev)) {
161                         puts("Boot from SD0 but without SD0 enabled!\n");
162                         return -1;
163                 }
164                 debug("mmc0 device found at %p, seq %d\n", dev, dev->seq);
165
166                 mode = "mmc";
167                 bootseq = dev->seq;
168                 break;
169         case SD1_LSHFT_MODE:
170                 puts("LVL_SHFT_");
171                 /* fall through */
172         case SD_MODE1:
173                 puts("SD_MODE1\n");
174                 if (uclass_get_device_by_name(UCLASS_MMC,
175                                               "sdhci@f1050000", &dev)) {
176                         puts("Boot from SD1 but without SD1 enabled!\n");
177                         return -1;
178                 }
179                 debug("mmc1 device found at %p, seq %d\n", dev, dev->seq);
180
181                 mode = "mmc";
182                 bootseq = dev->seq;
183                 break;
184         default:
185                 mode = "";
186                 printf("Invalid Boot Mode:0x%x\n", bootmode);
187                 break;
188         }
189
190         if (bootseq >= 0) {
191                 bootseq_len = snprintf(NULL, 0, "%i", bootseq);
192                 debug("Bootseq len: %x\n", bootseq_len);
193         }
194
195         /*
196          * One terminating char + one byte for space between mode
197          * and default boot_targets
198          */
199         env_targets = env_get("boot_targets");
200         if (env_targets)
201                 env_targets_len = strlen(env_targets);
202
203         new_targets = calloc(1, strlen(mode) + env_targets_len + 2 +
204                              bootseq_len);
205         if (!new_targets)
206                 return -ENOMEM;
207
208         if (bootseq >= 0)
209                 sprintf(new_targets, "%s%x %s", mode, bootseq,
210                         env_targets ? env_targets : "");
211         else
212                 sprintf(new_targets, "%s %s", mode,
213                         env_targets ? env_targets : "");
214
215         env_set("boot_targets", new_targets);
216
217         return board_late_init_xilinx();
218 }
219
220 int dram_init_banksize(void)
221 {
222         int ret;
223
224         ret = fdtdec_setup_memory_banksize();
225         if (ret)
226                 return ret;
227
228         mem_map_fill();
229
230         return 0;
231 }
232
233 int dram_init(void)
234 {
235         if (fdtdec_setup_mem_size_base_lowest() != 0)
236                 return -EINVAL;
237
238         return 0;
239 }
240
241 void reset_cpu(ulong addr)
242 {
243 }