4 default " Allwinner Technology"
6 config PRE_CONSOLE_BUFFER
9 config SPL_GPIO_SUPPORT
12 config SPL_LIBCOMMON_SUPPORT
15 config SPL_LIBDISK_SUPPORT
18 config SPL_LIBGENERIC_SUPPORT
21 config SPL_MMC_SUPPORT
24 config SPL_POWER_SUPPORT
27 config SPL_SERIAL_SUPPORT
30 # Note only one of these may be selected at a time! But hidden choices are
31 # not supported by Kconfig
32 config SUNXI_GEN_SUN4I
35 Select this for sunxi SoCs which have resets and clocks set up
36 as the original A10 (mach-sun4i).
38 config SUNXI_GEN_SUN6I
41 Select this for sunxi SoCs which have sun6i like periphery, like
42 separate ahb reset control registers, custom pmic bus, new style
47 prompt "Sunxi SoC Variant"
51 bool "sun4i (Allwinner A10)"
53 select SUNXI_GEN_SUN4I
57 bool "sun5i (Allwinner A13)"
59 select SUNXI_GEN_SUN4I
63 bool "sun6i (Allwinner A31)"
65 select CPU_V7_HAS_NONSEC
66 select CPU_V7_HAS_VIRT
67 select ARCH_SUPPORT_PSCI
68 select SUNXI_GEN_SUN6I
70 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
73 bool "sun7i (Allwinner A20)"
75 select CPU_V7_HAS_NONSEC
76 select CPU_V7_HAS_VIRT
77 select ARCH_SUPPORT_PSCI
78 select SUNXI_GEN_SUN4I
80 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
83 bool "sun8i (Allwinner A23)"
85 select CPU_V7_HAS_NONSEC
86 select CPU_V7_HAS_VIRT
87 select ARCH_SUPPORT_PSCI
88 select SUNXI_GEN_SUN6I
90 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
93 bool "sun8i (Allwinner A33)"
95 select CPU_V7_HAS_NONSEC
96 select CPU_V7_HAS_VIRT
97 select ARCH_SUPPORT_PSCI
98 select SUNXI_GEN_SUN6I
100 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
102 config MACH_SUN8I_A83T
103 bool "sun8i (Allwinner A83T)"
105 select SUNXI_GEN_SUN6I
109 bool "sun8i (Allwinner H3)"
111 select CPU_V7_HAS_NONSEC
112 select CPU_V7_HAS_VIRT
113 select ARCH_SUPPORT_PSCI
114 select SUNXI_GEN_SUN6I
116 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
119 bool "sun9i (Allwinner A80)"
121 select SUNXI_GEN_SUN6I
125 bool "sun50i (Allwinner A64)"
127 select SUNXI_GEN_SUN6I
131 # The sun8i SoCs share a lot, this helps to avoid a lot of "if A23 || A33"
134 default y if MACH_SUN8I_A23 || MACH_SUN8I_A33 || MACH_SUN8I_H3 || MACH_SUN8I_A83T
136 config RESERVE_ALLWINNER_BOOT0_HEADER
137 bool "reserve space for Allwinner boot0 header"
138 select ENABLE_ARM_SOC_BOOT0_HOOK
140 Prepend a 1536 byte (empty) header to the U-Boot image file, to be
141 filled with magic values post build. The Allwinner provided boot0
142 blob relies on this information to load and execute U-Boot.
143 Only needed on 64-bit Allwinner boards so far when using boot0.
145 config ARM_BOOT_HOOK_RMR
149 select ENABLE_ARM_SOC_BOOT0_HOOK
151 Insert some ARM32 code at the very beginning of the U-Boot binary
152 which uses an RMR register write to bring the core into AArch64 mode.
153 The very first instruction acts as a switch, since it's carefully
154 chosen to be a NOP in one mode and a branch in the other, so the
155 code would only be executed if not already in AArch64.
156 This allows both the SPL and the U-Boot proper to be entered in
157 either mode and switch to AArch64 if needed.
160 int "sunxi dram type"
161 depends on MACH_SUN8I_A83T
164 Set the dram type, 3: DDR3, 7: LPDDR3
167 int "sunxi dram clock speed"
168 default 792 if MACH_SUN9I
169 default 312 if MACH_SUN6I || MACH_SUN8I
170 default 360 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
172 Set the dram clock speed, valid range 240 - 480 (prior to sun9i),
173 must be a multiple of 24. For the sun9i (A80), the tested values
174 (for DDR3-1600) are 312 to 792.
176 if MACH_SUN5I || MACH_SUN7I
178 int "sunxi mbus clock speed"
181 Set the mbus clock speed. The maximum on sun5i hardware is 300MHz.
186 int "sunxi dram zq value"
187 default 123 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || MACH_SUN8I
188 default 127 if MACH_SUN7I
189 default 4145117 if MACH_SUN9I
191 Set the dram zq value.
194 bool "sunxi dram odt enable"
195 default n if !MACH_SUN8I_A23
196 default y if MACH_SUN8I_A23
198 Select this to enable dram odt (on die termination).
200 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
202 int "sunxi dram emr1 value"
203 default 0 if MACH_SUN4I
204 default 4 if MACH_SUN5I || MACH_SUN7I
206 Set the dram controller emr1 value.
209 hex "sunxi dram tpr3 value"
212 Set the dram controller tpr3 parameter. This parameter configures
213 the delay on the command lane and also phase shifts, which are
214 applied for sampling incoming read data. The default value 0
215 means that no phase/delay adjustments are necessary. Properly
216 configuring this parameter increases reliability at high DRAM
219 config DRAM_DQS_GATING_DELAY
220 hex "sunxi dram dqs_gating_delay value"
223 Set the dram controller dqs_gating_delay parmeter. Each byte
224 encodes the DQS gating delay for each byte lane. The delay
225 granularity is 1/4 cycle. For example, the value 0x05060606
226 means that the delay is 5 quarter-cycles for one lane (1.25
227 cycles) and 6 quarter-cycles (1.5 cycles) for 3 other lanes.
228 The default value 0 means autodetection. The results of hardware
229 autodetection are not very reliable and depend on the chip
230 temperature (sometimes producing different results on cold start
231 and warm reboot). But the accuracy of hardware autodetection
232 is usually good enough, unless running at really high DRAM
233 clocks speeds (up to 600MHz). If unsure, keep as 0.
236 prompt "sunxi dram timings"
237 default DRAM_TIMINGS_VENDOR_MAGIC
239 Select the timings of the DDR3 chips.
241 config DRAM_TIMINGS_VENDOR_MAGIC
242 bool "Magic vendor timings from Android"
244 The same DRAM timings as in the Allwinner boot0 bootloader.
246 config DRAM_TIMINGS_DDR3_1066F_1333H
247 bool "JEDEC DDR3-1333H with down binning to DDR3-1066F"
249 Use the timings of the standard JEDEC DDR3-1066F speed bin for
250 DRAM_CLK <= 533MHz and the timings of the DDR3-1333H speed bin
251 for DRAM_CLK > 533MHz. This covers the majority of DDR3 chips
252 used in Allwinner A10/A13/A20 devices. In the case of DDR3-1333
253 or DDR3-1600 chips, be sure to check the DRAM datasheet to confirm
254 that down binning to DDR3-1066F is supported (because DDR3-1066F
255 uses a bit faster timings than DDR3-1333H).
257 config DRAM_TIMINGS_DDR3_800E_1066G_1333J
258 bool "JEDEC DDR3-800E / DDR3-1066G / DDR3-1333J"
260 Use the timings of the slowest possible JEDEC speed bin for the
261 selected DRAM_CLK. Depending on the DRAM_CLK value, it may be
262 DDR3-800E, DDR3-1066G or DDR3-1333J.
269 config DRAM_ODT_CORRECTION
270 int "sunxi dram odt correction value"
273 Set the dram odt correction value (range -255 - 255). In allwinner
274 fex files, this option is found in bits 8-15 of the u32 odt_en variable
275 in the [dram] section. When bit 31 of the odt_en variable is set
276 then the correction is negative. Usually the value for this is 0.
280 default 816000000 if MACH_SUN50I
281 default 912000000 if MACH_SUN7I
282 default 1008000000 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || MACH_SUN8I || MACH_SUN9I
284 config SYS_CONFIG_NAME
285 default "sun4i" if MACH_SUN4I
286 default "sun5i" if MACH_SUN5I
287 default "sun6i" if MACH_SUN6I
288 default "sun7i" if MACH_SUN7I
289 default "sun8i" if MACH_SUN8I
290 default "sun9i" if MACH_SUN9I
291 default "sun50i" if MACH_SUN50I
300 bool "UART0 on MicroSD breakout board"
303 Repurpose the SD card slot for getting access to the UART0 serial
304 console. Primarily useful only for low level u-boot debugging on
305 tablets, where normal UART0 is difficult to access and requires
306 device disassembly and/or soldering. As the SD card can't be used
307 at the same time, the system can be only booted in the FEL mode.
308 Only enable this if you really know what you are doing.
310 config OLD_SUNXI_KERNEL_COMPAT
311 bool "Enable workarounds for booting old kernels"
314 Set this to enable various workarounds for old kernels, this results in
315 sub-optimal settings for newer kernels, only enable if needed.
318 depends on !UART0_PORT_F
319 default y if ARCH_SUNXI
322 string "Card detect pin for mmc0"
323 default "PF6" if MACH_SUN8I_A83T || MACH_SUN8I_H3 || MACH_SUN50I
326 Set the card detect pin for mmc0, leave empty to not use cd. This
327 takes a string in the format understood by sunxi_name_to_gpio, e.g.
328 PH1 for pin 1 of port H.
331 string "Card detect pin for mmc1"
334 See MMC0_CD_PIN help text.
337 string "Card detect pin for mmc2"
340 See MMC0_CD_PIN help text.
343 string "Card detect pin for mmc3"
346 See MMC0_CD_PIN help text.
349 string "Pins for mmc1"
352 Set the pins used for mmc1, when applicable. This takes a string in the
353 format understood by sunxi_name_to_gpio_bank, e.g. PH for port H.
356 string "Pins for mmc2"
359 See MMC1_PINS help text.
362 string "Pins for mmc3"
365 See MMC1_PINS help text.
367 config MMC_SUNXI_SLOT_EXTRA
368 int "mmc extra slot number"
371 sunxi builds always enable mmc0, some boards also have a second sdcard
372 slot or emmc on mmc1 - mmc3. Setting this to 1, 2 or 3 will enable
375 config INITIAL_USB_SCAN_DELAY
376 int "delay initial usb scan by x ms to allow builtin devices to init"
379 Some boards have on board usb devices which need longer than the
380 USB spec's 1 second to connect from board powerup. Set this config
381 option to a non 0 value to add an extra delay before the first usb
385 string "Vbus enable pin for usb0 (otg)"
388 Set the Vbus enable pin for usb0 (otg). This takes a string in the
389 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
392 string "Vbus detect pin for usb0 (otg)"
395 Set the Vbus detect pin for usb0 (otg). This takes a string in the
396 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
399 string "ID detect pin for usb0 (otg)"
402 Set the ID detect pin for usb0 (otg). This takes a string in the
403 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
406 string "Vbus enable pin for usb1 (ehci0)"
407 default "PH6" if MACH_SUN4I || MACH_SUN7I
408 default "PH27" if MACH_SUN6I
410 Set the Vbus enable pin for usb1 (ehci0, usb0 is the otg). This takes
411 a string in the format understood by sunxi_name_to_gpio, e.g.
412 PH1 for pin 1 of port H.
415 string "Vbus enable pin for usb2 (ehci1)"
416 default "PH3" if MACH_SUN4I || MACH_SUN7I
417 default "PH24" if MACH_SUN6I
419 See USB1_VBUS_PIN help text.
422 string "Vbus enable pin for usb3 (ehci2)"
425 See USB1_VBUS_PIN help text.
428 bool "Enable I2C/TWI controller 0"
429 default y if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
430 default n if MACH_SUN6I || MACH_SUN8I
433 This allows enabling I2C/TWI controller 0 by muxing its pins, enabling
434 its clock and setting up the bus. This is especially useful on devices
435 with slaves connected to the bus or with pins exposed through e.g. an
436 expansion port/header.
439 bool "Enable I2C/TWI controller 1"
443 See I2C0_ENABLE help text.
446 bool "Enable I2C/TWI controller 2"
450 See I2C0_ENABLE help text.
452 if MACH_SUN6I || MACH_SUN7I
454 bool "Enable I2C/TWI controller 3"
458 See I2C0_ENABLE help text.
463 bool "Enable the PRCM I2C/TWI controller"
464 # This is used for the pmic on H3
465 default y if SY8106A_POWER
468 Set this to y to enable the I2C controller which is part of the PRCM.
473 bool "Enable I2C/TWI controller 4"
477 See I2C0_ENABLE help text.
481 bool "Enable support for gpio-s on axp PMICs"
484 Say Y here to enable support for the gpio pins of the axp PMIC ICs.
487 bool "Enable graphical uboot console on HDMI, LCD or VGA"
488 depends on !MACH_SUN8I_A83T && !MACH_SUN8I_H3 && !MACH_SUN9I && !MACH_SUN50I
491 Say Y here to add support for using a cfb console on the HDMI, LCD
492 or VGA output found on most sunxi devices. See doc/README.video for
493 info on how to select the video output and mode.
496 bool "HDMI output support"
497 depends on VIDEO && !MACH_SUN8I
500 Say Y here to add support for outputting video over HDMI.
503 bool "VGA output support"
504 depends on VIDEO && (MACH_SUN4I || MACH_SUN7I)
507 Say Y here to add support for outputting video over VGA.
509 config VIDEO_VGA_VIA_LCD
510 bool "VGA via LCD controller support"
511 depends on VIDEO && (MACH_SUN5I || MACH_SUN6I || MACH_SUN8I)
514 Say Y here to add support for external DACs connected to the parallel
515 LCD interface driving a VGA connector, such as found on the
518 config VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH
519 bool "Force sync active high for VGA via LCD controller support"
520 depends on VIDEO_VGA_VIA_LCD
523 Say Y here if you've a board which uses opendrain drivers for the vga
524 hsync and vsync signals. Opendrain drivers cannot generate steep enough
525 positive edges for a stable video output, so on boards with opendrain
526 drivers the sync signals must always be active high.
528 config VIDEO_VGA_EXTERNAL_DAC_EN
529 string "LCD panel power enable pin"
530 depends on VIDEO_VGA_VIA_LCD
533 Set the enable pin for the external VGA DAC. This takes a string in the
534 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
536 config VIDEO_COMPOSITE
537 bool "Composite video output support"
538 depends on VIDEO && (MACH_SUN4I || MACH_SUN5I || MACH_SUN7I)
541 Say Y here to add support for outputting composite video.
543 config VIDEO_LCD_MODE
544 string "LCD panel timing details"
548 LCD panel timing details string, leave empty if there is no LCD panel.
549 This is in drivers/video/videomodes.c: video_get_params() format, e.g.
550 x:800,y:480,depth:18,pclk_khz:33000,le:16,ri:209,up:22,lo:22,hs:30,vs:1,sync:0,vmode:0
551 Also see: http://linux-sunxi.org/LCD
553 config VIDEO_LCD_DCLK_PHASE
554 int "LCD panel display clock phase"
558 Select LCD panel display clock phase shift, range 0-3.
560 config VIDEO_LCD_POWER
561 string "LCD panel power enable pin"
565 Set the power enable pin for the LCD panel. This takes a string in the
566 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
568 config VIDEO_LCD_RESET
569 string "LCD panel reset pin"
573 Set the reset pin for the LCD panel. This takes a string in the format
574 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
576 config VIDEO_LCD_BL_EN
577 string "LCD panel backlight enable pin"
581 Set the backlight enable pin for the LCD panel. This takes a string in the
582 the format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
585 config VIDEO_LCD_BL_PWM
586 string "LCD panel backlight pwm pin"
590 Set the backlight pwm pin for the LCD panel. This takes a string in the
591 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
593 config VIDEO_LCD_BL_PWM_ACTIVE_LOW
594 bool "LCD panel backlight pwm is inverted"
598 Set this if the backlight pwm output is active low.
600 config VIDEO_LCD_PANEL_I2C
601 bool "LCD panel needs to be configured via i2c"
606 Say y here if the LCD panel needs to be configured via i2c. This
607 will add a bitbang i2c controller using gpios to talk to the LCD.
609 config VIDEO_LCD_PANEL_I2C_SDA
610 string "LCD panel i2c interface SDA pin"
611 depends on VIDEO_LCD_PANEL_I2C
614 Set the SDA pin for the LCD i2c interface. This takes a string in the
615 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
617 config VIDEO_LCD_PANEL_I2C_SCL
618 string "LCD panel i2c interface SCL pin"
619 depends on VIDEO_LCD_PANEL_I2C
622 Set the SCL pin for the LCD i2c interface. This takes a string in the
623 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
626 # Note only one of these may be selected at a time! But hidden choices are
627 # not supported by Kconfig
628 config VIDEO_LCD_IF_PARALLEL
631 config VIDEO_LCD_IF_LVDS
636 prompt "LCD panel support"
639 Select which type of LCD panel to support.
641 config VIDEO_LCD_PANEL_PARALLEL
642 bool "Generic parallel interface LCD panel"
643 select VIDEO_LCD_IF_PARALLEL
645 config VIDEO_LCD_PANEL_LVDS
646 bool "Generic lvds interface LCD panel"
647 select VIDEO_LCD_IF_LVDS
649 config VIDEO_LCD_PANEL_MIPI_4_LANE_513_MBPS_VIA_SSD2828
650 bool "MIPI 4-lane, 513Mbps LCD panel via SSD2828 bridge chip"
651 select VIDEO_LCD_SSD2828
652 select VIDEO_LCD_IF_PARALLEL
654 7.85" 768x1024 LCD panels, such as LG LP079X01 or AUO B079XAN01.0
656 config VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804
657 bool "eDP 4-lane, 1.62G LCD panel via ANX9804 bridge chip"
658 select VIDEO_LCD_ANX9804
659 select VIDEO_LCD_IF_PARALLEL
660 select VIDEO_LCD_PANEL_I2C
662 Select this for eDP LCD panels with 4 lanes running at 1.62G,
663 connected via an ANX9804 bridge chip.
665 config VIDEO_LCD_PANEL_HITACHI_TX18D42VM
666 bool "Hitachi tx18d42vm LCD panel"
667 select VIDEO_LCD_HITACHI_TX18D42VM
668 select VIDEO_LCD_IF_LVDS
670 7.85" 1024x768 Hitachi tx18d42vm LCD panel support
672 config VIDEO_LCD_TL059WV5C0
673 bool "tl059wv5c0 LCD panel"
674 select VIDEO_LCD_PANEL_I2C
675 select VIDEO_LCD_IF_PARALLEL
677 6" 480x800 tl059wv5c0 panel support, as used on the Utoo P66 and
678 Aigo M60/M608/M606 tablets.
684 int "GMAC Transmit Clock Delay Chain"
687 Set the GMAC Transmit Clock Delay Chain value.
689 config SPL_STACK_R_ADDR
690 default 0x4fe00000 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || MACH_SUN7I || MACH_SUN8I || MACH_SUN50I
691 default 0x2fe00000 if MACH_SUN9I