1 #include <asm/arch/sci_types.h>
2 #include <asm/arch/adi_hal_internal.h>
3 #include <asm/arch/chip_drv_common_io.h>
4 #include <asm/arch/sprd_reg.h>
6 /***************************************************************************************************************************/
7 /* VDD18 VDD28 VDD25 RF0 RF1 RF2 EMMCIO EMMCCORE DCDCARM DCDCWRF DCDCWPA DCDCGEN DCDCOTP AVDD18 SD SIM0 SIM1 SIM2 CAMA */
8 /* AP x x v v v v v v v v v x v v v v v v v */
9 /* CP0 x x v v v x x x x v x x x x x x x x x */
10 /* CP1 x x v x x x x x x x x x x x x x x x x */
11 /* CP2 x x v v x v x x x v x x x x x x x x x */
12 /* EX0 x x x v x x x x x x x x x x x x x x x */
13 /* EX1 x x x x v x x x x x x x x x x x x x x */
14 /* EX2 x x x v x x x x x x x x x x x x x x x */
15 /***************************************************************************************************************************/
17 /***************************************************************************************************************************/
18 /* CAMD CMAIO CAMMOT USB CLSG LPREF LPRF0 LPRF1 LPRF2 LPEMMCIO LPEMMCCORE LPWPA LPGEN LPARM LPMEM LPCORE LPBG BG */
19 /* AP v v v v v v v v v v v x v v v v v v */
20 /* CP0 x x x x x x x x x x x x x x x x x x */
21 /* CP1 x x x x x x x x x x x x x x x x x x */
22 /* CP2 x x x x x x v v x x x x x x x x x x */
23 /* EX0 x x x x x x x x v x x x x x x x x x */
24 /* EX1 x x x x x x x x x x x x x x x x x x */
25 /* EX2 x x x x x x x x x x x x x x x x x x */
26 /***************************************************************************************************************************/
28 void init_ldo_sleep_gr(void)
30 ANA_REG_OR(ANA_REG_GLB_LDO_DCDC_PD_RTCSET, (BIT_LDO_RF1_PD_RTCSET));
31 ANA_REG_AND(ANA_REG_GLB_LDO_DCDC_PD_RTCCLR, (~(BIT_LDO_RF1_PD_RTCSET)));
32 ANA_REG_OR(ANA_REG_GLB_LDO_PD_CTRL, (BIT_DCDC_WPA_PD));
33 /**********************************************
34 * Following is AP LDO A DIE Sleep Control *
35 *********************************************/
36 ANA_REG_SET(ANA_REG_GLB_LDO_SLP_CTRL0,
38 BIT_SLP_DCDC_OTP_PD_EN |
39 //BIT_SLP_DCDCGEN_PD_EN |
40 //BIT_SLP_DCDCWPA_PD_EN |
41 BIT_SLP_DCDCWRF_PD_EN |
42 BIT_SLP_DCDCARM_PD_EN |
43 BIT_SLP_LDOEMMCCORE_PD_EN |
44 BIT_SLP_LDOEMMCIO_PD_EN |
45 BIT_SLP_LDORF2_PD_EN |
46 //BIT_SLP_LDORF1_PD_EN |
47 BIT_SLP_LDORF0_PD_EN |
48 BIT_SLP_LDOVDD25_PD_EN |
49 //BIT_SLP_LDOVDD28_PD_EN |
50 //BIT_SLP_LDOVDD18_PD_EN |
54 ANA_REG_SET(ANA_REG_GLB_LDO_SLP_CTRL1,
56 BIT_SLP_LDOLPREF_PD_EN |
57 BIT_SLP_LDOCLSG_PD_EN |
58 BIT_SLP_LDOUSB_PD_EN |
59 BIT_SLP_LDOCAMMOT_PD_EN |
60 BIT_SLP_LDOCAMIO_PD_EN |
61 BIT_SLP_LDOCAMD_PD_EN |
62 BIT_SLP_LDOCAMA_PD_EN |
63 BIT_SLP_LDOSIM2_PD_EN |
64 //BIT_SLP_LDOSIM1_PD_EN |
65 //BIT_SLP_LDOSIM0_PD_EN |
67 BIT_SLP_LDOAVDD18_PD_EN |
71 ANA_REG_SET(ANA_REG_GLB_LDO_SLP_CTRL2,
72 //BIT_SLP_DCDC_BG_LP_EN |
73 //BIT_SLP_DCDCCORE_LP_EN |
74 //BIT_SLP_DCDCMEM_LP_EN |
75 //BIT_SLP_DCDCARM_LP_EN |
76 //BIT_SLP_DCDCGEN_LP_EN |
77 //BIT_SLP_DCDCWPA_LP_EN |
78 //BIT_SLP_DCDCWRF_LP_EN |
79 //BIT_SLP_LDOEMMCCORE_LP_EN |
80 //BIT_SLP_LDOEMMCIO_LP_EN |
81 //BIT_SLP_LDORF2_LP_EN |
82 //BIT_SLP_LDORF1_LP_EN |
83 //BIT_SLP_LDORF0_LP_EN |
87 ANA_REG_SET(ANA_REG_GLB_LDO_SLP_CTRL3,
89 //BIT_SLP_LDOVDD25_LP_EN |
90 //BIT_SLP_LDOVDD28_LP_EN |
91 //BIT_SLP_LDOVDD18_LP_EN |
92 //BIT_SLP_LDOCLSG_LP_EN |
93 //BIT_SLP_LDOUSB_LP_EN |
94 //BIT_SLP_LDOCAMMOT_LP_EN |
95 //BIT_SLP_LDOCAMIO_LP_EN |
96 //BIT_SLP_LDOCAMD_LP_EN |
97 //BIT_SLP_LDOCAMA_LP_EN |
98 //BIT_SLP_LDOSIM2_LP_EN |
99 //BIT_SLP_LDOSIM1_LP_EN |
100 //BIT_SLP_LDOSIM0_LP_EN |
101 //BIT_SLP_LDOSD_LP_EN |
102 //BIT_SLP_LDOAVDD18_LP_EN |
106 /****************************************
107 * Following is CP LDO Sleep Control *
108 ****************************************/
110 ANA_REG_SET(ANA_REG_GLB_LDO1828_XTL_CTL,
111 //BIT_LDO_VDD18_EXT_XTL2_EN |
112 //BIT_LDO_VDD18_EXT_XTL1_EN |
113 //BIT_LDO_VDD18_EXT_XTL0_EN |
114 //BIT_LDO_VDD18_XTL2_EN |
115 //BIT_LDO_VDD18_XTL1_EN |
116 //BIT_LDO_VDD18_XTL0_EN |
117 //BIT_LDO_VDD28_EXT_XTL2_EN |
118 //BIT_LDO_VDD28_EXT_XTL1_EN |
119 //BIT_LDO_VDD28_EXT_XTL0_EN |
120 //BIT_LDO_VDD28_XTL2_EN |
121 //BIT_LDO_VDD28_XTL1_EN |
122 //BIT_LDO_VDD28_XTL0_EN |
126 ANA_REG_SET(ANA_REG_GLB_PWR_XTL_EN0,
128 //BIT_LDO_RF1_EXT_XTL2_EN |
129 //BIT_LDO_RF1_EXT_XTL1_EN |
130 //BIT_LDO_RF1_EXT_XTL0_EN |
131 //BIT_LDO_RF1_XTL2_EN |
132 //BIT_LDO_RF1_XTL1_EN |
133 //BIT_LDO_RF1_XTL0_EN |
134 //BIT_LDO_RF0_EXT_XTL2_EN |
135 //BIT_LDO_RF0_EXT_XTL1_EN |
136 //BIT_LDO_RF0_EXT_XTL0_EN |
137 BIT_LDO_RF0_XTL2_EN |
138 BIT_LDO_RF0_XTL1_EN |
139 BIT_LDO_RF0_XTL0_EN |
143 ANA_REG_SET(ANA_REG_GLB_PWR_XTL_EN1,
144 //BIT_LDO_VDD25_EXT_XTL2_EN |
145 //BIT_LDO_VDD25_EXT_XTL1_EN |
146 //BIT_LDO_VDD25_EXT_XTL0_EN |
147 BIT_LDO_VDD25_XTL2_EN |
148 BIT_LDO_VDD25_XTL1_EN |
149 BIT_LDO_VDD25_XTL0_EN |
150 //BIT_LDO_RF2_EXT_XTL2_EN |
151 //BIT_LDO_RF2_EXT_XTL1_EN |
152 //BIT_LDO_RF2_EXT_XTL0_EN |
153 BIT_LDO_RF2_XTL2_EN |
154 BIT_LDO_RF2_XTL1_EN |
155 BIT_LDO_RF2_XTL0_EN |
159 ANA_REG_SET(ANA_REG_GLB_PWR_XTL_EN2,
160 //BIT_LDO_AVDD18_EXT_XTL2_EN |
161 //BIT_LDO_AVDD18_EXT_XTL1_EN |
162 //BIT_LDO_AVDD18_EXT_XTL0_EN |
163 //BIT_LDO_AVDD18_XTL2_EN |
164 //BIT_LDO_AVDD18_XTL1_EN |
165 //BIT_LDO_AVDD18_XTL0_EN |
166 //BIT_LDO_SIM2_EXT_XTL2_EN |
167 //BIT_LDO_SIM2_EXT_XTL1_EN |
168 //BIT_LDO_SIM2_EXT_XTL0_EN |
169 //BIT_LDO_SIM2_XTL2_EN |
170 //BIT_LDO_SIM2_XTL1_EN |
171 //BIT_LDO_SIM2_XTL0_EN |
175 ANA_REG_SET(ANA_REG_GLB_PWR_XTL_EN3,
176 //BIT_DCDC_BG_EXT_XTL2_EN |
177 //BIT_DCDC_BG_EXT_XTL1_EN |
178 //BIT_DCDC_BG_EXT_XTL0_EN |
179 BIT_DCDC_BG_XTL2_EN |
180 BIT_DCDC_BG_XTL1_EN |
181 BIT_DCDC_BG_XTL0_EN |
182 //BIT_BG_EXT_XTL2_EN |
183 //BIT_BG_EXT_XTL1_EN |
184 //BIT_BG_EXT_XTL0_EN |
191 ANA_REG_SET(ANA_REG_GLB_PWR_XTL_EN4,
192 BIT_DCDC_WRF_XTL2_EN |
193 //BIT_DCDC_WRF_XTL1_EN |
194 BIT_DCDC_WRF_XTL0_EN |
195 //BIT_DCDC_WPA_XTL2_EN |
196 //BIT_DCDC_WPA_XTL1_EN |
197 //BIT_DCDC_WPA_XTL0_EN |
198 BIT_DCDC_MEM_XTL2_EN |
199 BIT_DCDC_MEM_XTL1_EN |
200 BIT_DCDC_MEM_XTL0_EN |
201 BIT_DCDC_GEN_XTL2_EN |
202 BIT_DCDC_GEN_XTL1_EN |
203 BIT_DCDC_GEN_XTL0_EN |
204 BIT_DCDC_CORE_XTL2_EN |
205 BIT_DCDC_CORE_XTL1_EN |
206 BIT_DCDC_CORE_XTL0_EN |
210 ANA_REG_SET(ANA_REG_GLB_PWR_XTL_EN5,
211 //BIT_DCDC_WRF_EXT_XTL2_EN |
212 //BIT_DCDC_WRF_EXT_XTL1_EN |
213 //BIT_DCDC_WRF_EXT_XTL0_EN |
214 //BIT_DCDC_WPA_EXT_XTL2_EN |
215 //BIT_DCDC_WPA_EXT_XTL1_EN |
216 //BIT_DCDC_WPA_EXT_XTL0_EN |
217 //BIT_DCDC_MEM_EXT_XTL2_EN |
218 //BIT_DCDC_MEM_EXT_XTL1_EN |
219 //BIT_DCDC_MEM_EXT_XTL0_EN |
220 //BIT_DCDC_GEN_EXT_XTL2_EN |
221 //BIT_DCDC_GEN_EXT_XTL1_EN |
222 //BIT_DCDC_GEN_EXT_XTL0_EN |
223 //BIT_DCDC_CORE_EXT_XTL2_EN |
224 //BIT_DCDC_CORE_EXT_XTL1_EN |
225 //BIT_DCDC_CORE_EXT_XTL0_EN |
229 /************************************************
230 * Following is AP/CP LDO D DIE Sleep Control *
231 *************************************************/
233 CHIP_REG_SET(REG_PMU_APB_XTL0_REL_CFG,
241 CHIP_REG_SET(REG_PMU_APB_XTL1_REL_CFG,
249 CHIP_REG_SET(REG_PMU_APB_XTL2_REL_CFG,
257 CHIP_REG_SET(REG_PMU_APB_XTLBUF0_REL_CFG,
258 BIT_XTLBUF0_CP2_SEL |
259 BIT_XTLBUF0_CP1_SEL |
260 BIT_XTLBUF0_CP0_SEL |
265 CHIP_REG_SET(REG_PMU_APB_XTLBUF1_REL_CFG,
266 BIT_XTLBUF1_CP2_SEL |
267 BIT_XTLBUF1_CP1_SEL |
268 BIT_XTLBUF1_CP0_SEL |
273 CHIP_REG_SET(REG_PMU_APB_MPLL_REL_CFG,
282 CHIP_REG_SET(REG_PMU_APB_DPLL_REL_CFG,
291 CHIP_REG_SET(REG_PMU_APB_TDPLL_REL_CFG,
292 //BIT_TDPLL_REF_SEL |
300 CHIP_REG_SET(REG_PMU_APB_WPLL_REL_CFG,
309 CHIP_REG_SET(REG_PMU_APB_CPLL_REL_CFG,
318 CHIP_REG_SET(REG_PMU_APB_PD_CA7_TOP_CFG,
319 BIT_PD_CA7_TOP_AUTO_SHUTDOWN_EN |
320 BITS_PD_CA7_TOP_PWR_ON_DLY(8) |
321 BITS_PD_CA7_TOP_PWR_ON_SEQ_DLY(2) |
322 BITS_PD_CA7_TOP_ISO_ON_DLY(4) |
326 CHIP_REG_SET(REG_PMU_APB_PD_CA7_C0_CFG,
327 BIT_PD_CA7_C0_AUTO_SHUTDOWN_EN |
328 BITS_PD_CA7_C0_PWR_ON_DLY(8) |
329 BITS_PD_CA7_C0_PWR_ON_SEQ_DLY(6) |
330 BITS_PD_CA7_C0_ISO_ON_DLY(2) |
334 CHIP_REG_SET(REG_PMU_APB_PD_CA7_C1_CFG,
335 BIT_PD_CA7_C1_FORCE_SHUTDOWN |
336 BITS_PD_CA7_C1_PWR_ON_DLY(8) |
337 BITS_PD_CA7_C1_PWR_ON_SEQ_DLY(4) |
338 BITS_PD_CA7_C1_ISO_ON_DLY(2) |
342 CHIP_REG_SET(REG_PMU_APB_PD_CA7_C2_CFG,
343 BIT_PD_CA7_C2_FORCE_SHUTDOWN |
344 BITS_PD_CA7_C2_PWR_ON_DLY(8) |
345 BITS_PD_CA7_C2_PWR_ON_SEQ_DLY(4) |
346 BITS_PD_CA7_C2_ISO_ON_DLY(2) |
350 CHIP_REG_SET(REG_PMU_APB_PD_CA7_C3_CFG,
351 BIT_PD_CA7_C3_FORCE_SHUTDOWN |
352 BITS_PD_CA7_C3_PWR_ON_DLY(8) |
353 BITS_PD_CA7_C3_PWR_ON_SEQ_DLY(4) |
354 BITS_PD_CA7_C3_ISO_ON_DLY(2) |
358 CHIP_REG_SET(REG_PMU_APB_PD_AP_SYS_CFG,
359 BIT_PD_AP_SYS_AUTO_SHUTDOWN_EN |
360 BITS_PD_AP_SYS_PWR_ON_DLY(8) |
361 BITS_PD_AP_SYS_PWR_ON_SEQ_DLY(0) |
362 BITS_PD_AP_SYS_ISO_ON_DLY(6) |
366 CHIP_REG_SET(REG_PMU_APB_PD_MM_TOP_CFG,
367 BIT_PD_MM_TOP_FORCE_SHUTDOWN |
368 BITS_PD_MM_TOP_PWR_ON_DLY(8) |
369 BITS_PD_MM_TOP_PWR_ON_SEQ_DLY(0) |
370 BITS_PD_MM_TOP_ISO_ON_DLY(4) |
374 CHIP_REG_SET(REG_PMU_APB_PD_GPU_TOP_CFG,
375 BIT_PD_GPU_TOP_FORCE_SHUTDOWN |
376 BITS_PD_GPU_TOP_PWR_ON_DLY(8) |
377 BITS_PD_GPU_TOP_PWR_ON_SEQ_DLY(0) |
378 BITS_PD_GPU_TOP_ISO_ON_DLY(4) |
382 CHIP_REG_SET(REG_PMU_APB_PD_PUB_SYS_CFG,
383 BIT_PD_PUB_SYS_AUTO_SHUTDOWN_EN |
384 BITS_PD_PUB_SYS_PWR_ON_DLY(8) |
385 BITS_PD_PUB_SYS_PWR_ON_SEQ_DLY(0) |
386 BITS_PD_PUB_SYS_ISO_ON_DLY(6) |
390 CHIP_REG_SET(REG_PMU_APB_XTL_WAIT_CNT,
391 BITS_XTL1_WAIT_CNT(0x39) |
392 BITS_XTL0_WAIT_CNT(0x39) |
396 CHIP_REG_SET(REG_PMU_APB_XTLBUF_WAIT_CNT,
397 BITS_XTLBUF1_WAIT_CNT(7) |
398 BITS_XTLBUF0_WAIT_CNT(7) |
402 CHIP_REG_SET(REG_PMU_APB_PLL_WAIT_CNT1,
403 BITS_WPLL_WAIT_CNT(7) |
404 BITS_TDPLL_WAIT_CNT(7) |
405 BITS_DPLL_WAIT_CNT(7) |
406 BITS_MPLL_WAIT_CNT(7) |
410 CHIP_REG_SET(REG_PMU_APB_PLL_WAIT_CNT2,
411 BITS_WIFIPLL2_WAIT_CNT(7) |
412 BITS_WIFIPLL1_WAIT_CNT(7) |
413 BITS_CPLL_WAIT_CNT(7) |
417 ANA_REG_SET(ANA_REG_GLB_SLP_WAIT_DCDCARM,
418 BITS_SLP_IN_WAIT_DCDCARM(9) |
419 BITS_SLP_OUT_WAIT_DCDCARM(8) |