2 * sbc8349.c -- WindRiver SBC8349 board support.
3 * Copyright (c) 2006-2007 Wind River Systems, Inc.
5 * Paul Gortmaker <paul.gortmaker@windriver.com>
6 * Based on board/mpc8349emds/mpc8349emds.c (and previous 834x releases.)
8 * See file CREDITS for list of people who contributed to this
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
31 #include <asm/mpc8349_pci.h>
35 #if defined(CONFIG_SPD_EEPROM)
36 #include <spd_sdram.h>
38 #if defined(CONFIG_OF_LIBFDT)
42 int fixed_sdram(void);
43 void sdram_init(void);
45 #if defined(CONFIG_DDR_ECC) && defined(CONFIG_MPC83XX)
46 void ddr_enable_ecc(unsigned int dram_size);
49 #ifdef CONFIG_BOARD_EARLY_INIT_F
50 int board_early_init_f (void)
56 #define ns2clk(ns) (ns / (1000000000 / CONFIG_8349_CLKIN) + 1)
58 long int initdram (int board_type)
60 volatile immap_t *im = (immap_t *)CFG_IMMR;
63 if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32)im)
66 /* DDR SDRAM - Main SODIMM */
67 im->sysconf.ddrlaw[0].bar = CFG_DDR_BASE & LAWBAR_BAR;
68 #if defined(CONFIG_SPD_EEPROM)
71 msize = fixed_sdram();
74 * Initialize SDRAM if it is on local bus.
78 #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
80 * Initialize and enable DDR ECC.
82 ddr_enable_ecc(msize * 1024 * 1024);
84 /* return total bus SDRAM size(bytes) -- DDR */
85 return (msize * 1024 * 1024);
88 #if !defined(CONFIG_SPD_EEPROM)
89 /*************************************************************************
90 * fixed sdram init -- doesn't use serial presence detect.
91 ************************************************************************/
94 volatile immap_t *im = (immap_t *)CFG_IMMR;
100 for (ddr_size = msize << 20, ddr_size_log2 = 0;
102 ddr_size = ddr_size>>1, ddr_size_log2++) {
107 im->sysconf.ddrlaw[0].bar = ((CFG_DDR_SDRAM_BASE>>12) & 0xfffff);
108 im->sysconf.ddrlaw[0].ar = LAWAR_EN | ((ddr_size_log2 - 1) & LAWAR_SIZE);
110 #if (CFG_DDR_SIZE != 256)
111 #warning Currently any ddr size other than 256 is not supported
113 im->ddr.csbnds[2].csbnds = 0x0000000f;
114 im->ddr.cs_config[2] = CFG_DDR_CONFIG;
116 /* currently we use only one CS, so disable the other banks */
117 im->ddr.cs_config[0] = 0;
118 im->ddr.cs_config[1] = 0;
119 im->ddr.cs_config[3] = 0;
121 im->ddr.timing_cfg_1 = CFG_DDR_TIMING_1;
122 im->ddr.timing_cfg_2 = CFG_DDR_TIMING_2;
126 #if defined(CONFIG_DDR_2T_TIMING)
129 | SDRAM_CFG_SDRAM_TYPE_DDR1;
130 #if defined (CONFIG_DDR_32BIT)
131 /* for 32-bit mode burst length is 8 */
132 im->ddr.sdram_cfg |= (SDRAM_CFG_32_BE | SDRAM_CFG_8_BE);
134 im->ddr.sdram_mode = CFG_DDR_MODE;
136 im->ddr.sdram_interval = CFG_DDR_INTERVAL;
139 /* enable DDR controller */
140 im->ddr.sdram_cfg |= SDRAM_CFG_MEM_EN;
143 #endif/*!CFG_SPD_EEPROM*/
146 int checkboard (void)
148 puts("Board: Wind River SBC834x\n");
153 * if board is fitted with SDRAM
155 #if defined(CFG_BR2_PRELIM) \
156 && defined(CFG_OR2_PRELIM) \
157 && defined(CFG_LBLAWBAR2_PRELIM) \
158 && defined(CFG_LBLAWAR2_PRELIM)
160 * Initialize SDRAM memory on the Local Bus.
163 void sdram_init(void)
165 volatile immap_t *immap = (immap_t *)CFG_IMMR;
166 volatile lbus83xx_t *lbc= &immap->lbus;
167 uint *sdram_addr = (uint *)CFG_LBC_SDRAM_BASE;
169 puts("\n SDRAM on Local Bus: ");
170 print_size (CFG_LBC_SDRAM_SIZE * 1024 * 1024, "\n");
173 * Setup SDRAM Base and Option Registers, already done in cpu_init.c
176 /* setup mtrpt, lsrt and lbcr for LB bus */
177 lbc->lbcr = CFG_LBC_LBCR;
178 lbc->mrtpr = CFG_LBC_MRTPR;
179 lbc->lsrt = CFG_LBC_LSRT;
183 * Configure the SDRAM controller Machine Mode Register.
185 lbc->lsdmr = CFG_LBC_LSDMR_5; /* 0x40636733; normal operation */
187 lbc->lsdmr = CFG_LBC_LSDMR_1; /* 0x68636733; precharge all the banks */
192 lbc->lsdmr = CFG_LBC_LSDMR_2; /* 0x48636733; auto refresh */
219 /* 0x58636733; mode register write operation */
220 lbc->lsdmr = CFG_LBC_LSDMR_4;
225 lbc->lsdmr = CFG_LBC_LSDMR_5; /* 0x40636733; normal operation */
231 void sdram_init(void)
233 puts(" SDRAM on Local Bus: Disabled in config\n");
237 #if defined(CONFIG_OF_BOARD_SETUP)
238 void ft_board_setup(void *blob, bd_t *bd)
240 ft_cpu_setup(blob, bd);
242 ft_pci_setup(blob, bd);