2 * Memory Setup stuff - taken from blob memsetup.S
4 * Copyright (C) 2009 Samsung Electronics
5 * Kyungmin Park <kyungmin.park@samsung.com>
7 * See file CREDITS for list of people who contributed to this
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
28 #include <asm/arch/cpu.h>
29 #include <asm/arch/mem.h>
30 #include <asm/arch/clock.h>
31 #include <asm/arch/power.h>
32 #include <asm/arch/watchdog.h>
33 #include <asm/arch/interrupt.h>
42 * r7 has S5PC100 GPIO base, 0xE0300000
43 * r8 has real GPIO base, 0xE0300000, 0xE0200000 at S5PC100, S5PC110 repectively
44 * r9 has Mobile DDR size, 1 means 1GiB, 2 means 2GiB and so on
54 /* r5 has always zero */
57 ldr r7, =S5PC100_GPIO_BASE
58 ldr r8, =S5PC100_GPIO_BASE
60 ldr r2, =S5PC1XX_PRO_ID
66 ldr r8, =S5PC110_GPIO_BASE
68 /* Turn on KEY_LED_ON [GPJ4(1)] XMSMWEN */
71 addeq r0, r8, #0x280 @S5PC100_GPIO_J4_OFFSET
72 addne r0, r8, #0x2C0 @S5PC110_GPIO_J4_OFFSET
73 ldr r1, [r0, #0x0] @S5PC1XX_GPIO_CON_OFFSET
74 bic r1, r1, #(0xf << 4) @ 1 * 4-bit
75 orr r1, r1, #(0x1 << 4)
76 str r1, [r0, #0x0] @S5PC1XX_GPIO_CON_OFFSET
78 ldr r1, [r0, #0x4] @S5PC1XX_GPIO_DAT_OFFSET
79 #ifdef CONFIG_ONENAND_IPL
80 orr r1, r1, #(1 << 1) @ 1 * 1-bit
84 str r1, [r0, #0x4] @S5PC1XX_GPIO_DAT_OFFSET
87 /* IO retension release */
88 ldreq r0, =S5PC100_OTHERS @0xE0108200
89 ldrne r0, =S5PC110_OTHERS @0xE010E000
91 ldreq r2, =(1 << 31) @IO_RET_REL
92 ldrne r2, =((1 << 31) | (1 << 29) | (1 << 28)) @ GPIO, UART_IO
96 #ifndef CONFIG_ONENAND_IPL
97 /* Disable Watchdog */
98 ldreq r0, =S5PC100_WATCHDOG_BASE @0xEA200000
99 ldrne r0, =S5PC110_WATCHDOG_BASE @0xE2700000
103 ldreq r0, =S5PC100_SROMC_BASE
104 ldrne r0, =S5PC110_SROMC_BASE
109 /* S5PC100 has 3 groups of interrupt sources */
110 ldreq r0, =S5PC100_VIC0_BASE @0xE4000000
111 ldrne r0, =S5PC110_VIC0_BASE @0xF2000000
112 add r1, r0, #0x00100000
113 add r2, r0, #0x00200000
115 /* Disable all interrupts (VIC0, VIC1 and VIC2) */
117 str r3, [r0, #VIC_INTENCLEAR_OFFSET]
118 str r3, [r1, #VIC_INTENCLEAR_OFFSET]
119 str r3, [r2, #VIC_INTENCLEAR_OFFSET]
121 #ifndef CONFIG_ONENAND_IPL
122 /* Set all interrupts as IRQ */
123 str r5, [r0, #VIC_INTSELECT_OFFSET]
124 str r5, [r1, #VIC_INTSELECT_OFFSET]
125 str r5, [r2, #VIC_INTSELECT_OFFSET]
127 /* Pending Interrupt Clear */
128 str r5, [r0, #VIC_INTADDRESS_OFFSET]
129 str r5, [r1, #VIC_INTADDRESS_OFFSET]
130 str r5, [r2, #VIC_INTADDRESS_OFFSET]
133 #ifndef CONFIG_ONENAND_IPL
140 #ifdef CONFIG_ONENAND_IPL
141 /* init system clock */
144 /* Board detection to set proper memory configuration */
146 moveq r9, #1 /* r9 has 1Gib default at s5pc100 */
147 movne r9, #2 /* r9 has 2Gib default at s5pc110 */
148 /* FIXME 1Gib detection: Limo Universal */
149 /* Check Limo Real board
150 * LR (suspend) LU J1B2
151 * 0x04 0x01 (0x01) 0x01 (0x01) 0x01 (0x01)
152 * 0x24 0x28 (0xA8) 0x28 (0x6A) 0x1C (0x1C)
153 * 0x44 0x00 (0xC7) 0x00 (0x47) 0x00 (0x47)
154 * 0x64 0x03 (0x1F) 0x07 (0x1F) 0x0f (0x0F)
156 * Check (0 << 3) at 0x64 at boot
157 * Check 0x47 at 0x44 at suspend
159 ldrne r2, =0xE0200C00
160 ldrne r1, [r2, #0x64]
161 and r1, r1, #(1 << 2)
168 * Aquila Rev 0.5 : 4G3G1G x16 for Infineon ES3.1
169 * Aquila Rev 0.6 : 4G1G1G x32 for MSM6290
170 * Aquila Rev 0.7 : 4G3G1G x16 for Infineon ES3.1
174 bic r1, r4, #(0xFF << 2) /* PULLUP_DISABLE: 4 * 2-bit */
176 /* For write completion */
181 and r1, r3, #(0x5 << 2)
184 and r1, r3, #(0x6 << 2)
187 and r1, r3, #(0x7 << 2)
190 str r4, [r2, #0x48] /* Restore PULLUP configuration */
194 /* OneNAND Sync Read Support at S5PC110 only
196 * BRWL[14:12] : 7 CLK
197 * BL[11:9] : Continuous
198 * VHF[3] : Very High Frequency Enable (Over 83MHz)
199 * HF[2] : High Frequency Enable (Over 66MHz)
204 ldrne r0, =0xB001E442
207 ldrne r0, =0xB0600000
208 strne r1, [r0, #0x100] @ ONENAND_IF_CTRL
210 /* Wakeup support. Don't know if it's going to be used, untested. */
211 ldreq r0, =S5PC100_RST_STAT
212 ldrne r0, =S5PC110_RST_STAT
214 biceq r1, r1, #0xfffffff7
216 bicne r1, r1, #0xfffeffff
224 str r1, [r0, #0x0] @S5PC100_GPIO_A0_OFFSET
226 str r1, [r0, #0x20] @S5PC100_GPIO_A1_OFFSET
228 /* UART_SEL MP0_5[7] at S5PC110 */
229 add r0, r8, #0x360 @S5PC110_GPIO_MP0_5_OFFSET
230 ldr r1, [r0, #0x0] @S5PC1XX_GPIO_CON_OFFSET
231 bic r1, r1, #(0xf << 28) @ 28 = 7 * 4-bit
232 orr r1, r1, #(0x1 << 28) @ Output
233 str r1, [r0, #0x0] @S5PC1XX_GPIO_CON_OFFSET
235 ldr r1, [r0, #0x8] @S5PC1XX_GPIO_PULL_OFFSET
236 bic r1, r1, #(0x3 << 14) @ 14 = 7 * 2-bit
237 orr r1, r1, #(0x2 << 14) @ Pull-up enabled
238 str r1, [r0, #0x8] @S5PC1XX_GPIO_PULL_OFFSET
240 ldr r1, [r0, #0x4] @S5PC1XX_GPIO_DAT_OFFSET
241 orr r1, r1, #(1 << 7) @ 7 = 7 * 1-bit
242 str r1, [r0, #0x4] @S5PC1XX_GPIO_DAT_OFFSET
244 ldr r0, =0xE2900000 @ S5PC110_PA_UART
247 str r1, [r0, #0x000] @ ULCON
249 str r1, [r0, #0x004] @ UCON
251 str r1, [r0, #0x028] @ UBRDIV
253 str r1, [r0, #0x02C] @ UDIVSLOT
256 strb r2, [r0, #0x020] @ UTXH
258 ldrb r3, [r0, #0x010] @ UTRSTAT
263 /* turn off L2 cache */
270 /* invalidate L2 cache also */
273 /* turn on L2 cache */
277 /* Load return address and jump to kernel */
278 ldreq r0, =S5PC100_INFORM0
279 ldrne r0, =S5PC110_INFORM0
281 /* r1 = physical address of s5pc1xx_cpu_resume function */
284 /* Jump to kernel (sleep-s5pc1xx.S) */
290 /* Clear wakeup status register */
291 ldreq r0, =S5PC100_WAKEUP_STAT
292 ldrne r0, =S5PC110_WAKEUP_STAT
301 * system_clock_init: Initialize core clock and bus clock.
302 * void system_clock_init(void)
305 ldr r0, =S5PC1XX_CLOCK_BASE @ 0xE0100000
311 #ifndef DEBUG_PM_C110
313 ldr r1, =0xe10 @ Locktime : 0xe10 = 3600
314 str r1, [r0, #0x000] @ S5PC100_APLL_LOCK
315 str r1, [r0, #0x004] @ S5PC100_MPLL_LOCK
316 str r1, [r0, #0x008] @ S5PC100_EPLL_LOCK
317 str r1, [r0, #0x00C] @ S5PC100_HPLL_LOCK
320 #ifdef CONFIG_CLK_667_166_83
321 ldr r1, =0x81bc0400 @ SDIV 0, PDIV 4, MDIV 444 (1333MHz)
322 #elif defined(CONFIG_CLK_666_166_66)
323 ldr r1, =0x814d0301 @ SDIV 1, PDIV 3, MDIV 333 (1333MHz)
324 #elif defined(CONFIG_CLK_600_150_75)
325 ldr r1, =0x812C0300 @ SDIV 0, PDIV 3, MDIV 300 (1200MHz)
326 #elif defined(CONFIG_CLK_533_133_66)
327 ldr r1, =0x810b0300 @ SDIV 0, PDIV 3, MDIV 267 (1066MHz)
328 #elif defined(CONFIG_CLK_500_166_66)
329 ldr r1, =0x81f40301 @ SDIV 1, PDIV 3, MDIV 500 (1000MHz)
330 #elif defined(CONFIG_CLK_467_117_59)
331 ldr r1, =0x826E0401 @ SDIV 1, PDIV 4, MDIV 622 (933MHz)
332 #elif defined(CONFIG_CLK_400_100_50)
333 ldr r1, =0x81900301 @ SDIV 1, PDIV 3, MDIV 400 (800MHz)
335 #error you should set the correct clock configuration
339 ldr r1, =0x80590201 @ SDIV 1, PDIV 2, MDIV 89 (267MHz)
342 ldr r1, =0x80870303 @ SDIV 3, PDIV 3, MDIV 135 (67.5MHz)
345 ldr r1, =0x80600603 @ SDIV 3, PDIV 6, MDIV 96
351 #ifdef CONFIG_CLK_800_166_66
353 #elif defined(CONFIG_CLK_500_166_66)
355 #elif defined(CONFIG_CLK_666_166_66)
369 /* Set Source Clock */
370 ldr r1, =0x00001111 @ A, M, E, HPLL Muxing
371 str r1, [r0, #0x200] @ S5PC1XX_CLK_SRC0
375 /* Set Clock divider */
376 ldr r1, =0x14131330 @ 1:1:4:4, 1:4:5
378 ldr r1, =0x11110111 @ UART[3210]: MMC[3210]
382 ldr r1, =0xe10 @ Locktime : 0xe10 = 3600
383 str r1, [r0, #0x000] @ S5PC110_APLL_LOCK
384 str r1, [r0, #0x010] @ S5PC110_MPLL_LOCK
385 str r1, [r0, #0x018] @ S5PC110_EPLL_LOCK
386 str r1, [r0, #0x020] @ S5PC110_VPLL_LOCK
388 /* S5PC110_APLL_CON */
389 ldr r1, =0x80C80601 @ 800MHz
391 /* S5PC110_MPLL_CON */
392 ldr r1, =0x829B0C01 @ 667MHz
394 /* S5PC110_EPLL_CON */
395 ldr r1, =0x80600602 @ 96MHz VSEL 0 P 6 M 96 S 2
397 /* S5PC110_VPLL_CON */
398 ldr r1, =0x806C0603 @ 54MHz
401 /* Set Source Clock */
402 ldr r1, =0x10001111 @ A, M, E, VPLL Muxing
403 str r1, [r0, #0x200] @ S5PC1XX_CLK_SRC0
405 /* OneDRAM(DMC0) clock setting */
406 ldr r1, =0x01000000 @ ONEDRAM_SEL[25:24] 1 SCLKMPLL
407 str r1, [r0, #0x218] @ S5PC110_CLK_SRC6
408 ldr r1, =0x30000000 @ ONEDRAM_RATIO[31:28] 3 + 1
409 str r1, [r0, #0x318] @ S5PC110_CLK_DIV6
411 /* XCLKOUT = XUSBXTI 24MHz */
412 add r2, r0, #0xE000 @ S5PC110_OTHERS
414 orr r1, r1, #(0x3 << 8) @ CLKOUT[9:8] 3 XUSBXTI
418 ldr r1, =0x8feffeb @ DMC[1:0] PDMA0[3] IMEM[5]
419 str r1, [r0, #0x460] @ S5PC110_CLK_IP0
422 ldr r1, =0xe9fdf0f9 @ FIMD[0] USBOTG[16]
424 str r1, [r0, #0x464] @ S5PC110_CLK_IP1
427 ldr r1, =0xf75f7fc @ CORESIGHT[8] MODEM[9]
428 @ HOSTIF[10] HSMMC0[16]
429 @ HSMMC2[18] VIC[27:24]
430 str r1, [r0, #0x468] @ S5PC110_CLK_IP2
433 ldr r1, =0x8e5b000c @ SYSTIMER[16] UART0[17]
434 @ UART2[19] UART3[20]
435 @ WDT[22] GPIO[26] SYSCON[27]
436 str r1, [r0, #0x46c] @ S5PC110_CLK_IP3
439 ldr r1, =0xfffffff1 @ CHIP_ID[0] TZPC[8:5]
440 str r1, [r0, #0x470] @ S5PC110_CLK_IP3
443 /* wait at least 200us to stablize all clock */
450 #ifndef CONFIG_ONENAND_IPL
452 ldreq r0, =0xE3800000
453 ldrne r0, =0xF1500000
460 #ifndef CONFIG_ONENAND_IPL
462 * uart_asm_init: Initialize UART's pins
465 /* set GPIO to enable UART0-UART4 */
468 str r1, [r0, #0x0] @S5PC100_GPIO_A0_OFFSET
470 str r1, [r0, #0x20] @S5PC100_GPIO_A1_OFFSET
476 #ifndef DEBUG_PM_C110
477 /* UART_SEL GPK0[5] at S5PC100 */
478 add r0, r8, #0x2A0 @S5PC100_GPIO_K0_OFFSET
479 ldr r1, [r0, #0x0] @S5PC1XX_GPIO_CON_OFFSET
480 bic r1, r1, #(0xf << 20) @ 20 = 5 * 4-bit
481 orr r1, r1, #(0x1 << 20) @ Output
482 str r1, [r0, #0x0] @S5PC1XX_GPIO_CON_OFFSET
484 ldr r1, [r0, #0x8] @S5PC1XX_GPIO_PULL_OFFSET
485 bic r1, r1, #(0x3 << 10) @ 10 = 5 * 2-bit
486 orr r1, r1, #(0x2 << 10) @ Pull-up enabled
487 str r1, [r0, #0x8] @S5PC1XX_GPIO_PULL_OFFSET
489 ldr r1, [r0, #0x4] @S5PC1XX_GPIO_DAT_OFFSET
490 orr r1, r1, #(1 << 5) @ 5 = 5 * 1-bit
491 str r1, [r0, #0x4] @S5PC1XX_GPIO_DAT_OFFSET
496 * Note that the following address
497 * 0xE020'0360 is reserved address at S5PC100
499 /* UART_SEL MP0_5[7] at S5PC110 */
500 add r0, r8, #0x360 @S5PC110_GPIO_MP0_5_OFFSET
501 ldr r1, [r0, #0x0] @S5PC1XX_GPIO_CON_OFFSET
502 bic r1, r1, #(0xf << 28) @ 28 = 7 * 4-bit
503 orr r1, r1, #(0x1 << 28) @ Output
504 str r1, [r0, #0x0] @S5PC1XX_GPIO_CON_OFFSET
506 ldr r1, [r0, #0x8] @S5PC1XX_GPIO_PULL_OFFSET
507 bic r1, r1, #(0x3 << 14) @ 14 = 7 * 2-bit
508 orr r1, r1, #(0x2 << 14) @ Pull-up enabled
509 str r1, [r0, #0x8] @S5PC1XX_GPIO_PULL_OFFSET
511 ldr r1, [r0, #0x4] @S5PC1XX_GPIO_DAT_OFFSET
512 orr r1, r1, #(1 << 7) @ 7 = 7 * 1-bit
513 str r1, [r0, #0x4] @S5PC1XX_GPIO_DAT_OFFSET