1 // SPDX-License-Identifier: GPL-2.0
3 * board/renesas/koelsch/koelsch.c
5 * Copyright (C) 2013 Renesas Electronics Corporation
16 #include <dm/platform_data/serial_sh.h>
17 #include <env_internal.h>
18 #include <asm/processor.h>
19 #include <asm/mach-types.h>
21 #include <linux/errno.h>
22 #include <asm/arch/sys_proto.h>
24 #include <asm/arch/rmobile.h>
25 #include <asm/arch/rcar-mstp.h>
26 #include <asm/arch/sh_sdhi.h>
33 DECLARE_GLOBAL_DATA_PTR;
35 #define CLK2MHZ(clk) (clk / 1000 / 1000)
38 struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
39 struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
43 writel(0xA5A5A500, &rwdt->rwtcsra);
44 writel(0xA5A5A500, &swdt->swtcsra);
46 /* CPU frequency setting. Set to 1.5GHz */
47 stc = ((1500 / CLK2MHZ(CONFIG_SYS_CLK_FREQ)) - 1) << PLL0_STC_BIT;
48 clrsetbits_le32(PLL0CR, PLL0_STC_MASK, stc);
54 #define TMU0_MSTP125 BIT(25)
56 #define SD1CKCR 0xE6150078
57 #define SD2CKCR 0xE615026C
58 #define SD_97500KHZ 0x7
60 int board_early_init_f(void)
62 mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
65 * SD0 clock is set to 97.5MHz by default.
66 * Set SD1 and SD2 to the 97.5MHz as well.
68 writel(SD_97500KHZ, SD1CKCR);
69 writel(SD_97500KHZ, SD2CKCR);
74 #define ETHERNET_PHY_RESET 176 /* GPIO 5 22 */
78 /* adress of boot parameters */
79 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
81 /* Force ethernet PHY out of reset */
82 gpio_request(ETHERNET_PHY_RESET, "phy_reset");
83 gpio_direction_output(ETHERNET_PHY_RESET, 0);
85 gpio_direction_output(ETHERNET_PHY_RESET, 1);
92 if (fdtdec_setup_mem_size_base() != 0)
98 int dram_init_banksize(void)
100 fdtdec_setup_memory_banksize();
105 /* Koelsch has KSZ8041NL/RNL */
106 #define PHY_CONTROL1 0x1E
107 #define PHY_LED_MODE 0xC000
108 #define PHY_LED_MODE_ACK 0x4000
109 int board_phy_config(struct phy_device *phydev)
111 int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1);
112 ret &= ~PHY_LED_MODE;
113 ret |= PHY_LED_MODE_ACK;
114 ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret);
119 void reset_cpu(ulong addr)
122 const u8 pmic_bus = 6;
123 const u8 pmic_addr = 0x58;
127 ret = i2c_get_chip_for_busnum(pmic_bus, pmic_addr, 1, &dev);
131 ret = dm_i2c_read(dev, 0x13, &data, 1);
137 ret = dm_i2c_write(dev, 0x13, &data, 1);
142 enum env_location env_get_location(enum env_operation op, int prio)
144 const u32 load_magic = 0xb33fc0de;
146 /* Block environment access if loaded using JTAG */
147 if ((readl(CONFIG_SPL_TEXT_BASE + 0x24) == load_magic) &&
154 return ENVL_SPI_FLASH;