1 // SPDX-License-Identifier: GPL-2.0
3 * board/renesas/alt/alt.c
5 * Copyright (C) 2014, 2015 Renesas Electronics Corporation
11 #include <dm/platform_data/serial_sh.h>
12 #include <environment.h>
13 #include <asm/processor.h>
14 #include <asm/mach-types.h>
16 #include <linux/errno.h>
17 #include <asm/arch/sys_proto.h>
19 #include <asm/arch/rmobile.h>
20 #include <asm/arch/rcar-mstp.h>
21 #include <asm/arch/mmc.h>
22 #include <asm/arch/sh_sdhi.h>
29 DECLARE_GLOBAL_DATA_PTR;
33 struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
34 struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
37 writel(0xA5A5A500, &rwdt->rwtcsra);
38 writel(0xA5A5A500, &swdt->swtcsra);
44 #define TMU0_MSTP125 BIT(25)
45 #define MMC0_MSTP315 BIT(15)
47 #define SD1CKCR 0xE6150078
48 #define SD_97500KHZ 0x7
50 int board_early_init_f(void)
53 mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
55 /* Set SD1 to the 97.5MHz */
56 writel(SD_97500KHZ, SD1CKCR);
61 #define ETHERNET_PHY_RESET 56 /* GPIO 1 24 */
65 /* adress of boot parameters */
66 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
68 /* Force ethernet PHY out of reset */
69 gpio_request(ETHERNET_PHY_RESET, "phy_reset");
70 gpio_direction_output(ETHERNET_PHY_RESET, 0);
72 gpio_direction_output(ETHERNET_PHY_RESET, 1);
80 if (fdtdec_setup_mem_size_base() != 0)
86 int dram_init_banksize(void)
88 fdtdec_setup_memory_banksize();
94 #define PHY_CONTROL1 0x1E
95 #define PHY_LED_MODE 0xC0000
96 #define PHY_LED_MODE_ACK 0x4000
97 int board_phy_config(struct phy_device *phydev)
99 int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1);
100 ret &= ~PHY_LED_MODE;
101 ret |= PHY_LED_MODE_ACK;
102 ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret);
107 void reset_cpu(ulong addr)
110 const u8 pmic_bus = 1;
111 const u8 pmic_addr = 0x58;
115 ret = i2c_get_chip_for_busnum(pmic_bus, pmic_addr, 1, &dev);
119 ret = dm_i2c_read(dev, 0x13, &data, 1);
125 ret = dm_i2c_write(dev, 0x13, &data, 1);
130 enum env_location env_get_location(enum env_operation op, int prio)
132 const u32 load_magic = 0xb33fc0de;
134 /* Block environment access if loaded using JTAG */
135 if ((readl(CONFIG_SPL_TEXT_BASE + 0x24) == load_magic) &&
142 return ENVL_SPI_FLASH;