1 // SPDX-License-Identifier: GPL-2.0+
3 * (C) Copyright 2013 Keymile AG
4 * Valentin Longchamp <valentin.longchamp@keymile.com>
6 * Copyright 2011,2012 Freescale Semiconductor, Inc.
14 #include <linux/compiler.h>
16 #include <asm/processor.h>
17 #include <asm/cache.h>
18 #include <asm/immap_85xx.h>
19 #include <asm/fsl_law.h>
20 #include <asm/fsl_serdes.h>
21 #include <asm/fsl_portals.h>
22 #include <asm/fsl_liodn.h>
25 #include "../common/common.h"
28 static uchar ivm_content[CONFIG_SYS_IVM_EEPROM_MAX_LEN];
32 printf("Board: Keymile %s\n", CONFIG_KM_BOARD_NAME);
37 /* I2C deblocking uses the algorithm defined in board/keymile/common/common.c
38 * 2 dedicated QRIO GPIOs externally pull the SCL and SDA lines
39 * For I2C only the low state is activly driven and high state is pulled-up
40 * by a resistor. Therefore the deblock GPIOs are used
41 * -> as an active output to drive a low state
42 * -> as an open-drain input to have a pulled-up high state
45 /* QRIO GPIOs used for deblocking */
46 #define DEBLOCK_PORT1 GPIO_A
47 #define DEBLOCK_SCL1 20
48 #define DEBLOCK_SDA1 21
50 /* By default deblock GPIOs are floating */
51 static void i2c_deblock_gpio_cfg(void)
53 /* set I2C bus 1 deblocking GPIOs input, but 0 value for open drain */
54 qrio_gpio_direction_input(DEBLOCK_PORT1, DEBLOCK_SCL1);
55 qrio_gpio_direction_input(DEBLOCK_PORT1, DEBLOCK_SDA1);
57 qrio_set_gpio(DEBLOCK_PORT1, DEBLOCK_SCL1, 0);
58 qrio_set_gpio(DEBLOCK_PORT1, DEBLOCK_SDA1, 0);
61 void set_sda(int state)
63 qrio_set_opendrain_gpio(DEBLOCK_PORT1, DEBLOCK_SDA1, state);
66 void set_scl(int state)
68 qrio_set_opendrain_gpio(DEBLOCK_PORT1, DEBLOCK_SCL1, state);
73 return qrio_get_gpio(DEBLOCK_PORT1, DEBLOCK_SDA1);
78 return qrio_get_gpio(DEBLOCK_PORT1, DEBLOCK_SCL1);
84 #define RSTRQSR1_WDT_RR 0x00200000
85 #define RSTRQSR1_SW_RR 0x00100000
87 int board_early_init_f(void)
89 ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
90 bool cpuwd_flag = false;
92 /* configure mode for uP reset request */
93 qrio_uprstreq(UPREQ_CORE_RST);
95 /* board only uses the DDR_MCK0, so disable the DDR_MCK1/2/3 */
96 setbits_be32(&gur->ddrclkdr, 0x001f000f);
98 /* set reset reason according CPU register */
99 if ((gur->rstrqsr1 & (RSTRQSR1_WDT_RR | RSTRQSR1_SW_RR)) ==
103 qrio_cpuwd_flag(cpuwd_flag);
104 /* clear CPU bits by writing 1 */
105 setbits_be32(&gur->rstrqsr1, RSTRQSR1_WDT_RR | RSTRQSR1_SW_RR);
107 /* set the BFTIC's prstcfg to reset at power-up and unit reset only */
108 qrio_prstcfg(BFTIC4_RST, PRSTCFG_POWUP_UNIT_RST);
109 /* and enable WD on it */
110 qrio_wdmask(BFTIC4_RST, true);
112 /* set the ZL30138's prstcfg to reset at power-up only */
113 qrio_prstcfg(ZL30158_RST, PRSTCFG_POWUP_RST);
114 /* and take it out of reset as soon as possible (needed for Hooper) */
115 qrio_prst(ZL30158_RST, false, false);
120 int board_early_init_r(void)
123 /* Flush d-cache and invalidate i-cache of any FLASH data */
128 setup_qbman_portals();
130 ret = trigger_fpga_config();
132 printf("error triggering PCIe FPGA config\n");
134 /* enable the Unit LED (red) & Boot LED (on) */
137 /* enable Application Buffer */
138 qrio_enable_app_buffer();
143 unsigned long get_board_sys_clk(unsigned long dummy)
148 #define ETH_FRONT_PHY_RST 15
151 #define ZL30343_RST 9
153 int misc_init_f(void)
155 /* configure QRIO pis for i2c deblocking */
156 i2c_deblock_gpio_cfg();
158 /* configure the front phy's prstcfg and take it out of reset */
159 qrio_prstcfg(ETH_FRONT_PHY_RST, PRSTCFG_POWUP_UNIT_CORE_RST);
160 qrio_prst(ETH_FRONT_PHY_RST, false, false);
162 /* set the ZL30343 prstcfg to reset at power-up only */
163 qrio_prstcfg(ZL30343_RST, PRSTCFG_POWUP_RST);
164 /* and enable the WD on it */
165 qrio_wdmask(ZL30343_RST, true);
167 /* set the QSFPs' prstcfg to reset at power-up and unit rst only */
168 qrio_prstcfg(QSFP1_RST, PRSTCFG_POWUP_UNIT_RST);
169 qrio_prstcfg(QSFP2_RST, PRSTCFG_POWUP_UNIT_RST);
171 /* and enable the WD on them */
172 qrio_wdmask(QSFP1_RST, true);
173 qrio_wdmask(QSFP2_RST, true);
178 #define NUM_SRDS_BANKS 2
180 int misc_init_r(void)
182 serdes_corenet_t *regs = (void *)CONFIG_SYS_FSL_CORENET_SERDES_ADDR;
183 u32 expected[NUM_SRDS_BANKS] = {SRDS_PLLCR0_RFCK_SEL_100,
184 SRDS_PLLCR0_RFCK_SEL_125};
187 /* check SERDES reference clocks */
188 for (i = 0; i < NUM_SRDS_BANKS; i++) {
189 u32 actual = in_be32(®s->bank[i].pllcr0);
190 actual &= SRDS_PLLCR0_RFCK_SEL_MASK;
191 if (actual != expected[i]) {
192 printf("Warning: SERDES bank %u expects reference \
193 clock %sMHz, but actual is %sMHz\n", i + 1,
194 serdes_clock_to_string(expected[i]),
195 serdes_clock_to_string(actual));
199 ivm_read_eeprom(ivm_content, CONFIG_SYS_IVM_EEPROM_MAX_LEN);
203 #if defined(CONFIG_HUSH_INIT_VAR)
204 int hush_init_var(void)
206 ivm_analyze_eeprom(ivm_content, CONFIG_SYS_IVM_EEPROM_MAX_LEN);
211 #if defined(CONFIG_LAST_STAGE_INIT)
213 int last_stage_init(void)
215 #if defined(CONFIG_KMCOGE4)
216 /* on KMCOGE4, the BFTIC4 is on the LBAPP2 */
217 struct bfticu_iomap *bftic4 =
218 (struct bfticu_iomap *)CONFIG_SYS_LBAPP2_BASE;
219 u8 dip_switch = in_8((u8 *)&(bftic4->mswitch)) & BFTICU_DIPSWITCH_MASK;
221 if (dip_switch != 0) {
222 /* start bootloader */
223 puts("DIP: Enabled\n");
224 env_set("actual_bank", "0");
233 #ifdef CONFIG_SYS_DPAA_FMAN
234 void fdt_fixup_fman_mac_addresses(void *blob)
238 unsigned char mac_addr[6];
240 /* get the mac addr from env */
241 tmp = env_get("ethaddr");
243 printf("ethaddr env variable not defined\n");
246 for (i = 0; i < 6; i++) {
247 mac_addr[i] = tmp ? simple_strtoul(tmp, &end, 16) : 0;
249 tmp = (*end) ? end+1 : end;
252 /* find the correct fdt ethernet path and correct it */
253 node = fdt_path_offset(blob, "/soc/fman/ethernet@e8000");
255 printf("no /soc/fman/ethernet path offset\n");
258 ret = fdt_setprop(blob, node, "local-mac-address", &mac_addr, 6);
260 printf("error setting local-mac-address property\n");
266 int ft_board_setup(void *blob, bd_t *bd)
271 ft_cpu_setup(blob, bd);
273 base = env_get_bootm_low();
274 size = env_get_bootm_size();
276 fdt_fixup_memory(blob, (u64)base, (u64)size);
278 #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
279 fsl_fdt_fixup_dr_usb(blob, bd);
283 pci_of_setup(blob, bd);
286 fdt_fixup_liodn(blob);
287 #ifdef CONFIG_SYS_DPAA_FMAN
288 fdt_fixup_fman_ethernet(blob);
289 fdt_fixup_fman_mac_addresses(blob);
295 #if defined(CONFIG_POST)
297 /* DIC26_SELFTEST GPIO used to start factory test sw */
298 #define SELFTEST_PORT GPIO_A
299 #define SELFTEST_PIN 31
301 int post_hotkeys_pressed(void)
303 qrio_gpio_direction_input(SELFTEST_PORT, SELFTEST_PIN);
304 return qrio_get_gpio(SELFTEST_PORT, SELFTEST_PIN);