board: ge: bx50v3: fix AR8033 reset timing issue
[platform/kernel/u-boot.git] / board / ge / bx50v3 / bx50v3.c
1 /*
2  * Copyright 2015 Timesys Corporation
3  * Copyright 2015 General Electric Company
4  * Copyright 2012 Freescale Semiconductor, Inc.
5  *
6  * SPDX-License-Identifier:     GPL-2.0+
7  */
8
9 #include <asm/arch/clock.h>
10 #include <asm/arch/imx-regs.h>
11 #include <asm/arch/iomux.h>
12 #include <asm/arch/mx6-pins.h>
13 #include <linux/errno.h>
14 #include <asm/gpio.h>
15 #include <asm/imx-common/mxc_i2c.h>
16 #include <asm/imx-common/iomux-v3.h>
17 #include <asm/imx-common/boot_mode.h>
18 #include <asm/imx-common/video.h>
19 #include <mmc.h>
20 #include <fsl_esdhc.h>
21 #include <miiphy.h>
22 #include <netdev.h>
23 #include <asm/arch/mxc_hdmi.h>
24 #include <asm/arch/crm_regs.h>
25 #include <asm/io.h>
26 #include <asm/arch/sys_proto.h>
27 #include <i2c.h>
28 #include <pwm.h>
29 DECLARE_GLOBAL_DATA_PTR;
30
31 #define NC_PAD_CTRL (PAD_CTL_PUS_100K_UP |      \
32         PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
33         PAD_CTL_HYS)
34
35 #define UART_PAD_CTRL  (PAD_CTL_PUS_100K_UP |                   \
36         PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm |                 \
37         PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
38
39 #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP |                    \
40         PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm |                 \
41         PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
42
43 #define ENET_PAD_CTRL  (PAD_CTL_PUS_100K_UP | PAD_CTL_PUE |     \
44         PAD_CTL_SPEED_HIGH | PAD_CTL_DSE_48ohm | PAD_CTL_SRE_FAST)
45
46 #define ENET_CLK_PAD_CTRL (PAD_CTL_SPEED_MED | \
47         PAD_CTL_DSE_120ohm | PAD_CTL_SRE_FAST)
48
49 #define ENET_RX_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
50         PAD_CTL_SPEED_HIGH   | PAD_CTL_SRE_FAST)
51
52 #define SPI_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_SPEED_MED | \
53                       PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
54
55 #define I2C_PAD_CTRL  (PAD_CTL_PUS_100K_UP |                    \
56         PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS |   \
57         PAD_CTL_ODE | PAD_CTL_SRE_FAST)
58
59 #define I2C_PAD MUX_PAD_CTRL(I2C_PAD_CTRL)
60
61 int dram_init(void)
62 {
63         gd->ram_size = imx_ddr_size();
64
65         return 0;
66 }
67
68 static iomux_v3_cfg_t const uart3_pads[] = {
69         MX6_PAD_EIM_D31__UART3_RTS_B | MUX_PAD_CTRL(UART_PAD_CTRL),
70         MX6_PAD_EIM_D23__UART3_CTS_B | MUX_PAD_CTRL(UART_PAD_CTRL),
71         MX6_PAD_EIM_D24__UART3_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
72         MX6_PAD_EIM_D25__UART3_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
73 };
74
75 static iomux_v3_cfg_t const uart4_pads[] = {
76         MX6_PAD_KEY_COL0__UART4_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
77         MX6_PAD_KEY_ROW0__UART4_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
78 };
79
80 static iomux_v3_cfg_t const enet_pads[] = {
81         MX6_PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
82         MX6_PAD_ENET_MDC__ENET_MDC   | MUX_PAD_CTRL(ENET_PAD_CTRL),
83         MX6_PAD_RGMII_TXC__RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
84         MX6_PAD_RGMII_TD0__RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
85         MX6_PAD_RGMII_TD1__RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
86         MX6_PAD_RGMII_TD2__RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
87         MX6_PAD_RGMII_TD3__RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
88         MX6_PAD_RGMII_TX_CTL__RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
89         MX6_PAD_ENET_REF_CLK__ENET_TX_CLK  | MUX_PAD_CTRL(ENET_CLK_PAD_CTRL),
90         MX6_PAD_RGMII_RXC__RGMII_RXC | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
91         MX6_PAD_RGMII_RD0__RGMII_RD0 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
92         MX6_PAD_RGMII_RD1__RGMII_RD1 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
93         MX6_PAD_RGMII_RD2__RGMII_RD2 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
94         MX6_PAD_RGMII_RD3__RGMII_RD3 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
95         MX6_PAD_RGMII_RX_CTL__RGMII_RX_CTL | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
96         /* AR8033 PHY Reset */
97         MX6_PAD_ENET_TX_EN__GPIO1_IO28 | MUX_PAD_CTRL(NO_PAD_CTRL),
98 };
99
100 static void setup_iomux_enet(void)
101 {
102         imx_iomux_v3_setup_multiple_pads(enet_pads, ARRAY_SIZE(enet_pads));
103
104         /* Reset AR8033 PHY */
105         gpio_direction_output(IMX_GPIO_NR(1, 28), 0);
106         mdelay(10);
107         gpio_set_value(IMX_GPIO_NR(1, 28), 1);
108         mdelay(1);
109 }
110
111 static iomux_v3_cfg_t const usdhc2_pads[] = {
112         MX6_PAD_SD2_CLK__SD2_CLK        | MUX_PAD_CTRL(USDHC_PAD_CTRL),
113         MX6_PAD_SD2_CMD__SD2_CMD        | MUX_PAD_CTRL(USDHC_PAD_CTRL),
114         MX6_PAD_SD2_DAT0__SD2_DATA0     | MUX_PAD_CTRL(USDHC_PAD_CTRL),
115         MX6_PAD_SD2_DAT1__SD2_DATA1     | MUX_PAD_CTRL(USDHC_PAD_CTRL),
116         MX6_PAD_SD2_DAT2__SD2_DATA2     | MUX_PAD_CTRL(USDHC_PAD_CTRL),
117         MX6_PAD_SD2_DAT3__SD2_DATA3     | MUX_PAD_CTRL(USDHC_PAD_CTRL),
118         MX6_PAD_GPIO_4__GPIO1_IO04      | MUX_PAD_CTRL(NO_PAD_CTRL),
119 };
120
121 static iomux_v3_cfg_t const usdhc3_pads[] = {
122         MX6_PAD_SD3_CLK__SD3_CLK   | MUX_PAD_CTRL(USDHC_PAD_CTRL),
123         MX6_PAD_SD3_CMD__SD3_CMD   | MUX_PAD_CTRL(USDHC_PAD_CTRL),
124         MX6_PAD_SD3_RST__SD3_RESET | MUX_PAD_CTRL(USDHC_PAD_CTRL),
125         MX6_PAD_SD3_DAT0__SD3_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
126         MX6_PAD_SD3_DAT1__SD3_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
127         MX6_PAD_SD3_DAT2__SD3_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
128         MX6_PAD_SD3_DAT3__SD3_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
129         MX6_PAD_SD3_DAT4__SD3_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
130         MX6_PAD_SD3_DAT5__SD3_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
131         MX6_PAD_SD3_DAT6__SD3_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
132         MX6_PAD_SD3_DAT7__SD3_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
133 };
134
135 static iomux_v3_cfg_t const usdhc4_pads[] = {
136         MX6_PAD_SD4_CLK__SD4_CLK   | MUX_PAD_CTRL(USDHC_PAD_CTRL),
137         MX6_PAD_SD4_CMD__SD4_CMD   | MUX_PAD_CTRL(USDHC_PAD_CTRL),
138         MX6_PAD_SD4_DAT0__SD4_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
139         MX6_PAD_SD4_DAT1__SD4_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
140         MX6_PAD_SD4_DAT2__SD4_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
141         MX6_PAD_SD4_DAT3__SD4_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
142         MX6_PAD_SD4_DAT4__SD4_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
143         MX6_PAD_SD4_DAT5__SD4_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
144         MX6_PAD_SD4_DAT6__SD4_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
145         MX6_PAD_SD4_DAT7__SD4_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
146         MX6_PAD_NANDF_CS0__GPIO6_IO11 | MUX_PAD_CTRL(NO_PAD_CTRL),
147         MX6_PAD_NANDF_CS1__GPIO6_IO14 | MUX_PAD_CTRL(NO_PAD_CTRL),
148 };
149
150 static iomux_v3_cfg_t const ecspi1_pads[] = {
151         MX6_PAD_EIM_D16__ECSPI1_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL),
152         MX6_PAD_EIM_D17__ECSPI1_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL),
153         MX6_PAD_EIM_D18__ECSPI1_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL),
154         MX6_PAD_EIM_EB2__GPIO2_IO30 | MUX_PAD_CTRL(NO_PAD_CTRL),
155 };
156
157 static struct i2c_pads_info i2c_pad_info1 = {
158         .scl = {
159                 .i2c_mode = MX6_PAD_CSI0_DAT9__I2C1_SCL | I2C_PAD,
160                 .gpio_mode = MX6_PAD_CSI0_DAT9__GPIO5_IO27 | I2C_PAD,
161                 .gp = IMX_GPIO_NR(5, 27)
162         },
163         .sda = {
164                 .i2c_mode = MX6_PAD_CSI0_DAT8__I2C1_SDA | I2C_PAD,
165                 .gpio_mode = MX6_PAD_CSI0_DAT8__GPIO5_IO26 | I2C_PAD,
166                 .gp = IMX_GPIO_NR(5, 26)
167         }
168 };
169
170 static struct i2c_pads_info i2c_pad_info2 = {
171         .scl = {
172                 .i2c_mode = MX6_PAD_KEY_COL3__I2C2_SCL | I2C_PAD,
173                 .gpio_mode = MX6_PAD_KEY_COL3__GPIO4_IO12 | I2C_PAD,
174                 .gp = IMX_GPIO_NR(4, 12)
175         },
176         .sda = {
177                 .i2c_mode = MX6_PAD_KEY_ROW3__I2C2_SDA | I2C_PAD,
178                 .gpio_mode = MX6_PAD_KEY_ROW3__GPIO4_IO13 | I2C_PAD,
179                 .gp = IMX_GPIO_NR(4, 13)
180         }
181 };
182
183 static struct i2c_pads_info i2c_pad_info3 = {
184         .scl = {
185                 .i2c_mode = MX6_PAD_GPIO_3__I2C3_SCL | I2C_PAD,
186                 .gpio_mode = MX6_PAD_GPIO_3__GPIO1_IO03 | I2C_PAD,
187                 .gp = IMX_GPIO_NR(1, 3)
188         },
189         .sda = {
190                 .i2c_mode = MX6_PAD_GPIO_6__I2C3_SDA | I2C_PAD,
191                 .gpio_mode = MX6_PAD_GPIO_6__GPIO1_IO06 | I2C_PAD,
192                 .gp = IMX_GPIO_NR(1, 6)
193         }
194 };
195
196 #ifdef CONFIG_MXC_SPI
197 int board_spi_cs_gpio(unsigned bus, unsigned cs)
198 {
199         return (bus == 0 && cs == 0) ? (IMX_GPIO_NR(2, 30)) : -1;
200 }
201
202 static void setup_spi(void)
203 {
204         imx_iomux_v3_setup_multiple_pads(ecspi1_pads, ARRAY_SIZE(ecspi1_pads));
205 }
206 #endif
207
208 static iomux_v3_cfg_t const pcie_pads[] = {
209         MX6_PAD_GPIO_5__GPIO1_IO05 | MUX_PAD_CTRL(NO_PAD_CTRL),
210         MX6_PAD_GPIO_17__GPIO7_IO12 | MUX_PAD_CTRL(NO_PAD_CTRL),
211 };
212
213 static void setup_pcie(void)
214 {
215         imx_iomux_v3_setup_multiple_pads(pcie_pads, ARRAY_SIZE(pcie_pads));
216 }
217
218 static void setup_iomux_uart(void)
219 {
220         imx_iomux_v3_setup_multiple_pads(uart3_pads, ARRAY_SIZE(uart3_pads));
221         imx_iomux_v3_setup_multiple_pads(uart4_pads, ARRAY_SIZE(uart4_pads));
222 }
223
224 #ifdef CONFIG_FSL_ESDHC
225 struct fsl_esdhc_cfg usdhc_cfg[3] = {
226         {USDHC2_BASE_ADDR},
227         {USDHC3_BASE_ADDR},
228         {USDHC4_BASE_ADDR},
229 };
230
231 #define USDHC2_CD_GPIO  IMX_GPIO_NR(1, 4)
232 #define USDHC4_CD_GPIO  IMX_GPIO_NR(6, 11)
233
234 int board_mmc_getcd(struct mmc *mmc)
235 {
236         struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
237         int ret = 0;
238
239         switch (cfg->esdhc_base) {
240         case USDHC2_BASE_ADDR:
241                 ret = !gpio_get_value(USDHC2_CD_GPIO);
242                 break;
243         case USDHC3_BASE_ADDR:
244                 ret = 1; /* eMMC is always present */
245                 break;
246         case USDHC4_BASE_ADDR:
247                 ret = !gpio_get_value(USDHC4_CD_GPIO);
248                 break;
249         }
250
251         return ret;
252 }
253
254 int board_mmc_init(bd_t *bis)
255 {
256         int ret;
257         int i;
258
259         for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++) {
260                 switch (i) {
261                 case 0:
262                         imx_iomux_v3_setup_multiple_pads(
263                                 usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
264                         gpio_direction_input(USDHC2_CD_GPIO);
265                         usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
266                         break;
267                 case 1:
268                         imx_iomux_v3_setup_multiple_pads(
269                                 usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
270                         usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
271                         break;
272                 case 2:
273                         imx_iomux_v3_setup_multiple_pads(
274                                 usdhc4_pads, ARRAY_SIZE(usdhc4_pads));
275                         gpio_direction_input(USDHC4_CD_GPIO);
276                         usdhc_cfg[2].sdhc_clk = mxc_get_clock(MXC_ESDHC4_CLK);
277                         break;
278                 default:
279                         printf("Warning: you configured more USDHC controllers\n"
280                                "(%d) then supported by the board (%d)\n",
281                                i + 1, CONFIG_SYS_FSL_USDHC_NUM);
282                         return -EINVAL;
283                 }
284
285                 ret = fsl_esdhc_initialize(bis, &usdhc_cfg[i]);
286                 if (ret)
287                         return ret;
288         }
289
290         return 0;
291 }
292 #endif
293
294 static int mx6_rgmii_rework(struct phy_device *phydev)
295 {
296         /* Configure AR8033 to ouput a 125MHz clk from CLK_25M */
297         /* set device address 0x7 */
298         phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x7);
299         /* offset 0x8016: CLK_25M Clock Select */
300         phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x8016);
301         /* enable register write, no post increment, address 0x7 */
302         phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x4007);
303         /* set to 125 MHz from local PLL source */
304         phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x18);
305
306         /* rgmii tx clock delay enable */
307         /* set debug port address: SerDes Test and System Mode Control */
308         phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x05);
309         /* enable rgmii tx clock delay */
310         phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x100);
311
312         return 0;
313 }
314
315 int board_phy_config(struct phy_device *phydev)
316 {
317         mx6_rgmii_rework(phydev);
318
319         if (phydev->drv->config)
320                 phydev->drv->config(phydev);
321
322         return 0;
323 }
324
325 #if defined(CONFIG_VIDEO_IPUV3)
326 static iomux_v3_cfg_t const backlight_pads[] = {
327         /* Power for LVDS Display */
328         MX6_PAD_EIM_D22__GPIO3_IO22 | MUX_PAD_CTRL(NO_PAD_CTRL),
329 #define LVDS_POWER_GP IMX_GPIO_NR(3, 22)
330         /* Backlight enable for LVDS display */
331         MX6_PAD_GPIO_0__GPIO1_IO00 | MUX_PAD_CTRL(NO_PAD_CTRL),
332 #define LVDS_BACKLIGHT_GP IMX_GPIO_NR(1, 0)
333         /* backlight PWM brightness control */
334         MX6_PAD_SD1_DAT3__PWM1_OUT | MUX_PAD_CTRL(NO_PAD_CTRL),
335 };
336
337 static void do_enable_hdmi(struct display_info_t const *dev)
338 {
339         imx_enable_hdmi_phy();
340 }
341
342 int board_cfb_skip(void)
343 {
344         gpio_direction_output(LVDS_POWER_GP, 1);
345
346         return 0;
347 }
348
349 static int detect_baseboard(struct display_info_t const *dev)
350 {
351         if (IS_ENABLED(CONFIG_TARGET_GE_B450V3) ||
352             IS_ENABLED(CONFIG_TARGET_GE_B650V3))
353                 return 1;
354
355         return 0;
356 }
357
358 struct display_info_t const displays[] = {{
359         .bus    = -1,
360         .addr   = -1,
361         .pixfmt = IPU_PIX_FMT_RGB24,
362         .detect = detect_baseboard,
363         .enable = NULL,
364         .mode   = {
365                 .name           = "G121X1-L03",
366                 .refresh        = 60,
367                 .xres           = 1024,
368                 .yres           = 768,
369                 .pixclock       = 15385,
370                 .left_margin    = 20,
371                 .right_margin   = 300,
372                 .upper_margin   = 30,
373                 .lower_margin   = 8,
374                 .hsync_len      = 1,
375                 .vsync_len      = 1,
376                 .sync           = FB_SYNC_EXT,
377                 .vmode          = FB_VMODE_NONINTERLACED
378 } }, {
379         .bus    = -1,
380         .addr   = 3,
381         .pixfmt = IPU_PIX_FMT_RGB24,
382         .detect = detect_hdmi,
383         .enable = do_enable_hdmi,
384         .mode   = {
385                 .name           = "HDMI",
386                 .refresh        = 60,
387                 .xres           = 1024,
388                 .yres           = 768,
389                 .pixclock       = 15385,
390                 .left_margin    = 220,
391                 .right_margin   = 40,
392                 .upper_margin   = 21,
393                 .lower_margin   = 7,
394                 .hsync_len      = 60,
395                 .vsync_len      = 10,
396                 .sync           = FB_SYNC_EXT,
397                 .vmode          = FB_VMODE_NONINTERLACED
398 } } };
399 size_t display_count = ARRAY_SIZE(displays);
400
401 static void enable_videopll(void)
402 {
403         struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
404         s32 timeout = 100000;
405
406         setbits_le32(&ccm->analog_pll_video, BM_ANADIG_PLL_VIDEO_POWERDOWN);
407
408         /* set video pll to 910MHz (24MHz * (37+11/12))
409         * video pll post div to 910/4 = 227.5MHz
410         */
411         clrsetbits_le32(&ccm->analog_pll_video,
412                         BM_ANADIG_PLL_VIDEO_DIV_SELECT |
413                         BM_ANADIG_PLL_VIDEO_POST_DIV_SELECT,
414                         BF_ANADIG_PLL_VIDEO_DIV_SELECT(37) |
415                         BF_ANADIG_PLL_VIDEO_POST_DIV_SELECT(0));
416
417         writel(BF_ANADIG_PLL_VIDEO_NUM_A(11), &ccm->analog_pll_video_num);
418         writel(BF_ANADIG_PLL_VIDEO_DENOM_B(12), &ccm->analog_pll_video_denom);
419
420         clrbits_le32(&ccm->analog_pll_video, BM_ANADIG_PLL_VIDEO_POWERDOWN);
421
422         while (timeout--)
423                 if (readl(&ccm->analog_pll_video) & BM_ANADIG_PLL_VIDEO_LOCK)
424                         break;
425
426         if (timeout < 0)
427                 printf("Warning: video pll lock timeout!\n");
428
429         clrsetbits_le32(&ccm->analog_pll_video,
430                         BM_ANADIG_PLL_VIDEO_BYPASS,
431                         BM_ANADIG_PLL_VIDEO_ENABLE);
432 }
433
434 static void setup_display_b850v3(void)
435 {
436         struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
437         struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
438
439         enable_videopll();
440
441         /* IPU1 D0 clock is 227.5 / 3.5 = 65MHz */
442         clrbits_le32(&mxc_ccm->cscmr2, MXC_CCM_CSCMR2_LDB_DI0_IPU_DIV);
443
444         imx_setup_hdmi();
445
446         /* Set LDB_DI0 as clock source for IPU_DI0 */
447         clrsetbits_le32(&mxc_ccm->chsccdr,
448                         MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_MASK,
449                         (CHSCCDR_CLK_SEL_LDB_DI0 <<
450                          MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET));
451
452         /* Turn on IPU LDB DI0 clocks */
453         setbits_le32(&mxc_ccm->CCGR3, MXC_CCM_CCGR3_LDB_DI0_MASK);
454
455         enable_ipu_clock();
456
457         writel(IOMUXC_GPR2_BGREF_RRMODE_EXTERNAL_RES |
458                IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_LOW |
459                IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_LOW |
460                IOMUXC_GPR2_BIT_MAPPING_CH1_SPWG |
461                IOMUXC_GPR2_DATA_WIDTH_CH1_24BIT |
462                IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG |
463                IOMUXC_GPR2_DATA_WIDTH_CH0_24BIT |
464                IOMUXC_GPR2_SPLIT_MODE_EN_MASK |
465                IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI0 |
466                IOMUXC_GPR2_LVDS_CH1_MODE_ENABLED_DI0,
467                &iomux->gpr[2]);
468
469         clrbits_le32(&iomux->gpr[3],
470                      IOMUXC_GPR3_LVDS0_MUX_CTL_MASK |
471                      IOMUXC_GPR3_LVDS1_MUX_CTL_MASK |
472                      IOMUXC_GPR3_HDMI_MUX_CTL_MASK);
473 }
474
475 static void setup_display_bx50v3(void)
476 {
477         struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
478         struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
479
480         /* When a reset/reboot is performed the display power needs to be turned
481          * off for atleast 500ms. The boot time is ~300ms, we need to wait for
482          * an additional 200ms here. Unfortunately we use external PMIC for
483          * doing the reset, so can not differentiate between POR vs soft reset
484          */
485         mdelay(200);
486
487         /* IPU1 DI0 clock is 480/7 = 68.5 MHz */
488         setbits_le32(&mxc_ccm->cscmr2, MXC_CCM_CSCMR2_LDB_DI0_IPU_DIV);
489
490         /* Set LDB_DI0 as clock source for IPU_DI0 */
491         clrsetbits_le32(&mxc_ccm->chsccdr,
492                         MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_MASK,
493                         (CHSCCDR_CLK_SEL_LDB_DI0 <<
494                         MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET));
495
496         /* Turn on IPU LDB DI0 clocks */
497         setbits_le32(&mxc_ccm->CCGR3, MXC_CCM_CCGR3_LDB_DI0_MASK);
498
499         enable_ipu_clock();
500
501         writel(IOMUXC_GPR2_BGREF_RRMODE_EXTERNAL_RES |
502                IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_LOW |
503                IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG |
504                IOMUXC_GPR2_DATA_WIDTH_CH0_24BIT |
505                IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI0,
506                &iomux->gpr[2]);
507
508         clrsetbits_le32(&iomux->gpr[3],
509                         IOMUXC_GPR3_LVDS0_MUX_CTL_MASK,
510                        (IOMUXC_GPR3_MUX_SRC_IPU1_DI0 <<
511                         IOMUXC_GPR3_LVDS0_MUX_CTL_OFFSET));
512
513         /* backlights off until needed */
514         imx_iomux_v3_setup_multiple_pads(backlight_pads,
515                                          ARRAY_SIZE(backlight_pads));
516         gpio_direction_input(LVDS_POWER_GP);
517         gpio_direction_input(LVDS_BACKLIGHT_GP);
518 }
519 #endif /* CONFIG_VIDEO_IPUV3 */
520
521 /*
522  * Do not overwrite the console
523  * Use always serial for U-Boot console
524  */
525 int overwrite_console(void)
526 {
527         return 1;
528 }
529
530 int board_eth_init(bd_t *bis)
531 {
532         setup_iomux_enet();
533         setup_pcie();
534
535         return cpu_eth_init(bis);
536 }
537
538 static iomux_v3_cfg_t const misc_pads[] = {
539         MX6_PAD_KEY_ROW2__GPIO4_IO11    | MUX_PAD_CTRL(NO_PAD_CTRL),
540         MX6_PAD_EIM_A25__GPIO5_IO02     | MUX_PAD_CTRL(NC_PAD_CTRL),
541         MX6_PAD_EIM_CS0__GPIO2_IO23     | MUX_PAD_CTRL(NC_PAD_CTRL),
542         MX6_PAD_EIM_CS1__GPIO2_IO24     | MUX_PAD_CTRL(NC_PAD_CTRL),
543         MX6_PAD_EIM_OE__GPIO2_IO25      | MUX_PAD_CTRL(NC_PAD_CTRL),
544         MX6_PAD_EIM_BCLK__GPIO6_IO31    | MUX_PAD_CTRL(NC_PAD_CTRL),
545         MX6_PAD_GPIO_1__GPIO1_IO01      | MUX_PAD_CTRL(NC_PAD_CTRL),
546 };
547 #define SUS_S3_OUT      IMX_GPIO_NR(4, 11)
548 #define WIFI_EN IMX_GPIO_NR(6, 14)
549
550 int board_early_init_f(void)
551 {
552         imx_iomux_v3_setup_multiple_pads(misc_pads,
553                                          ARRAY_SIZE(misc_pads));
554
555         setup_iomux_uart();
556
557 #if defined(CONFIG_VIDEO_IPUV3)
558         if (IS_ENABLED(CONFIG_TARGET_GE_B850V3))
559                 /* Set LDB clock to Video PLL */
560                 select_ldb_di_clock_source(MXC_PLL5_CLK);
561         else
562                 /* Set LDB clock to USB PLL */
563                 select_ldb_di_clock_source(MXC_PLL3_SW_CLK);
564 #endif
565         return 0;
566 }
567
568 int board_init(void)
569 {
570         gpio_direction_output(SUS_S3_OUT, 1);
571         gpio_direction_output(WIFI_EN, 1);
572 #if defined(CONFIG_VIDEO_IPUV3)
573         if (IS_ENABLED(CONFIG_TARGET_GE_B850V3))
574                 setup_display_b850v3();
575         else
576                 setup_display_bx50v3();
577 #endif
578         /* address of boot parameters */
579         gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
580
581 #ifdef CONFIG_MXC_SPI
582         setup_spi();
583 #endif
584         setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1);
585         setup_i2c(2, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info2);
586         setup_i2c(3, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info3);
587
588         return 0;
589 }
590
591 #ifdef CONFIG_CMD_BMODE
592 static const struct boot_mode board_boot_modes[] = {
593         /* 4 bit bus width */
594         {"sd2",  MAKE_CFGVAL(0x40, 0x28, 0x00, 0x00)},
595         {"sd3",  MAKE_CFGVAL(0x40, 0x30, 0x00, 0x00)},
596         {NULL,   0},
597 };
598 #endif
599
600 void pmic_init(void)
601 {
602 #define I2C_PMIC                0x2
603 #define DA9063_I2C_ADDR         0x58
604 #define DA9063_REG_BCORE2_CFG   0x9D
605 #define DA9063_REG_BCORE1_CFG   0x9E
606 #define DA9063_REG_BPRO_CFG     0x9F
607 #define DA9063_REG_BIO_CFG      0xA0
608 #define DA9063_REG_BMEM_CFG     0xA1
609 #define DA9063_REG_BPERI_CFG    0xA2
610 #define DA9063_BUCK_MODE_MASK   0xC0
611 #define DA9063_BUCK_MODE_MANUAL 0x00
612 #define DA9063_BUCK_MODE_SLEEP  0x40
613 #define DA9063_BUCK_MODE_SYNC   0x80
614 #define DA9063_BUCK_MODE_AUTO   0xC0
615
616         uchar val;
617
618         i2c_set_bus_num(I2C_PMIC);
619
620         i2c_read(DA9063_I2C_ADDR, DA9063_REG_BCORE2_CFG, 1, &val, 1);
621         val &= ~DA9063_BUCK_MODE_MASK;
622         val |= DA9063_BUCK_MODE_SYNC;
623         i2c_write(DA9063_I2C_ADDR, DA9063_REG_BCORE2_CFG, 1, &val, 1);
624
625         i2c_read(DA9063_I2C_ADDR, DA9063_REG_BCORE1_CFG, 1, &val, 1);
626         val &= ~DA9063_BUCK_MODE_MASK;
627         val |= DA9063_BUCK_MODE_SYNC;
628         i2c_write(DA9063_I2C_ADDR, DA9063_REG_BCORE1_CFG, 1, &val, 1);
629
630         i2c_read(DA9063_I2C_ADDR, DA9063_REG_BPRO_CFG, 1, &val, 1);
631         val &= ~DA9063_BUCK_MODE_MASK;
632         val |= DA9063_BUCK_MODE_SYNC;
633         i2c_write(DA9063_I2C_ADDR, DA9063_REG_BPRO_CFG, 1, &val, 1);
634
635         i2c_read(DA9063_I2C_ADDR, DA9063_REG_BIO_CFG, 1, &val, 1);
636         val &= ~DA9063_BUCK_MODE_MASK;
637         val |= DA9063_BUCK_MODE_SYNC;
638         i2c_write(DA9063_I2C_ADDR, DA9063_REG_BIO_CFG, 1, &val, 1);
639
640         i2c_read(DA9063_I2C_ADDR, DA9063_REG_BMEM_CFG, 1, &val, 1);
641         val &= ~DA9063_BUCK_MODE_MASK;
642         val |= DA9063_BUCK_MODE_SYNC;
643         i2c_write(DA9063_I2C_ADDR, DA9063_REG_BMEM_CFG, 1, &val, 1);
644
645         i2c_read(DA9063_I2C_ADDR, DA9063_REG_BPERI_CFG, 1, &val, 1);
646         val &= ~DA9063_BUCK_MODE_MASK;
647         val |= DA9063_BUCK_MODE_SYNC;
648         i2c_write(DA9063_I2C_ADDR, DA9063_REG_BPERI_CFG, 1, &val, 1);
649 }
650
651 int board_late_init(void)
652 {
653 #ifdef CONFIG_CMD_BMODE
654         add_board_boot_modes(board_boot_modes);
655 #endif
656
657 #ifdef CONFIG_VIDEO_IPUV3
658         /* We need at least 200ms between power on and backlight on
659          * as per specifications from CHI MEI */
660         mdelay(250);
661
662         /* enable backlight PWM 1 */
663         pwm_init(0, 0, 0);
664
665         /* duty cycle 5000000ns, period: 5000000ns */
666         pwm_config(0, 5000000, 5000000);
667
668         /* Backlight Power */
669         gpio_direction_output(LVDS_BACKLIGHT_GP, 1);
670
671         pwm_enable(0);
672 #endif
673
674         /* board specific pmic init */
675         pmic_init();
676
677         return 0;
678 }
679
680 int checkboard(void)
681 {
682         printf("BOARD: %s\n", CONFIG_BOARD_NAME);
683         return 0;
684 }