2 * Copyright (C) 2013 Gateworks Corporation
4 * Author: Tim Harvey <tharvey@gateworks.com>
6 * SPDX-License-Identifier: GPL-2.0+
10 #include <asm/arch/clock.h>
11 #include <asm/arch/crm_regs.h>
12 #include <asm/arch/iomux.h>
13 #include <asm/arch/mx6-pins.h>
14 #include <asm/arch/mxc_hdmi.h>
15 #include <asm/arch/sys_proto.h>
17 #include <asm/imx-common/boot_mode.h>
18 #include <asm/imx-common/sata.h>
19 #include <asm/imx-common/spi.h>
20 #include <asm/imx-common/video.h>
23 #include <dm/platform_data/serial_mxc.h>
26 #include <fdt_support.h>
27 #include <fsl_esdhc.h>
28 #include <jffs2/load_kernel.h>
29 #include <linux/ctype.h>
34 #include <power/pmic.h>
35 #include <power/ltc3676_pmic.h>
36 #include <power/pfuze100_pmic.h>
37 #include <fdt_support.h>
38 #include <jffs2/load_kernel.h>
39 #include <spi_flash.h>
44 DECLARE_GLOBAL_DATA_PTR;
48 * EEPROM board info struct populated by read_eeprom so that we only have to
51 struct ventana_board_info ventana_info;
53 static int board_type;
56 static iomux_v3_cfg_t const enet_pads[] = {
57 IOMUX_PADS(PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL)),
58 IOMUX_PADS(PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
59 IOMUX_PADS(PAD_RGMII_TXC__RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
60 IOMUX_PADS(PAD_RGMII_TD0__RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
61 IOMUX_PADS(PAD_RGMII_TD1__RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
62 IOMUX_PADS(PAD_RGMII_TD2__RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
63 IOMUX_PADS(PAD_RGMII_TD3__RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
64 IOMUX_PADS(PAD_RGMII_TX_CTL__RGMII_TX_CTL |
65 MUX_PAD_CTRL(ENET_PAD_CTRL)),
66 IOMUX_PADS(PAD_ENET_REF_CLK__ENET_TX_CLK |
67 MUX_PAD_CTRL(ENET_PAD_CTRL)),
68 IOMUX_PADS(PAD_RGMII_RXC__RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
69 IOMUX_PADS(PAD_RGMII_RD0__RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
70 IOMUX_PADS(PAD_RGMII_RD1__RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
71 IOMUX_PADS(PAD_RGMII_RD2__RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
72 IOMUX_PADS(PAD_RGMII_RD3__RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
73 IOMUX_PADS(PAD_RGMII_RX_CTL__RGMII_RX_CTL |
74 MUX_PAD_CTRL(ENET_PAD_CTRL)),
76 IOMUX_PADS(PAD_ENET_TXD0__GPIO1_IO30 | DIO_PAD_CFG),
80 static iomux_v3_cfg_t const nfc_pads[] = {
81 IOMUX_PADS(PAD_NANDF_CLE__NAND_CLE | MUX_PAD_CTRL(NO_PAD_CTRL)),
82 IOMUX_PADS(PAD_NANDF_ALE__NAND_ALE | MUX_PAD_CTRL(NO_PAD_CTRL)),
83 IOMUX_PADS(PAD_NANDF_WP_B__NAND_WP_B | MUX_PAD_CTRL(NO_PAD_CTRL)),
84 IOMUX_PADS(PAD_NANDF_RB0__NAND_READY_B | MUX_PAD_CTRL(NO_PAD_CTRL)),
85 IOMUX_PADS(PAD_NANDF_CS0__NAND_CE0_B | MUX_PAD_CTRL(NO_PAD_CTRL)),
86 IOMUX_PADS(PAD_SD4_CMD__NAND_RE_B | MUX_PAD_CTRL(NO_PAD_CTRL)),
87 IOMUX_PADS(PAD_SD4_CLK__NAND_WE_B | MUX_PAD_CTRL(NO_PAD_CTRL)),
88 IOMUX_PADS(PAD_NANDF_D0__NAND_DATA00 | MUX_PAD_CTRL(NO_PAD_CTRL)),
89 IOMUX_PADS(PAD_NANDF_D1__NAND_DATA01 | MUX_PAD_CTRL(NO_PAD_CTRL)),
90 IOMUX_PADS(PAD_NANDF_D2__NAND_DATA02 | MUX_PAD_CTRL(NO_PAD_CTRL)),
91 IOMUX_PADS(PAD_NANDF_D3__NAND_DATA03 | MUX_PAD_CTRL(NO_PAD_CTRL)),
92 IOMUX_PADS(PAD_NANDF_D4__NAND_DATA04 | MUX_PAD_CTRL(NO_PAD_CTRL)),
93 IOMUX_PADS(PAD_NANDF_D5__NAND_DATA05 | MUX_PAD_CTRL(NO_PAD_CTRL)),
94 IOMUX_PADS(PAD_NANDF_D6__NAND_DATA06 | MUX_PAD_CTRL(NO_PAD_CTRL)),
95 IOMUX_PADS(PAD_NANDF_D7__NAND_DATA07 | MUX_PAD_CTRL(NO_PAD_CTRL)),
98 #ifdef CONFIG_CMD_NAND
99 static void setup_gpmi_nand(void)
101 struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
103 /* config gpmi nand iomux */
104 SETUP_IOMUX_PADS(nfc_pads);
106 /* config gpmi and bch clock to 100 MHz */
107 clrsetbits_le32(&mxc_ccm->cs2cdr,
108 MXC_CCM_CS2CDR_ENFC_CLK_PODF_MASK |
109 MXC_CCM_CS2CDR_ENFC_CLK_PRED_MASK |
110 MXC_CCM_CS2CDR_ENFC_CLK_SEL_MASK,
111 MXC_CCM_CS2CDR_ENFC_CLK_PODF(0) |
112 MXC_CCM_CS2CDR_ENFC_CLK_PRED(3) |
113 MXC_CCM_CS2CDR_ENFC_CLK_SEL(3));
115 /* enable gpmi and bch clock gating */
116 setbits_le32(&mxc_ccm->CCGR4,
117 MXC_CCM_CCGR4_RAWNAND_U_BCH_INPUT_APB_MASK |
118 MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_BCH_MASK |
119 MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_GPMI_IO_MASK |
120 MXC_CCM_CCGR4_RAWNAND_U_GPMI_INPUT_APB_MASK |
121 MXC_CCM_CCGR4_PL301_MX6QPER1_BCH_OFFSET);
123 /* enable apbh clock gating */
124 setbits_le32(&mxc_ccm->CCGR0, MXC_CCM_CCGR0_APBHDMA_MASK);
128 static void setup_iomux_enet(int gpio)
130 SETUP_IOMUX_PADS(enet_pads);
132 /* toggle PHY_RST# */
133 gpio_request(gpio, "phy_rst#");
134 gpio_direction_output(gpio, 0);
136 gpio_set_value(gpio, 1);
139 #ifdef CONFIG_USB_EHCI_MX6
140 static iomux_v3_cfg_t const usb_pads[] = {
141 IOMUX_PADS(PAD_GPIO_1__USB_OTG_ID | DIO_PAD_CFG),
142 IOMUX_PADS(PAD_KEY_COL4__USB_OTG_OC | DIO_PAD_CFG),
144 IOMUX_PADS(PAD_EIM_D22__GPIO3_IO22 | DIO_PAD_CFG),
147 int board_ehci_hcd_init(int port)
151 SETUP_IOMUX_PADS(usb_pads);
154 switch (board_type) {
157 gpio = (IMX_GPIO_NR(1, 9));
161 gpio = (IMX_GPIO_NR(1, 16));
167 /* request and toggle hub rst */
168 gpio_request(gpio, "usb_hub_rst#");
169 gpio_direction_output(gpio, 0);
171 gpio_set_value(gpio, 1);
176 int board_ehci_power(int port, int on)
180 gpio_set_value(GP_USB_OTG_PWR, on);
183 #endif /* CONFIG_USB_EHCI_MX6 */
185 #ifdef CONFIG_MXC_SPI
186 iomux_v3_cfg_t const ecspi1_pads[] = {
188 IOMUX_PADS(PAD_EIM_D19__GPIO3_IO19 | MUX_PAD_CTRL(SPI_PAD_CTRL)),
189 IOMUX_PADS(PAD_EIM_D17__ECSPI1_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL)),
190 IOMUX_PADS(PAD_EIM_D18__ECSPI1_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL)),
191 IOMUX_PADS(PAD_EIM_D16__ECSPI1_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL)),
194 int board_spi_cs_gpio(unsigned bus, unsigned cs)
196 return (bus == 0 && cs == 0) ? (IMX_GPIO_NR(3, 19)) : -1;
199 static void setup_spi(void)
201 gpio_request(IMX_GPIO_NR(3, 19), "spi_cs");
202 gpio_direction_output(IMX_GPIO_NR(3, 19), 1);
203 SETUP_IOMUX_PADS(ecspi1_pads);
207 /* configure eth0 PHY board-specific LED behavior */
208 int board_phy_config(struct phy_device *phydev)
213 if (phydev->phy_id == 0x1410dd1) {
215 * Page 3, Register 16: LED[2:0] Function Control Register
216 * LED[0] (SPD:Amber) R16_3.3:0 to 0111: on-GbE link
217 * LED[1] (LNK:Green) R16_3.7:4 to 0001: on-link, blink-activity
219 phy_write(phydev, MDIO_DEVAD_NONE, 22, 3);
220 val = phy_read(phydev, MDIO_DEVAD_NONE, 16);
223 phy_write(phydev, MDIO_DEVAD_NONE, 16, val);
224 phy_write(phydev, MDIO_DEVAD_NONE, 22, 0);
227 if (phydev->drv->config)
228 phydev->drv->config(phydev);
233 int board_eth_init(bd_t *bis)
235 #ifdef CONFIG_FEC_MXC
236 struct ventana_board_info *info = &ventana_info;
238 if (test_bit(EECONFIG_ETH0, info->config)) {
239 setup_iomux_enet(GP_PHY_RST);
245 e1000_initialize(bis);
249 /* For otg ethernet*/
250 usb_eth_initialize(bis);
253 /* default to the first detected enet dev */
254 if (!getenv("ethprime")) {
255 struct eth_device *dev = eth_get_dev_by_index(0);
257 setenv("ethprime", dev->name);
258 printf("set ethprime to %s\n", getenv("ethprime"));
265 #if defined(CONFIG_VIDEO_IPUV3)
267 static void enable_hdmi(struct display_info_t const *dev)
269 imx_enable_hdmi_phy();
272 static int detect_i2c(struct display_info_t const *dev)
274 return i2c_set_bus_num(dev->bus) == 0 &&
275 i2c_probe(dev->addr) == 0;
278 static void enable_lvds(struct display_info_t const *dev)
280 struct iomuxc *iomux = (struct iomuxc *)
283 /* set CH0 data width to 24bit (IOMUXC_GPR2:5 0=18bit, 1=24bit) */
284 u32 reg = readl(&iomux->gpr[2]);
285 reg |= IOMUXC_GPR2_DATA_WIDTH_CH0_24BIT;
286 writel(reg, &iomux->gpr[2]);
288 /* Enable Backlight */
289 gpio_request(IMX_GPIO_NR(1, 10), "bklt_gpio");
290 gpio_direction_output(IMX_GPIO_NR(1, 10), 0);
291 gpio_request(IMX_GPIO_NR(1, 18), "bklt_en");
292 SETUP_IOMUX_PAD(PAD_SD1_CMD__GPIO1_IO18 | DIO_PAD_CFG);
293 gpio_direction_output(IMX_GPIO_NR(1, 18), 1);
296 struct display_info_t const displays[] = {{
300 .pixfmt = IPU_PIX_FMT_RGB24,
301 .detect = detect_hdmi,
302 .enable = enable_hdmi,
316 .vmode = FB_VMODE_NONINTERLACED
318 /* Freescale MXC-LVDS1: HannStar HSD100PXN1-A00 w/ egalx_ts cont */
321 .pixfmt = IPU_PIX_FMT_LVDS666,
322 .detect = detect_i2c,
323 .enable = enable_lvds,
325 .name = "Hannstar-XGA",
337 .vmode = FB_VMODE_NONINTERLACED
343 .enable = enable_lvds,
344 .pixfmt = IPU_PIX_FMT_LVDS666,
346 .name = "DLC700JMGT4",
348 .xres = 1024, /* 1024x600active pixels */
350 .pixclock = 15385, /* 64MHz */
358 .vmode = FB_VMODE_NONINTERLACED
364 .enable = enable_lvds,
365 .pixfmt = IPU_PIX_FMT_LVDS666,
367 .name = "DLC800FIGT3",
369 .xres = 1024, /* 1024x768 active pixels */
371 .pixclock = 15385, /* 64MHz */
379 .vmode = FB_VMODE_NONINTERLACED
381 size_t display_count = ARRAY_SIZE(displays);
383 static void setup_display(void)
385 struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
386 struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
391 /* Turn on LDB0,IPU,IPU DI0 clocks */
392 reg = __raw_readl(&mxc_ccm->CCGR3);
393 reg |= MXC_CCM_CCGR3_LDB_DI0_MASK;
394 writel(reg, &mxc_ccm->CCGR3);
396 /* set LDB0, LDB1 clk select to 011/011 */
397 reg = readl(&mxc_ccm->cs2cdr);
398 reg &= ~(MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_MASK
399 |MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_MASK);
400 reg |= (3<<MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_OFFSET)
401 |(3<<MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_OFFSET);
402 writel(reg, &mxc_ccm->cs2cdr);
404 reg = readl(&mxc_ccm->cscmr2);
405 reg |= MXC_CCM_CSCMR2_LDB_DI0_IPU_DIV;
406 writel(reg, &mxc_ccm->cscmr2);
408 reg = readl(&mxc_ccm->chsccdr);
409 reg |= (CHSCCDR_CLK_SEL_LDB_DI0
410 <<MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET);
411 writel(reg, &mxc_ccm->chsccdr);
413 reg = IOMUXC_GPR2_BGREF_RRMODE_EXTERNAL_RES
414 |IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_HIGH
415 |IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_LOW
416 |IOMUXC_GPR2_BIT_MAPPING_CH1_SPWG
417 |IOMUXC_GPR2_DATA_WIDTH_CH1_18BIT
418 |IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG
419 |IOMUXC_GPR2_DATA_WIDTH_CH0_18BIT
420 |IOMUXC_GPR2_LVDS_CH1_MODE_DISABLED
421 |IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI0;
422 writel(reg, &iomux->gpr[2]);
424 reg = readl(&iomux->gpr[3]);
425 reg = (reg & ~IOMUXC_GPR3_LVDS0_MUX_CTL_MASK)
426 | (IOMUXC_GPR3_MUX_SRC_IPU1_DI0
427 <<IOMUXC_GPR3_LVDS0_MUX_CTL_OFFSET);
428 writel(reg, &iomux->gpr[3]);
430 /* LVDS Backlight GPIO on LVDS connector - output low */
431 SETUP_IOMUX_PAD(PAD_SD2_CLK__GPIO1_IO10 | DIO_PAD_CFG);
432 gpio_direction_output(IMX_GPIO_NR(1, 10), 0);
434 #endif /* CONFIG_VIDEO_IPUV3 */
436 /* setup board specific PMIC */
437 int power_init_board(void)
443 #if defined(CONFIG_CMD_PCI)
444 int imx6_pcie_toggle_reset(void)
446 if (board_type < GW_UNKNOWN) {
447 uint pin = gpio_cfg[board_type].pcie_rst;
448 gpio_request(pin, "pci_rst#");
449 gpio_direction_output(pin, 0);
451 gpio_direction_output(pin, 1);
457 * Most Ventana boards have a PLX PEX860x PCIe switch onboard and use its
458 * GPIO's as PERST# signals for its downstream ports - configure the GPIO's
459 * properly and assert reset for 100ms.
461 #define MAX_PCI_DEVS 32
464 unsigned short vendor;
465 unsigned short device;
466 unsigned short class;
467 unsigned short busno; /* subbordinate busno */
468 struct pci_dev *ppar;
470 struct pci_dev pci_devs[MAX_PCI_DEVS];
474 void board_pci_fixup_dev(struct pci_controller *hose, pci_dev_t dev,
475 unsigned short vendor, unsigned short device,
476 unsigned short class)
480 struct pci_dev *pdev = &pci_devs[pci_devno++];
482 debug("%s: %02d:%02d.%02d: %04x:%04x\n", __func__,
483 PCI_BUS(dev), PCI_DEV(dev), PCI_FUNC(dev), vendor, device);
485 /* store array of devs for later use in device-tree fixup */
487 pdev->vendor = vendor;
488 pdev->device = device;
491 if (class == PCI_CLASS_BRIDGE_PCI)
492 pdev->busno = ++pci_bridgeno;
496 /* fixup RC - it should be 00:00.0 not 00:01.0 */
497 if (PCI_BUS(dev) == 0)
500 /* find dev's parent */
501 for (i = 0; i < pci_devno; i++) {
502 if (pci_devs[i].busno == PCI_BUS(pdev->devfn)) {
503 pdev->ppar = &pci_devs[i];
508 /* assert downstream PERST# */
509 if (vendor == PCI_VENDOR_ID_PLX &&
510 (device & 0xfff0) == 0x8600 &&
511 PCI_DEV(dev) == 0 && PCI_FUNC(dev) == 0) {
512 debug("configuring PLX 860X downstream PERST#\n");
513 pci_hose_read_config_dword(hose, dev, 0x62c, &dw);
514 dw |= 0xaaa8; /* GPIO1-7 outputs */
515 pci_hose_write_config_dword(hose, dev, 0x62c, dw);
517 pci_hose_read_config_dword(hose, dev, 0x644, &dw);
518 dw |= 0xfe; /* GPIO1-7 output high */
519 pci_hose_write_config_dword(hose, dev, 0x644, dw);
524 #endif /* CONFIG_CMD_PCI */
526 #ifdef CONFIG_SERIAL_TAG
528 * called when setting up ATAGS before booting kernel
529 * populate serialnum from the following (in order of priority):
533 void get_board_serial(struct tag_serialnr *serialnr)
535 char *serial = getenv("serial#");
539 serialnr->low = simple_strtoul(serial, NULL, 10);
540 } else if (ventana_info.model[0]) {
542 serialnr->low = ventana_info.serial;
554 int board_early_init_f(void)
558 #if defined(CONFIG_VIDEO_IPUV3)
566 gd->ram_size = imx_ddr_size();
572 struct iomuxc *const iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
574 clrsetbits_le32(&iomuxc_regs->gpr[1],
575 IOMUXC_GPR1_OTG_ID_MASK,
576 IOMUXC_GPR1_OTG_ID_GPIO1);
578 /* address of linux boot parameters */
579 gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
581 #ifdef CONFIG_CMD_NAND
584 #ifdef CONFIG_MXC_SPI
589 #ifdef CONFIG_CMD_SATA
592 /* read Gateworks EEPROM into global struct (used later) */
593 board_type = read_eeprom(CONFIG_I2C_GSC, &ventana_info);
595 setup_iomux_gpio(board_type, &ventana_info);
600 #if defined(CONFIG_DISPLAY_BOARDINFO_LATE)
602 * called during late init (after relocation and after board_init())
603 * by virtue of CONFIG_DISPLAY_BOARDINFO_LATE as we needed i2c initialized and
608 struct ventana_board_info *info = &ventana_info;
609 unsigned char buf[4];
611 int quiet; /* Quiet or minimal output mode */
616 quiet = simple_strtol(p, NULL, 10);
618 setenv("quiet", "0");
620 puts("\nGateworks Corporation Copyright 2014\n");
621 if (info->model[0]) {
622 printf("Model: %s\n", info->model);
623 printf("MFGDate: %02x-%02x-%02x%02x\n",
624 info->mfgdate[0], info->mfgdate[1],
625 info->mfgdate[2], info->mfgdate[3]);
626 printf("Serial:%d\n", info->serial);
628 puts("Invalid EEPROM - board will not function fully\n");
633 /* Display GSC firmware revision/CRC/status */
637 if (!gsc_i2c_read(GSC_RTC_ADDR, 0x00, 1, buf, 4)) {
639 buf[0] | buf[1]<<8 | buf[2]<<16 | buf[3]<<24);
646 #ifdef CONFIG_CMD_BMODE
648 * BOOT_CFG1, BOOT_CFG2, BOOT_CFG3, BOOT_CFG4
649 * see Table 8-11 and Table 5-9
650 * BOOT_CFG1[7] = 1 (boot from NAND)
651 * BOOT_CFG1[5] = 0 - raw NAND
652 * BOOT_CFG1[4] = 0 - default pad settings
653 * BOOT_CFG1[3:2] = 00 - devices = 1
654 * BOOT_CFG1[1:0] = 00 - Row Address Cycles = 3
655 * BOOT_CFG2[4:3] = 00 - Boot Search Count = 2
656 * BOOT_CFG2[2:1] = 01 - Pages In Block = 64
657 * BOOT_CFG2[0] = 0 - Reset time 12ms
659 static const struct boot_mode board_boot_modes[] = {
660 /* NAND: 64pages per block, 3 row addr cycles, 2 copies of FCB/DBBT */
661 { "nand", MAKE_CFGVAL(0x80, 0x02, 0x00, 0x00) },
667 int misc_init_r(void)
669 struct ventana_board_info *info = &ventana_info;
673 /* set env vars based on EEPROM data */
674 if (ventana_info.model[0]) {
675 char str[16], fdt[36];
677 const char *cputype = "";
680 * FDT name will be prefixed with CPU type. Three versions
681 * will be created each increasingly generic and bootloader
682 * env scripts will try loading each from most specific to
685 if (is_cpu_type(MXC_CPU_MX6Q) ||
686 is_cpu_type(MXC_CPU_MX6D))
688 else if (is_cpu_type(MXC_CPU_MX6DL) ||
689 is_cpu_type(MXC_CPU_MX6SOLO))
691 setenv("soctype", cputype);
692 if (8 << (ventana_info.nand_flash_size-1) >= 2048)
693 setenv("flash_layout", "large");
695 setenv("flash_layout", "normal");
696 memset(str, 0, sizeof(str));
697 for (i = 0; i < (sizeof(str)-1) && info->model[i]; i++)
698 str[i] = tolower(info->model[i]);
699 setenv("model", str);
700 if (!getenv("fdt_file")) {
701 sprintf(fdt, "%s-%s.dtb", cputype, str);
702 setenv("fdt_file", fdt);
704 p = strchr(str, '-');
708 setenv("model_base", str);
709 sprintf(fdt, "%s-%s.dtb", cputype, str);
710 setenv("fdt_file1", fdt);
711 if (board_type != GW551x &&
712 board_type != GW552x &&
713 board_type != GW553x)
717 sprintf(fdt, "%s-%s.dtb", cputype, str);
718 setenv("fdt_file2", fdt);
721 /* initialize env from EEPROM */
722 if (test_bit(EECONFIG_ETH0, info->config) &&
723 !getenv("ethaddr")) {
724 eth_setenv_enetaddr("ethaddr", info->mac0);
726 if (test_bit(EECONFIG_ETH1, info->config) &&
727 !getenv("eth1addr")) {
728 eth_setenv_enetaddr("eth1addr", info->mac1);
731 /* board serial-number */
732 sprintf(str, "%6d", info->serial);
733 setenv("serial#", str);
736 sprintf(str, "%d", (int) (gd->ram_size >> 20));
737 setenv("mem_mb", str);
740 /* Set a non-initialized hwconfig based on board configuration */
741 if (!strcmp(getenv("hwconfig"), "_UNKNOWN_")) {
743 if (gpio_cfg[board_type].rs232_en)
744 strcat(buf, "rs232;");
745 for (i = 0; i < gpio_cfg[board_type].dio_num; i++) {
747 sprintf(buf1, "dio%d:mode=gpio;", i);
748 if (strlen(buf) + strlen(buf1) < sizeof(buf))
751 setenv("hwconfig", buf);
754 /* setup baseboard specific GPIO based on board and env */
755 setup_board_gpio(board_type, info);
757 #ifdef CONFIG_CMD_BMODE
758 add_board_boot_modes(board_boot_modes);
761 /* disable boot watchdog */
762 gsc_boot_wd_disable();
767 #ifdef CONFIG_OF_BOARD_SETUP
769 static int ft_sethdmiinfmt(void *blob, char *mode)
776 off = fdt_node_offset_by_compatible(blob, -1, "nxp,tda1997x");
780 if (0 == strcasecmp(mode, "yuv422bt656")) {
781 u8 cfg[] = { 0x00, 0x00, 0x00, 0x82, 0x81, 0x00,
784 fdt_setprop(blob, off, "vidout_fmt", mode, strlen(mode) + 1);
785 fdt_setprop_u32(blob, off, "vidout_trc", 1);
786 fdt_setprop_u32(blob, off, "vidout_blc", 1);
787 fdt_setprop(blob, off, "vidout_portcfg", cfg, sizeof(cfg));
788 printf(" set HDMI input mode to %s\n", mode);
789 } else if (0 == strcasecmp(mode, "yuv422smp")) {
790 u8 cfg[] = { 0x00, 0x00, 0x00, 0x88, 0x87, 0x00,
793 fdt_setprop(blob, off, "vidout_fmt", mode, strlen(mode) + 1);
794 fdt_setprop_u32(blob, off, "vidout_trc", 0);
795 fdt_setprop_u32(blob, off, "vidout_blc", 0);
796 fdt_setprop(blob, off, "vidout_portcfg", cfg, sizeof(cfg));
797 printf(" set HDMI input mode to %s\n", mode);
805 /* enable a property of a node if the node is found */
806 static inline void ft_enable_path(void *blob, const char *path)
808 int i = fdt_path_offset(blob, path);
810 debug("enabling %s\n", path);
811 fdt_status_okay(blob, i);
815 /* remove a property of a node if the node is found */
816 static inline void ft_delprop_path(void *blob, const char *path,
819 int i = fdt_path_offset(blob, path);
821 debug("removing %s/%s\n", path, name);
822 fdt_delprop(blob, i, name);
826 #if defined(CONFIG_CMD_PCI)
827 #define PCI_ID(x) ( \
828 (PCI_BUS(x->devfn)<<16)| \
829 (PCI_DEV(x->devfn)<<11)| \
830 (PCI_FUNC(x->devfn)<<8) \
832 #define PCIE_PATH "/soc/pcie@0x01000000"
833 int fdt_add_pci_node(void *blob, int par, struct pci_dev *dev)
839 sprintf(node, "pcie@%d,%d,%d", PCI_BUS(dev->devfn),
840 PCI_DEV(dev->devfn), PCI_FUNC(dev->devfn));
842 np = fdt_subnode_offset(blob, par, node);
845 np = fdt_add_subnode(blob, par, node);
847 printf(" %s failed: no space\n", __func__);
851 memset(reg, 0, sizeof(reg));
852 reg[0] = cpu_to_fdt32(PCI_ID(dev));
853 fdt_setprop(blob, np, "reg", reg, sizeof(reg));
858 /* build a path of nested PCI devs for all bridges passed through */
859 int fdt_add_pci_path(void *blob, struct pci_dev *dev)
861 struct pci_dev *bridges[MAX_PCI_DEVS];
864 /* build list of parents */
865 np = fdt_path_offset(blob, PCIE_PATH);
875 /* now add them the to DT in reverse order */
877 np = fdt_add_pci_node(blob, np, bridges[k]);
886 * The GW16082 has a hardware errata errata such that it's
887 * INTA/B/C/D are mis-mapped to its four slots (slot12-15). Because
888 * of this normal PCI interrupt swizzling will not work so we will
889 * provide an irq-map via device-tree.
891 int fdt_fixup_gw16082(void *blob, int np, struct pci_dev *dev)
895 uint32_t imap_new[8*4*4];
896 const uint32_t *imap;
901 /* build irq-map based on host controllers map */
902 host = fdt_path_offset(blob, PCIE_PATH);
904 printf(" %s failed: missing host\n", __func__);
908 /* use interrupt data from root complex's node */
909 imap = fdt_getprop(blob, host, "interrupt-map", &len);
910 if (!imap || len != 128) {
911 printf(" %s failed: invalid interrupt-map\n",
913 return -FDT_ERR_NOTFOUND;
916 /* obtain irq's of host controller in pin order */
917 for (i = 0; i < 4; i++)
918 irq[(fdt32_to_cpu(imap[(i*8)+3])-1)%4] = imap[(i*8)+6];
921 * determine number of swizzles necessary:
922 * For each bridge we pass through we need to swizzle
923 * the number of the slot we are on.
929 while(d && d->ppar) {
930 b += PCI_DEV(d->devfn);
934 /* create new irq mappings for slots12-15
935 * <skt> <idsel> <slot> <skt-inta> <skt-intb>
936 * J3 AD28 12 INTD INTA
937 * J4 AD29 13 INTC INTD
938 * J5 AD30 14 INTB INTC
939 * J2 AD31 15 INTA INTB
941 for (i = 0; i < 4; i++) {
942 /* addr matches bus:dev:func */
943 u32 addr = dev->busno << 16 | (12+i) << 11;
945 /* default cells from root complex */
946 memcpy(&imap_new[i*32], imap, 128);
947 /* first cell is PCI device address (BDF) */
948 imap_new[(i*32)+(0*8)+0] = cpu_to_fdt32(addr);
949 imap_new[(i*32)+(1*8)+0] = cpu_to_fdt32(addr);
950 imap_new[(i*32)+(2*8)+0] = cpu_to_fdt32(addr);
951 imap_new[(i*32)+(3*8)+0] = cpu_to_fdt32(addr);
952 /* third cell is pin */
953 imap_new[(i*32)+(0*8)+3] = cpu_to_fdt32(1);
954 imap_new[(i*32)+(1*8)+3] = cpu_to_fdt32(2);
955 imap_new[(i*32)+(2*8)+3] = cpu_to_fdt32(3);
956 imap_new[(i*32)+(3*8)+3] = cpu_to_fdt32(4);
957 /* sixth cell is relative interrupt */
958 imap_new[(i*32)+(0*8)+6] = irq[(15-(12+i)+b+0)%4];
959 imap_new[(i*32)+(1*8)+6] = irq[(15-(12+i)+b+1)%4];
960 imap_new[(i*32)+(2*8)+6] = irq[(15-(12+i)+b+2)%4];
961 imap_new[(i*32)+(3*8)+6] = irq[(15-(12+i)+b+3)%4];
963 fdt_setprop(blob, np, "interrupt-map", imap_new,
965 reg[0] = cpu_to_fdt32(0xfff00);
968 reg[3] = cpu_to_fdt32(0x7);
969 fdt_setprop(blob, np, "interrupt-map-mask", reg, sizeof(reg));
970 fdt_setprop_cell(blob, np, "#interrupt-cells", 1);
971 fdt_setprop_string(blob, np, "device_type", "pci");
972 fdt_setprop_cell(blob, np, "#address-cells", 3);
973 fdt_setprop_cell(blob, np, "#size-cells", 2);
974 printf(" Added custom interrupt-map for GW16082\n");
979 /* The sky2 GigE MAC obtains it's MAC addr from device-tree by default */
980 int fdt_fixup_sky2(void *blob, int np, struct pci_dev *dev)
984 unsigned char mac_addr[6];
987 sprintf(mac, "eth1addr");
990 for (j = 0; j < 6; j++) {
992 simple_strtoul(tmp, &end,16) : 0;
994 tmp = (*end) ? end+1 : end;
996 fdt_setprop(blob, np, "local-mac-address", mac_addr,
998 printf(" Added mac addr for eth1\n");
1006 * PCI DT nodes must be nested therefore if we need to apply a DT fixup
1007 * we will walk the PCI bus and add bridge nodes up to the device receiving
1010 void ft_board_pci_fixup(void *blob, bd_t *bd)
1013 struct pci_dev *dev;
1015 for (i = 0; i < pci_devno; i++) {
1019 * The GW16082 consists of a TI XIO2001 PCIe-to-PCI bridge and
1020 * an EEPROM at i2c1-0x50.
1022 if ((dev->vendor == PCI_VENDOR_ID_TI) &&
1023 (dev->device == 0x8240) &&
1024 (i2c_set_bus_num(1) == 0) &&
1025 (i2c_probe(0x50) == 0))
1027 np = fdt_add_pci_path(blob, dev);
1029 fdt_fixup_gw16082(blob, np, dev);
1032 /* ethernet1 mac address */
1033 else if ((dev->vendor == PCI_VENDOR_ID_MARVELL) &&
1034 (dev->device == 0x4380))
1036 np = fdt_add_pci_path(blob, dev);
1038 fdt_fixup_sky2(blob, np, dev);
1042 #endif /* if defined(CONFIG_CMD_PCI) */
1045 * called prior to booting kernel or by 'fdt boardsetup' command
1047 * unless 'fdt_noauto' env var is set we will update the following in the DTB:
1048 * - mtd partitions based on mtdparts/mtdids env
1049 * - system-serial (board serial num from EEPROM)
1050 * - board (full model from EEPROM)
1051 * - peripherals removed from DTB if not loaded on board (per EEPROM config)
1053 #define UART1_PATH "/soc/aips-bus@02100000/serial@021ec000"
1054 #define WDOG1_PATH "/soc/aips-bus@02000000/wdog@020bc000"
1055 #define WDOG2_PATH "/soc/aips-bus@02000000/wdog@020c0000"
1056 #define GPIO3_PATH "/soc/aips-bus@02000000/gpio@020a4000"
1057 int ft_board_setup(void *blob, bd_t *bd)
1059 struct ventana_board_info *info = &ventana_info;
1060 struct ventana_eeprom_config *cfg;
1061 struct node_info nodes[] = {
1062 { "sst,w25q256", MTD_DEV_TYPE_NOR, }, /* SPI flash */
1063 { "fsl,imx6q-gpmi-nand", MTD_DEV_TYPE_NAND, }, /* NAND flash */
1065 const char *model = getenv("model");
1066 const char *display = getenv("display");
1070 /* determine board revision */
1071 for (i = sizeof(ventana_info.model) - 1; i > 0; i--) {
1072 if (ventana_info.model[i] >= 'A') {
1073 rev = ventana_info.model[i];
1078 if (getenv("fdt_noauto")) {
1079 puts(" Skiping ft_board_setup (fdt_noauto defined)\n");
1083 if (test_bit(EECONFIG_NAND, info->config)) {
1084 /* Update partition nodes using info from mtdparts env var */
1085 puts(" Updating MTD partitions...\n");
1086 fdt_fixup_mtdparts(blob, nodes, ARRAY_SIZE(nodes));
1089 /* Update display timings from display env var */
1091 if (fdt_fixup_display(blob, fdt_get_alias(blob, "lvds0"),
1093 printf(" Set display timings for %s...\n", display);
1096 printf(" Adjusting FDT per EEPROM for %s...\n", model);
1098 /* board serial number */
1099 fdt_setprop(blob, 0, "system-serial", getenv("serial#"),
1100 strlen(getenv("serial#")) + 1);
1102 /* board (model contains model from device-tree) */
1103 fdt_setprop(blob, 0, "board", info->model,
1104 strlen((const char *)info->model) + 1);
1106 /* set desired digital video capture format */
1107 ft_sethdmiinfmt(blob, getenv("hdmiinfmt"));
1110 * Board model specific fixups
1112 switch (board_type) {
1115 * disable wdog node for GW51xx-A/B to work around
1116 * errata causing wdog timer to be unreliable.
1118 if (rev >= 'A' && rev < 'C') {
1119 i = fdt_path_offset(blob, WDOG1_PATH);
1121 fdt_status_disabled(blob, i);
1124 /* GW51xx-E adds WDOG1_B external reset */
1126 ft_delprop_path(blob, WDOG1_PATH,
1127 "fsl,ext-reset-output");
1131 /* GW522x Uses GPIO3_IO23 instead of GPIO1_IO29 */
1132 if (info->model[4] == '2') {
1136 i = fdt_node_offset_by_compatible(blob, -1,
1139 range = (u32 *)fdt_getprop(blob, i,
1140 "reset-gpio", NULL);
1143 i = fdt_path_offset(blob, GPIO3_PATH);
1145 handle = fdt_get_phandle(blob, i);
1147 range[0] = cpu_to_fdt32(handle);
1148 range[1] = cpu_to_fdt32(23);
1152 /* these have broken usd_vsel */
1153 if (strstr((const char *)info->model, "SP318-B") ||
1154 strstr((const char *)info->model, "SP331-B"))
1155 gpio_cfg[board_type].usd_vsel = 0;
1157 /* GW520x-E adds WDOG1_B external reset */
1158 if (info->model[4] == '0' && rev < 'E')
1159 ft_delprop_path(blob, WDOG1_PATH,
1160 "fsl,ext-reset-output");
1162 /* GW522x-B adds WDOG1_B external reset */
1163 if (info->model[4] == '2' && rev < 'B')
1164 ft_delprop_path(blob, WDOG1_PATH,
1165 "fsl,ext-reset-output");
1170 /* GW53xx-E adds WDOG1_B external reset */
1172 ft_delprop_path(blob, WDOG1_PATH,
1173 "fsl,ext-reset-output");
1178 * disable serial2 node for GW54xx for compatibility with older
1179 * 3.10.x kernel that improperly had this node enabled in the DT
1181 i = fdt_path_offset(blob, UART1_PATH);
1183 fdt_del_node(blob, i);
1185 /* GW54xx-E adds WDOG2_B external reset */
1187 ft_delprop_path(blob, WDOG2_PATH,
1188 "fsl,ext-reset-output");
1193 * isolate CSI0_DATA_EN for GW551x-A to work around errata
1194 * causing non functional digital video in (it is not hooked up)
1199 const u32 *handle = NULL;
1201 i = fdt_node_offset_by_compatible(blob, -1,
1202 "fsl,imx-tda1997x-video");
1204 handle = fdt_getprop(blob, i, "pinctrl-0",
1207 i = fdt_node_offset_by_phandle(blob,
1208 fdt32_to_cpu(*handle));
1210 range = (u32 *)fdt_getprop(blob, i, "fsl,pins",
1214 for (i = 0; i < len; i += 6) {
1215 u32 mux_reg = fdt32_to_cpu(range[i+0]);
1216 u32 conf_reg = fdt32_to_cpu(range[i+1]);
1217 /* mux PAD_CSI0_DATA_EN to GPIO */
1218 if (is_cpu_type(MXC_CPU_MX6Q) &&
1221 range[i+3] = cpu_to_fdt32(0x5);
1222 else if (!is_cpu_type(MXC_CPU_MX6Q) &&
1225 range[i+3] = cpu_to_fdt32(0x5);
1227 fdt_setprop_inplace(blob, i, "fsl,pins", range,
1231 /* set BT656 video format */
1232 ft_sethdmiinfmt(blob, "yuv422bt656");
1235 /* GW551x-C adds WDOG1_B external reset */
1237 ft_delprop_path(blob, WDOG1_PATH,
1238 "fsl,ext-reset-output");
1243 for (i = 0; i < gpio_cfg[board_type].dio_num; i++) {
1244 struct dio_cfg *cfg = &gpio_cfg[board_type].dio_cfg[i];
1247 sprintf(arg, "dio%d", i);
1250 if (hwconfig_subarg_cmp(arg, "mode", "pwm") && cfg->pwm_param)
1253 sprintf(path, "/soc/aips-bus@02000000/pwm@%08x",
1254 0x02080000 + (0x4000 * (cfg->pwm_param - 1)));
1255 printf(" Enabling pwm%d for DIO%d\n",
1257 ft_enable_path(blob, path);
1261 /* remove no-1-8-v if UHS-I support is present */
1262 if (gpio_cfg[board_type].usd_vsel) {
1263 debug("Enabling UHS-I support\n");
1264 ft_delprop_path(blob, "/soc/aips-bus@02100000/usdhc@02198000",
1268 #if defined(CONFIG_CMD_PCI)
1269 if (!getenv("nopcifixup"))
1270 ft_board_pci_fixup(blob, bd);
1274 * Peripheral Config:
1275 * remove nodes by alias path if EEPROM config tells us the
1276 * peripheral is not loaded on the board.
1278 if (getenv("fdt_noconfig")) {
1279 puts(" Skiping periperhal config (fdt_noconfig defined)\n");
1284 if (!test_bit(cfg->bit, info->config)) {
1285 fdt_del_node_and_alias(blob, cfg->dtalias ?
1286 cfg->dtalias : cfg->name);
1293 #endif /* CONFIG_OF_BOARD_SETUP */
1295 static struct mxc_serial_platdata ventana_mxc_serial_plat = {
1296 .reg = (struct mxc_uart *)UART2_BASE,
1299 U_BOOT_DEVICE(ventana_serial) = {
1300 .name = "serial_mxc",
1301 .platdata = &ventana_mxc_serial_plat,