1 // SPDX-License-Identifier: GPL-2.0+
3 * Copyright 2014 Freescale Semiconductor, Inc.
5 * Chunhe Lan <Chunhe.Lan@freescale.com>
10 #include <fdt_support.h>
14 #include <asm/processor.h>
15 #include <asm/cache.h>
16 #include <asm/immap_85xx.h>
17 #include <asm/fsl_law.h>
18 #include <fsl_ddr_sdram.h>
19 #include <asm/fsl_serdes.h>
20 #include <asm/fsl_portals.h>
21 #include <asm/fsl_liodn.h>
27 #include <fsl_dtsec.h>
28 #include <asm/fsl_serdes.h>
31 #include "../common/fman.h"
34 void fdt_fixup_board_enet(void *fdt)
39 int board_eth_init(bd_t *bis)
41 #if defined(CONFIG_FMAN_ENET)
43 struct memac_mdio_info dtsec_mdio_info;
44 struct memac_mdio_info tgec_mdio_info;
46 ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
47 u32 srds_prtcl_s1, srds_prtcl_s2;
49 srds_prtcl_s1 = in_be32(&gur->rcwsr[4]) &
50 FSL_CORENET2_RCWSR4_SRDS1_PRTCL;
51 srds_prtcl_s1 >>= FSL_CORENET2_RCWSR4_SRDS1_PRTCL_SHIFT;
52 srds_prtcl_s2 = in_be32(&gur->rcwsr[4]) &
53 FSL_CORENET2_RCWSR4_SRDS2_PRTCL;
54 srds_prtcl_s2 >>= FSL_CORENET2_RCWSR4_SRDS2_PRTCL_SHIFT;
56 dtsec_mdio_info.regs =
57 (struct memac_mdio_controller *)CONFIG_SYS_FM2_DTSEC_MDIO_ADDR;
59 dtsec_mdio_info.name = DEFAULT_FM_MDIO_NAME;
61 /* Register the 1G MDIO bus */
62 fm_memac_mdio_init(bis, &dtsec_mdio_info);
65 (struct memac_mdio_controller *)CONFIG_SYS_FM2_TGEC_MDIO_ADDR;
66 tgec_mdio_info.name = DEFAULT_FM_TGEC_MDIO_NAME;
68 /* Register the 10G MDIO bus */
69 fm_memac_mdio_init(bis, &tgec_mdio_info);
71 if ((srds_prtcl_s1 == 28) || (srds_prtcl_s1 == 27)) {
73 fm_info_set_phy_address(FM1_DTSEC1, SGMII_PHY_ADDR1);
74 fm_info_set_phy_address(FM1_DTSEC2, SGMII_PHY_ADDR2);
75 fm_info_set_phy_address(FM1_DTSEC3, SGMII_PHY_ADDR3);
76 fm_info_set_phy_address(FM1_DTSEC4, SGMII_PHY_ADDR4);
78 puts("Invalid SerDes1 protocol for T4240RDB\n");
81 fm_disable_port(FM1_DTSEC5);
82 fm_disable_port(FM1_DTSEC6);
84 for (i = FM1_DTSEC1; i < FM1_DTSEC1 + CONFIG_SYS_NUM_FM1_DTSEC; i++) {
85 interface = fm_info_get_enet_if(i);
87 case PHY_INTERFACE_MODE_SGMII:
88 dev = miiphy_get_dev_by_name(DEFAULT_FM_MDIO_NAME);
89 fm_info_set_mdio(i, dev);
96 for (i = FM1_10GEC1; i < FM1_10GEC1 + CONFIG_SYS_NUM_FM1_10GEC; i++) {
97 switch (fm_info_get_enet_if(i)) {
98 case PHY_INTERFACE_MODE_XGMII:
99 dev = miiphy_get_dev_by_name(DEFAULT_FM_TGEC_MDIO_NAME);
100 fm_info_set_mdio(i, dev);
107 #if (CONFIG_SYS_NUM_FMAN == 2)
108 if ((srds_prtcl_s2 == 56) || (srds_prtcl_s2 == 55)) {
110 fm_info_set_phy_address(FM2_DTSEC1, SGMII_PHY_ADDR5);
111 fm_info_set_phy_address(FM2_DTSEC2, SGMII_PHY_ADDR6);
112 fm_info_set_phy_address(FM2_DTSEC3, SGMII_PHY_ADDR7);
113 fm_info_set_phy_address(FM2_DTSEC4, SGMII_PHY_ADDR8);
114 fm_info_set_phy_address(FM1_10GEC1, FM1_10GEC1_PHY_ADDR);
115 fm_info_set_phy_address(FM1_10GEC2, FM1_10GEC2_PHY_ADDR);
116 fm_info_set_phy_address(FM2_10GEC1, FM2_10GEC2_PHY_ADDR);
117 fm_info_set_phy_address(FM2_10GEC2, FM2_10GEC1_PHY_ADDR);
119 puts("Invalid SerDes2 protocol for T4240RDB\n");
122 fm_disable_port(FM2_DTSEC5);
123 fm_disable_port(FM2_DTSEC6);
124 for (i = FM2_DTSEC1; i < FM2_DTSEC1 + CONFIG_SYS_NUM_FM2_DTSEC; i++) {
125 interface = fm_info_get_enet_if(i);
127 case PHY_INTERFACE_MODE_SGMII:
128 dev = miiphy_get_dev_by_name(DEFAULT_FM_MDIO_NAME);
129 fm_info_set_mdio(i, dev);
136 for (i = FM2_10GEC1; i < FM2_10GEC1 + CONFIG_SYS_NUM_FM2_10GEC; i++) {
137 switch (fm_info_get_enet_if(i)) {
138 case PHY_INTERFACE_MODE_XGMII:
139 dev = miiphy_get_dev_by_name(DEFAULT_FM_TGEC_MDIO_NAME);
140 fm_info_set_mdio(i, dev);
146 #endif /* CONFIG_SYS_NUM_FMAN */
149 #endif /* CONFIG_FMAN_ENET */
151 return pci_eth_init(bis);