1 // SPDX-License-Identifier: GPL-2.0+
3 * Copyright 2014 Freescale Semiconductor, Inc.
9 #include <asm/fsl_serdes.h>
10 #include <asm/immap_85xx.h>
14 #include <fsl_dtsec.h>
17 #include "../common/fman.h"
19 int board_eth_init(struct bd_info *bis)
21 #ifdef CONFIG_FMAN_ENET
22 struct memac_mdio_info memac_mdio_info;
26 printf("Initializing Fman\n");
28 memac_mdio_info.regs =
29 (struct memac_mdio_controller *)CFG_SYS_FM1_DTSEC_MDIO_ADDR;
30 memac_mdio_info.name = DEFAULT_FM_MDIO_NAME;
32 /* Register the real 1G MDIO bus */
33 fm_memac_mdio_init(bis, &memac_mdio_info);
36 * Program on board RGMII, SGMII PHY addresses.
38 for (i = FM1_DTSEC1; i < FM1_DTSEC1 + CFG_SYS_NUM_FM1_DTSEC; i++) {
39 int idx = i - FM1_DTSEC1;
41 switch (fm_info_get_enet_if(i)) {
42 #ifdef CONFIG_TARGET_T1042D4RDB
43 case PHY_INTERFACE_MODE_SGMII:
44 /* T1042D4RDB supports SGMII on DTSEC1, DTSEC2
48 phy_addr = CFG_SYS_SGMII1_PHY_ADDR;
50 phy_addr = CFG_SYS_SGMII2_PHY_ADDR;
52 phy_addr = CFG_SYS_SGMII3_PHY_ADDR;
53 fm_info_set_phy_address(i, phy_addr);
56 case PHY_INTERFACE_MODE_RGMII:
57 case PHY_INTERFACE_MODE_RGMII_TXID:
58 case PHY_INTERFACE_MODE_RGMII_RXID:
59 case PHY_INTERFACE_MODE_RGMII_ID:
61 phy_addr = CFG_SYS_RGMII1_PHY_ADDR;
63 phy_addr = CFG_SYS_RGMII2_PHY_ADDR;
64 fm_info_set_phy_address(i, phy_addr);
66 case PHY_INTERFACE_MODE_QSGMII:
67 fm_info_set_phy_address(i, 0);
69 case PHY_INTERFACE_MODE_NA:
70 fm_info_set_phy_address(i, 0);
73 printf("Fman1: DTSEC%u set to unknown interface %i\n",
74 idx + 1, fm_info_get_enet_if(i));
75 fm_info_set_phy_address(i, 0);
78 if (fm_info_get_enet_if(i) == PHY_INTERFACE_MODE_QSGMII ||
79 fm_info_get_enet_if(i) == PHY_INTERFACE_MODE_NA)
80 fm_info_set_mdio(i, NULL);
83 miiphy_get_dev_by_name(
84 DEFAULT_FM_MDIO_NAME));
91 return pci_eth_init(bis);