powerpc/85xx: Remove DATARATE_*_MHZ defines in static ddr init
[platform/kernel/u-boot.git] / board / freescale / p1_p2_rdb / ddr.c
1 /*
2  * Copyright 2009, 2011 Freescale Semiconductor, Inc.
3  *
4  * See file CREDITS for list of people who contributed to this
5  * project.
6  *
7  * This program is free software; you can redistribute it and/or
8  * modify it under the terms of the GNU General Public License as
9  * published by the Free Software Foundation; either version 2 of
10  * the License, or (at your option) any later version.
11  *
12  * This program is distributed in the hope that it will be useful,
13  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.See the
15  * GNU General Public License for more details.
16  *
17  * You should have received a copy of the GNU General Public License
18  * along with this program; if not, write to the Free Software
19  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20  * MA 02111-1307 USA
21  */
22
23 #include <common.h>
24 #include <asm/mmu.h>
25 #include <asm/immap_85xx.h>
26 #include <asm/processor.h>
27 #include <asm/fsl_ddr_sdram.h>
28 #include <asm/io.h>
29 #include <asm/fsl_law.h>
30
31 DECLARE_GLOBAL_DATA_PTR;
32
33 extern void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
34                                    unsigned int ctrl_num);
35
36 #define CONFIG_SYS_DDR_CS0_BNDS         0x0000003F
37 #define CONFIG_SYS_DDR_CS0_CONFIG       0x80014202
38 #define CONFIG_SYS_DDR_CS0_CONFIG_2     0x00000000
39 #define CONFIG_SYS_DDR_INIT_ADDR        0x00000000
40 #define CONFIG_SYS_DDR_INIT_EXT_ADDR    0x00000000
41 #define CONFIG_SYS_DDR_MODE_CONTROL     0x00000000
42 #define CONFIG_SYS_DDR_ZQ_CONTROL       0x00000000
43 #define CONFIG_SYS_DDR_WRLVL_CONTROL    0x00000000
44 #define CONFIG_SYS_DDR_SR_CNTR          0x00000000
45 #define CONFIG_SYS_DDR_RCW_1            0x00000000
46 #define CONFIG_SYS_DDR_RCW_2            0x00000000
47 #define CONFIG_SYS_DDR_CONTROL          0x43000000      /* Type = DDR2*/
48 #define CONFIG_SYS_DDR_CONTROL_2        0x24401000
49 #define CONFIG_SYS_DDR_TIMING_4         0x00000000
50 #define CONFIG_SYS_DDR_TIMING_5         0x00000000
51
52 #define CONFIG_SYS_DDR_TIMING_3_400     0x00010000
53 #define CONFIG_SYS_DDR_TIMING_0_400     0x00260802
54 #define CONFIG_SYS_DDR_TIMING_1_400     0x39355322
55 #define CONFIG_SYS_DDR_TIMING_2_400     0x1f9048ca
56 #define CONFIG_SYS_DDR_CLK_CTRL_400     0x02800000
57 #define CONFIG_SYS_DDR_MODE_1_400       0x00480432
58 #define CONFIG_SYS_DDR_MODE_2_400       0x00000000
59 #define CONFIG_SYS_DDR_INTERVAL_400     0x06180100
60
61 #define CONFIG_SYS_DDR_TIMING_3_533     0x00020000
62 #define CONFIG_SYS_DDR_TIMING_0_533     0x00260802
63 #define CONFIG_SYS_DDR_TIMING_1_533     0x4c47c432
64 #define CONFIG_SYS_DDR_TIMING_2_533     0x0f9848ce
65 #define CONFIG_SYS_DDR_CLK_CTRL_533     0x02800000
66 #define CONFIG_SYS_DDR_MODE_1_533       0x00040642
67 #define CONFIG_SYS_DDR_MODE_2_533       0x00000000
68 #define CONFIG_SYS_DDR_INTERVAL_533     0x08200100
69
70 #define CONFIG_SYS_DDR_TIMING_3_667     0x00030000
71 #define CONFIG_SYS_DDR_TIMING_0_667     0x55770802
72 #define CONFIG_SYS_DDR_TIMING_1_667     0x5f599543
73 #define CONFIG_SYS_DDR_TIMING_2_667     0x0fa074d1
74 #define CONFIG_SYS_DDR_CLK_CTRL_667     0x03000000
75 #define CONFIG_SYS_DDR_MODE_1_667       0x00040852
76 #define CONFIG_SYS_DDR_MODE_2_667       0x00000000
77 #define CONFIG_SYS_DDR_INTERVAL_667     0x0a280100
78
79 #define CONFIG_SYS_DDR_TIMING_3_800     0x00040000
80 #define CONFIG_SYS_DDR_TIMING_0_800     0x55770802
81 #define CONFIG_SYS_DDR_TIMING_1_800     0x6f6b6543
82 #define CONFIG_SYS_DDR_TIMING_2_800     0x0fa074d1
83 #define CONFIG_SYS_DDR_CLK_CTRL_800     0x02800000
84 #define CONFIG_SYS_DDR_MODE_1_800       0x00040852
85 #define CONFIG_SYS_DDR_MODE_2_800       0x00000000
86 #define CONFIG_SYS_DDR_INTERVAL_800     0x0a280100
87
88 fsl_ddr_cfg_regs_t ddr_cfg_regs_400 = {
89         .cs[0].bnds = CONFIG_SYS_DDR_CS0_BNDS,
90         .cs[0].config = CONFIG_SYS_DDR_CS0_CONFIG,
91         .cs[0].config_2 = CONFIG_SYS_DDR_CS0_CONFIG_2,
92         .timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3_400,
93         .timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0_400,
94         .timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1_400,
95         .timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2_400,
96         .ddr_sdram_cfg = CONFIG_SYS_DDR_CONTROL,
97         .ddr_sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL_2,
98         .ddr_sdram_mode = CONFIG_SYS_DDR_MODE_1_400,
99         .ddr_sdram_mode_2 = CONFIG_SYS_DDR_MODE_2_400,
100         .ddr_sdram_md_cntl = CONFIG_SYS_DDR_MODE_CONTROL,
101         .ddr_sdram_interval = CONFIG_SYS_DDR_INTERVAL_400,
102         .ddr_data_init = CONFIG_MEM_INIT_VALUE,
103         .ddr_sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL_400,
104         .ddr_init_addr = CONFIG_SYS_DDR_INIT_ADDR,
105         .ddr_init_ext_addr = CONFIG_SYS_DDR_INIT_EXT_ADDR,
106         .timing_cfg_4 = CONFIG_SYS_DDR_TIMING_4,
107         .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5,
108         .ddr_zq_cntl = CONFIG_SYS_DDR_ZQ_CONTROL,
109         .ddr_wrlvl_cntl = CONFIG_SYS_DDR_WRLVL_CONTROL,
110         .ddr_sr_cntr = CONFIG_SYS_DDR_SR_CNTR,
111         .ddr_sdram_rcw_1 = CONFIG_SYS_DDR_RCW_1,
112         .ddr_sdram_rcw_2 = CONFIG_SYS_DDR_RCW_2
113 };
114
115 fsl_ddr_cfg_regs_t ddr_cfg_regs_533 = {
116         .cs[0].bnds = CONFIG_SYS_DDR_CS0_BNDS,
117         .cs[0].config = CONFIG_SYS_DDR_CS0_CONFIG,
118         .cs[0].config_2 = CONFIG_SYS_DDR_CS0_CONFIG_2,
119         .timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3_533,
120         .timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0_533,
121         .timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1_533,
122         .timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2_533,
123         .ddr_sdram_cfg = CONFIG_SYS_DDR_CONTROL,
124         .ddr_sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL_2,
125         .ddr_sdram_mode = CONFIG_SYS_DDR_MODE_1_533,
126         .ddr_sdram_mode_2 = CONFIG_SYS_DDR_MODE_2_533,
127         .ddr_sdram_md_cntl = CONFIG_SYS_DDR_MODE_CONTROL,
128         .ddr_sdram_interval = CONFIG_SYS_DDR_INTERVAL_533,
129         .ddr_data_init = CONFIG_MEM_INIT_VALUE,
130         .ddr_sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL_533,
131         .ddr_init_addr = CONFIG_SYS_DDR_INIT_ADDR,
132         .ddr_init_ext_addr = CONFIG_SYS_DDR_INIT_EXT_ADDR,
133         .timing_cfg_4 = CONFIG_SYS_DDR_TIMING_4,
134         .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5,
135         .ddr_zq_cntl = CONFIG_SYS_DDR_ZQ_CONTROL,
136         .ddr_wrlvl_cntl = CONFIG_SYS_DDR_WRLVL_CONTROL,
137         .ddr_sr_cntr = CONFIG_SYS_DDR_SR_CNTR,
138         .ddr_sdram_rcw_1 = CONFIG_SYS_DDR_RCW_1,
139         .ddr_sdram_rcw_2 = CONFIG_SYS_DDR_RCW_2
140 };
141
142 fsl_ddr_cfg_regs_t ddr_cfg_regs_667 = {
143         .cs[0].bnds = CONFIG_SYS_DDR_CS0_BNDS,
144         .cs[0].config = CONFIG_SYS_DDR_CS0_CONFIG,
145         .cs[0].config_2 = CONFIG_SYS_DDR_CS0_CONFIG_2,
146         .timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3_667,
147         .timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0_667,
148         .timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1_667,
149         .timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2_667,
150         .ddr_sdram_cfg = CONFIG_SYS_DDR_CONTROL,
151         .ddr_sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL_2,
152         .ddr_sdram_mode = CONFIG_SYS_DDR_MODE_1_667,
153         .ddr_sdram_mode_2 = CONFIG_SYS_DDR_MODE_2_667,
154         .ddr_sdram_md_cntl = CONFIG_SYS_DDR_MODE_CONTROL,
155         .ddr_sdram_interval = CONFIG_SYS_DDR_INTERVAL_667,
156         .ddr_data_init = CONFIG_MEM_INIT_VALUE,
157         .ddr_sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL_667,
158         .ddr_init_addr = CONFIG_SYS_DDR_INIT_ADDR,
159         .ddr_init_ext_addr = CONFIG_SYS_DDR_INIT_EXT_ADDR,
160         .timing_cfg_4 = CONFIG_SYS_DDR_TIMING_4,
161         .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5,
162         .ddr_zq_cntl = CONFIG_SYS_DDR_ZQ_CONTROL,
163         .ddr_wrlvl_cntl = CONFIG_SYS_DDR_WRLVL_CONTROL,
164         .ddr_sr_cntr = CONFIG_SYS_DDR_SR_CNTR,
165         .ddr_sdram_rcw_1 = CONFIG_SYS_DDR_RCW_1,
166         .ddr_sdram_rcw_2 = CONFIG_SYS_DDR_RCW_2
167 };
168
169 fsl_ddr_cfg_regs_t ddr_cfg_regs_800 = {
170         .cs[0].bnds = CONFIG_SYS_DDR_CS0_BNDS,
171         .cs[0].config = CONFIG_SYS_DDR_CS0_CONFIG,
172         .cs[0].config_2 = CONFIG_SYS_DDR_CS0_CONFIG_2,
173         .timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3_800,
174         .timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0_800,
175         .timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1_800,
176         .timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2_800,
177         .ddr_sdram_cfg = CONFIG_SYS_DDR_CONTROL,
178         .ddr_sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL_2,
179         .ddr_sdram_mode = CONFIG_SYS_DDR_MODE_1_800,
180         .ddr_sdram_mode_2 = CONFIG_SYS_DDR_MODE_2_800,
181         .ddr_sdram_md_cntl = CONFIG_SYS_DDR_MODE_CONTROL,
182         .ddr_sdram_interval = CONFIG_SYS_DDR_INTERVAL_800,
183         .ddr_data_init = CONFIG_MEM_INIT_VALUE,
184         .ddr_sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL_800,
185         .ddr_init_addr = CONFIG_SYS_DDR_INIT_ADDR,
186         .ddr_init_ext_addr = CONFIG_SYS_DDR_INIT_EXT_ADDR,
187         .timing_cfg_4 = CONFIG_SYS_DDR_TIMING_4,
188         .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5,
189         .ddr_zq_cntl = CONFIG_SYS_DDR_ZQ_CONTROL,
190         .ddr_wrlvl_cntl = CONFIG_SYS_DDR_WRLVL_CONTROL,
191         .ddr_sr_cntr = CONFIG_SYS_DDR_SR_CNTR,
192         .ddr_sdram_rcw_1 = CONFIG_SYS_DDR_RCW_1,
193         .ddr_sdram_rcw_2 = CONFIG_SYS_DDR_RCW_2
194 };
195
196 /*
197  * Fixed sdram init -- doesn't use serial presence detect.
198  */
199
200 phys_size_t fixed_sdram (void)
201 {
202         char buf[32];
203         fsl_ddr_cfg_regs_t ddr_cfg_regs;
204         size_t ddr_size;
205         struct cpu_type *cpu;
206         ulong ddr_freq, ddr_freq_mhz;
207
208         ddr_freq = get_ddr_freq(0);
209         ddr_freq_mhz = ddr_freq / 1000000;
210
211         printf("Configuring DDR for %s MT/s data rate\n",
212                                 strmhz(buf, ddr_freq));
213
214         if(ddr_freq_mhz <= 400)
215                 memcpy(&ddr_cfg_regs, &ddr_cfg_regs_400, sizeof(ddr_cfg_regs));
216         else if(ddr_freq_mhz <= 533)
217                 memcpy(&ddr_cfg_regs, &ddr_cfg_regs_533, sizeof(ddr_cfg_regs));
218         else if(ddr_freq_mhz <= 667)
219                 memcpy(&ddr_cfg_regs, &ddr_cfg_regs_667, sizeof(ddr_cfg_regs));
220         else if(ddr_freq_mhz <= 800)
221                 memcpy(&ddr_cfg_regs, &ddr_cfg_regs_800, sizeof(ddr_cfg_regs));
222         else
223                 panic("Unsupported DDR data rate %s MT/s data rate\n",
224                                         strmhz(buf, ddr_freq));
225
226         cpu = gd->cpu;
227         /* P1020 and it's derivatives support max 32bit DDR width */
228         if(cpu->soc_ver == SVR_P1020 || cpu->soc_ver == SVR_P1020_E ||
229                 cpu->soc_ver == SVR_P1011 || cpu->soc_ver == SVR_P1011_E) {
230                 ddr_cfg_regs.ddr_sdram_cfg |= SDRAM_CFG_32_BE;
231                 ddr_cfg_regs.cs[0].bnds = 0x0000001F;
232                 ddr_size = (CONFIG_SYS_SDRAM_SIZE * 1024 * 1024 / 2);
233         }
234         else
235                 ddr_size = CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
236
237         fsl_ddr_set_memctl_regs(&ddr_cfg_regs, 0);
238
239         set_ddr_laws(0, ddr_size, LAW_TRGT_IF_DDR_1);
240         return ddr_size;
241 }