2 * Copyright 2009 Freescale Semiconductor.
4 * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
6 * See file CREDITS for list of people who contributed to this
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
27 #include <asm/processor.h>
29 #include <asm/immap_85xx.h>
30 #include <asm/fsl_pci.h>
31 #include <asm/fsl_ddr_sdram.h>
33 #include <spd_sdram.h>
37 #include <fdt_support.h>
41 phys_size_t fixed_sdram(void);
43 const qe_iop_conf_t qe_iop_conf_tab[] = {
45 {2, 31, 1, 0, 1}, /* QE_MUX_MDC */
48 {2, 30, 3, 0, 2}, /* QE_MUX_MDIO */
51 {2, 11, 2, 0, 1}, /* CLK12 */
52 {0, 0, 1, 0, 3}, /* ENET1_TXD0_SER1_TXD0 */
53 {0, 1, 1, 0, 3}, /* ENET1_TXD1_SER1_TXD1 */
54 {0, 2, 1, 0, 1}, /* ENET1_TXD2_SER1_TXD2 */
55 {0, 3, 1, 0, 2}, /* ENET1_TXD3_SER1_TXD3 */
56 {0, 6, 2, 0, 3}, /* ENET1_RXD0_SER1_RXD0 */
57 {0, 7, 2, 0, 1}, /* ENET1_RXD1_SER1_RXD1 */
58 {0, 8, 2, 0, 2}, /* ENET1_RXD2_SER1_RXD2 */
59 {0, 9, 2, 0, 2}, /* ENET1_RXD3_SER1_RXD3 */
60 {0, 4, 1, 0, 2}, /* ENET1_TX_EN_SER1_RTS_B */
61 {0, 12, 2, 0, 3}, /* ENET1_RX_DV_SER1_CTS_B */
62 {2, 8, 2, 0, 1}, /* ENET1_GRXCLK */
63 {2, 20, 1, 0, 2}, /* ENET1_GTXCLK */
66 {2, 16, 2, 0, 3}, /* CLK17 */
67 {0, 14, 1, 0, 2}, /* ENET2_TXD0_SER2_TXD0 */
68 {0, 15, 1, 0, 2}, /* ENET2_TXD1_SER2_TXD1 */
69 {0, 16, 1, 0, 1}, /* ENET2_TXD2_SER2_TXD2 */
70 {0, 17, 1, 0, 1}, /* ENET2_TXD3_SER2_TXD3 */
71 {0, 20, 2, 0, 2}, /* ENET2_RXD0_SER2_RXD0 */
72 {0, 21, 2, 0, 1}, /* ENET2_RXD1_SER2_RXD1 */
73 {0, 22, 2, 0, 1}, /* ENET2_RXD2_SER2_RXD2 */
74 {0, 23, 2, 0, 1}, /* ENET2_RXD3_SER2_RXD3 */
75 {0, 18, 1, 0, 2}, /* ENET2_TX_EN_SER2_RTS_B */
76 {0, 26, 2, 0, 3}, /* ENET2_RX_DV_SER2_CTS_B */
77 {2, 3, 2, 0, 1}, /* ENET2_GRXCLK */
78 {2, 2, 1, 0, 2}, /* ENET2_GTXCLK */
81 {2, 11, 2, 0, 1}, /* CLK12 */
82 {0, 29, 1, 0, 2}, /* ENET3_TXD0_SER3_TXD0 */
83 {0, 30, 1, 0, 3}, /* ENET3_TXD1_SER3_TXD1 */
84 {0, 31, 1, 0, 2}, /* ENET3_TXD2_SER3_TXD2 */
85 {1, 0, 1, 0, 3}, /* ENET3_TXD3_SER3_TXD3 */
86 {1, 3, 2, 0, 3}, /* ENET3_RXD0_SER3_RXD0 */
87 {1, 4, 2, 0, 1}, /* ENET3_RXD1_SER3_RXD1 */
88 {1, 5, 2, 0, 2}, /* ENET3_RXD2_SER3_RXD2 */
89 {1, 6, 2, 0, 3}, /* ENET3_RXD3_SER3_RXD3 */
90 {1, 1, 1, 0, 1}, /* ENET3_TX_EN_SER3_RTS_B */
91 {1, 9, 2, 0, 3}, /* ENET3_RX_DV_SER3_CTS_B */
92 {2, 9, 2, 0, 2}, /* ENET3_GRXCLK */
93 {2, 25, 1, 0, 2}, /* ENET3_GTXCLK */
96 {2, 16, 2, 0, 3}, /* CLK17 */
97 {1, 12, 1, 0, 2}, /* ENET4_TXD0_SER4_TXD0 */
98 {1, 13, 1, 0, 2}, /* ENET4_TXD1_SER4_TXD1 */
99 {1, 14, 1, 0, 1}, /* ENET4_TXD2_SER4_TXD2 */
100 {1, 15, 1, 0, 2}, /* ENET4_TXD3_SER4_TXD3 */
101 {1, 18, 2, 0, 2}, /* ENET4_RXD0_SER4_RXD0 */
102 {1, 19, 2, 0, 1}, /* ENET4_RXD1_SER4_RXD1 */
103 {1, 20, 2, 0, 1}, /* ENET4_RXD2_SER4_RXD2 */
104 {1, 21, 2, 0, 2}, /* ENET4_RXD3_SER4_RXD3 */
105 {1, 16, 1, 0, 2}, /* ENET4_TX_EN_SER4_RTS_B */
106 {1, 24, 2, 0, 3}, /* ENET4_RX_DV_SER4_CTS_B */
107 {2, 17, 2, 0, 2}, /* ENET4_GRXCLK */
108 {2, 24, 1, 0, 2}, /* ENET4_GTXCLK */
110 /* UART1 is muxed with QE PortF bit [9-12].*/
111 {5, 12, 2, 0, 3}, /* UART1_SIN */
112 {5, 9, 1, 0, 3}, /* UART1_SOUT */
113 {5, 10, 2, 0, 3}, /* UART1_CTS_B */
114 {5, 11, 1, 0, 2}, /* UART1_RTS_B */
116 {0, 0, 0, 0, QE_IOP_TAB_END} /* END of table */
119 void local_bus_init(void);
121 int board_early_init_f (void)
124 * Initialize local bus.
128 enable_8569mds_flash_write();
131 enable_8569mds_qe_mdio();
134 #if CONFIG_SYS_I2C2_OFFSET
135 /* Enable I2C2 signals instead of SD signals */
136 volatile struct ccsr_gur *gur;
137 gur = (struct ccsr_gur *)(CONFIG_SYS_IMMR + 0xe0000);
138 gur->plppar1 &= ~PLPPAR1_I2C_BIT_MASK;
139 gur->plppar1 |= PLPPAR1_I2C2_VAL;
140 gur->plpdir1 &= ~PLPDIR1_I2C_BIT_MASK;
141 gur->plpdir1 |= PLPDIR1_I2C2_VAL;
143 disable_8569mds_brd_eeprom_write_protect();
149 int checkboard (void)
151 printf ("Board: 8569 MDS\n");
157 initdram(int board_type)
161 puts("Initializing\n");
163 #if defined(CONFIG_DDR_DLL)
165 * Work around to stabilize DDR DLL MSYNC_IN.
166 * Errata DDR9 seems to have been fixed.
167 * This is now the workaround for Errata DDR11:
168 * Override DLL = 1, Course Adj = 1, Tap Select = 0
170 volatile ccsr_gur_t *gur =
171 (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
173 out_be32(&gur->ddrdllcr, 0x81000000);
177 #ifdef CONFIG_SPD_EEPROM
178 dram_size = fsl_ddr_sdram();
180 dram_size = fixed_sdram();
183 dram_size = setup_ddr_tlbs(dram_size / 0x100000);
184 dram_size *= 0x100000;
190 #if !defined(CONFIG_SPD_EEPROM)
191 phys_size_t fixed_sdram(void)
193 volatile ccsr_ddr_t *ddr = (ccsr_ddr_t *)CONFIG_SYS_MPC85xx_DDR_ADDR;
196 out_be32(&ddr->cs0_bnds, CONFIG_SYS_DDR_CS0_BNDS);
197 out_be32(&ddr->cs0_config, CONFIG_SYS_DDR_CS0_CONFIG);
198 out_be32(&ddr->timing_cfg_3, CONFIG_SYS_DDR_TIMING_3);
199 out_be32(&ddr->timing_cfg_0, CONFIG_SYS_DDR_TIMING_0);
200 out_be32(&ddr->timing_cfg_1, CONFIG_SYS_DDR_TIMING_1);
201 out_be32(&ddr->timing_cfg_2, CONFIG_SYS_DDR_TIMING_2);
202 out_be32(&ddr->sdram_cfg, CONFIG_SYS_DDR_SDRAM_CFG);
203 out_be32(&ddr->sdram_cfg_2, CONFIG_SYS_DDR_SDRAM_CFG_2);
204 out_be32(&ddr->sdram_mode, CONFIG_SYS_DDR_SDRAM_MODE);
205 out_be32(&ddr->sdram_mode_2, CONFIG_SYS_DDR_SDRAM_MODE_2);
206 out_be32(&ddr->sdram_interval, CONFIG_SYS_DDR_SDRAM_INTERVAL);
207 out_be32(&ddr->sdram_data_init, CONFIG_SYS_DDR_DATA_INIT);
208 out_be32(&ddr->sdram_clk_cntl, CONFIG_SYS_DDR_SDRAM_CLK_CNTL);
209 out_be32(&ddr->timing_cfg_4, CONFIG_SYS_DDR_TIMING_4);
210 out_be32(&ddr->timing_cfg_5, CONFIG_SYS_DDR_TIMING_5);
211 out_be32(&ddr->ddr_zq_cntl, CONFIG_SYS_DDR_ZQ_CNTL);
212 out_be32(&ddr->ddr_wrlvl_cntl, CONFIG_SYS_DDR_WRLVL_CNTL);
213 out_be32(&ddr->sdram_cfg_2, CONFIG_SYS_DDR_SDRAM_CFG_2);
214 #if defined (CONFIG_DDR_ECC)
215 out_be32(&ddr->err_int_en, CONFIG_SYS_DDR_ERR_INT_EN);
216 out_be32(&ddr->err_disable, CONFIG_SYS_DDR_ERR_DIS);
217 out_be32(&ddr->err_sbe, CONFIG_SYS_DDR_SBE);
221 out_be32(&ddr->sdram_cfg, CONFIG_SYS_DDR_CONTROL);
222 #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
224 debug("DDR - 1st controller: memory initializing\n");
226 * Poll until memory is initialized.
227 * 512 Meg at 400 might hit this 200 times or so.
229 while ((ddr->sdram_cfg_2 & (d_init << 4)) != 0) {
232 debug("DDR: memory initialized\n\n");
235 return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
240 * Initialize Local Bus
245 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
246 volatile ccsr_lbc_t *lbc = (void *)(CONFIG_SYS_MPC85xx_LBC_ADDR);
252 get_sys_info(&sysinfo);
253 clkdiv = (lbc->lcrr & LCRR_CLKDIV) * 2;
254 lbc_hz = sysinfo.freqSystemBus / 1000000 / clkdiv;
256 out_be32(&gur->lbiuiplldcr1, 0x00078080);
258 out_be32(&gur->lbiuiplldcr0, 0x7c0f1bf0);
259 else if (clkdiv == 8)
260 out_be32(&gur->lbiuiplldcr0, 0x6c0f1bf0);
261 else if (clkdiv == 4)
262 out_be32(&gur->lbiuiplldcr0, 0x5c0f1bf0);
264 out_be32(&lbc->lcrr, (u32)in_be32(&lbc->lcrr)| 0x00030000);
268 static struct pci_controller pcie1_hose;
269 #endif /* CONFIG_PCIE1 */
271 int first_free_busno = 0;
277 volatile ccsr_gur_t *gur;
281 gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
282 io_sel = (gur->pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;
283 host_agent = (gur->porbmsr & MPC85xx_PORBMSR_HA) >> 16;
287 volatile ccsr_fsl_pci_t *pci;
288 struct pci_controller *hose;
290 struct pci_region *r;
293 pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE1_ADDR;
295 pcie_ep = (host_agent == 0) || (host_agent == 2 ) || (host_agent == 3);
297 pcie_configured = io_sel >= 1;
299 if (pcie_configured && !(gur->devdisr & MPC85xx_DEVDISR_PCIE)){
300 printf ("\n PCIE connected to slot as %s (base address %x)",
301 pcie_ep ? "End Point" : "Root Complex",
304 if (pci->pme_msg_det) {
305 pci->pme_msg_det = 0xffffffff;
306 debug (" with errors. Clearing. Now 0x%08x",
312 r += fsl_pci_setup_inbound_windows(r);
314 /* outbound memory */
316 CONFIG_SYS_PCIE1_MEM_BUS,
317 CONFIG_SYS_PCIE1_MEM_PHYS,
318 CONFIG_SYS_PCIE1_MEM_SIZE,
323 CONFIG_SYS_PCIE1_IO_BUS,
324 CONFIG_SYS_PCIE1_IO_PHYS,
325 CONFIG_SYS_PCIE1_IO_SIZE,
328 hose->region_count = r - hose->regions;
330 hose->first_busno=first_free_busno;
331 pci_setup_indirect(hose, (int) &pci->cfg_addr,
332 (int) &pci->cfg_data);
335 printf ("PCIE on bus %02x - %02x\n",
336 hose->first_busno,hose->last_busno);
338 first_free_busno=hose->last_busno+1;
341 printf (" PCIE: disabled\n");
345 gur->devdisr |= MPC85xx_DEVDISR_PCIE; /* disable */
348 #endif /* CONFIG_PCI */
350 #if defined(CONFIG_OF_BOARD_SETUP)
351 void ft_board_setup(void *blob, bd_t *bd)
353 ft_cpu_setup(blob, bd);
356 ft_fsl_pci_setup(blob, "pci1", &pcie1_hose);