1 // SPDX-License-Identifier: GPL-2.0+
3 * Copyright (C) 2007 Freescale Semiconductor, Inc.
4 * Kevin Lam <kevin.lam@freescale.com>
5 * Joe D'Abbraccio <joe.d'abbraccio@freescale.com>
13 #include <asm/bitops.h>
14 #include <asm/global_data.h>
16 #include <asm/fsl_mpc83xx_serdes.h>
17 #include <fdt_support.h>
18 #include <spd_sdram.h>
20 #include <fsl_esdhc.h>
21 #include <linux/delay.h>
23 DECLARE_GLOBAL_DATA_PTR;
25 #if defined(CONFIG_SYS_DRAM_TEST)
29 uint *pstart = (uint *) CONFIG_SYS_MEMTEST_START;
30 uint *pend = (uint *) CONFIG_SYS_MEMTEST_END;
33 printf("Testing DRAM from 0x%08x to 0x%08x\n",
34 CONFIG_SYS_MEMTEST_START,
35 CONFIG_SYS_MEMTEST_END);
37 printf("DRAM test phase 1:\n");
38 for (p = pstart; p < pend; p++)
41 for (p = pstart; p < pend; p++) {
42 if (*p != 0xaaaaaaaa) {
43 printf("DRAM test fails at: %08x\n", (uint) p);
48 printf("DRAM test phase 2:\n");
49 for (p = pstart; p < pend; p++)
52 for (p = pstart; p < pend; p++) {
53 if (*p != 0x55555555) {
54 printf("DRAM test fails at: %08x\n", (uint) p);
59 printf("DRAM test passed.\n");
64 #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
65 void ddr_enable_ecc(unsigned int dram_size);
67 int fixed_sdram(void);
71 immap_t *im = (immap_t *) CONFIG_SYS_IMMR;
74 if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32) im)
77 #if defined(CONFIG_SPD_EEPROM)
80 msize = fixed_sdram();
83 #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
84 /* Initialize DDR ECC byte */
85 ddr_enable_ecc(msize * 1024 * 1024);
87 /* return total bus DDR size(bytes) */
88 gd->ram_size = msize * 1024 * 1024;
93 #if !defined(CONFIG_SPD_EEPROM)
94 /*************************************************************************
95 * fixed sdram init -- doesn't use serial presence detect.
96 ************************************************************************/
99 immap_t *im = (immap_t *) CONFIG_SYS_IMMR;
100 u32 msize = CONFIG_SYS_SDRAM_SIZE;
101 u32 msize_log2 = __ilog2(msize);
103 im->sysconf.ddrlaw[0].bar = CONFIG_SYS_SDRAM_BASE & 0xfffff000;
104 im->sysconf.ddrlaw[0].ar = LBLAWAR_EN | (msize_log2 - 1);
106 im->sysconf.ddrcdr = CONFIG_SYS_DDRCDR_VALUE;
109 im->ddr.sdram_clk_cntl = CONFIG_SYS_DDR_SDRAM_CLK_CNTL;
112 im->ddr.csbnds[0].csbnds = CONFIG_SYS_DDR_CS0_BNDS;
113 im->ddr.cs_config[0] = CONFIG_SYS_DDR_CS0_CONFIG;
116 im->ddr.timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
117 im->ddr.timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
118 im->ddr.timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
119 im->ddr.timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
120 im->ddr.sdram_cfg = CONFIG_SYS_DDR_SDRAM_CFG;
121 im->ddr.sdram_cfg2 = CONFIG_SYS_DDR_SDRAM_CFG2;
122 im->ddr.sdram_mode = CONFIG_SYS_DDR_MODE;
123 im->ddr.sdram_mode2 = CONFIG_SYS_DDR_MODE2;
124 im->ddr.sdram_interval = CONFIG_SYS_DDR_INTERVAL;
128 im->ddr.sdram_cfg |= SDRAM_CFG_MEM_EN;
130 return CONFIG_SYS_SDRAM_SIZE >> 20;
132 #endif /*!CONFIG_SYS_SPD_EEPROM */
136 puts("Board: Freescale MPC837xERDB\n");
140 int board_early_init_f(void)
142 immap_t *immr = (immap_t *)CONFIG_SYS_IMMR;
143 #ifdef CONFIG_FSL_SERDES
144 u32 spridr = in_be32(&immr->sysconf.spridr);
146 /* we check only part num, and don't look for CPU revisions */
147 switch (PARTID_NO_E(spridr)) {
149 fsl_setup_serdes(CONFIG_FSL_SERDES1, FSL_SERDES_PROTO_SATA,
150 FSL_SERDES_CLK_100, FSL_SERDES_VDD_1V);
151 fsl_setup_serdes(CONFIG_FSL_SERDES2, FSL_SERDES_PROTO_PEX,
152 FSL_SERDES_CLK_100, FSL_SERDES_VDD_1V);
155 fsl_setup_serdes(CONFIG_FSL_SERDES2, FSL_SERDES_PROTO_PEX,
156 FSL_SERDES_CLK_100, FSL_SERDES_VDD_1V);
159 fsl_setup_serdes(CONFIG_FSL_SERDES1, FSL_SERDES_PROTO_SATA,
160 FSL_SERDES_CLK_100, FSL_SERDES_VDD_1V);
161 fsl_setup_serdes(CONFIG_FSL_SERDES2, FSL_SERDES_PROTO_SATA,
162 FSL_SERDES_CLK_100, FSL_SERDES_VDD_1V);
165 printf("serdes not configured: unknown CPU part number: "
166 "%04x\n", spridr >> 16);
169 #endif /* CONFIG_FSL_SERDES */
171 #ifdef CONFIG_FSL_ESDHC
172 clrsetbits_be32(&immr->sysconf.sicrl, SICRL_USB_B, SICRL_USB_B_SD);
173 clrsetbits_be32(&immr->sysconf.sicrh, SICRH_SPI, SICRH_SPI_SD);
178 #ifdef CONFIG_FSL_ESDHC
179 #if !(CONFIG_IS_ENABLED(DM_MMC) || CONFIG_IS_ENABLED(DM_USB))
180 int board_mmc_init(struct bd_info *bd)
182 struct immap __iomem *im = (struct immap __iomem *)CONFIG_SYS_IMMR;
183 char buffer[HWCONFIG_BUFFER_SIZE] = {0};
184 int esdhc_hwconfig_enabled = 0;
186 if (env_get_f("hwconfig", buffer, sizeof(buffer)) > 0)
187 esdhc_hwconfig_enabled = hwconfig_f("esdhc", buffer);
189 if (esdhc_hwconfig_enabled == 0)
192 clrsetbits_be32(&im->sysconf.sicrl, SICRL_USB_B, SICRL_USB_B_SD);
193 clrsetbits_be32(&im->sysconf.sicrh, SICRH_SPI, SICRH_SPI_SD);
195 return fsl_esdhc_mmc_init(bd);
201 * Miscellaneous late-boot configurations
203 * If a VSC7385 microcode image is present, then upload it.
205 int misc_init_r(void)
209 #ifdef CONFIG_VSC7385_IMAGE
210 if (vsc7385_upload_firmware((void *) CONFIG_VSC7385_IMAGE,
211 CONFIG_VSC7385_IMAGE_SIZE)) {
212 puts("Failure uploading VSC7385 microcode.\n");
220 int board_late_init(void)
222 volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
223 #ifdef CONFIG_USB_HOST
224 clrsetbits_be32(&immap->sysconf.sicrl, SICRL_USB_A, 0x40000000);
229 #if defined(CONFIG_OF_BOARD_SETUP)
231 int ft_board_setup(void *blob, struct bd_info *bd)
234 ft_pci_setup(blob, bd);
236 ft_cpu_setup(blob, bd);
237 fsl_fdt_fixup_dr_usb(blob, bd);
238 fdt_fixup_esdhc(blob, bd);
242 #endif /* CONFIG_OF_BOARD_SETUP */