1 // SPDX-License-Identifier: GPL-2.0+
3 * Copyright 2014 Freescale Semiconductor, Inc.
10 #include <asm/arch/immap_ls102xa.h>
11 #include <asm/arch/clock.h>
12 #include <asm/arch/fsl_serdes.h>
13 #include <asm/arch/ls102xa_soc.h>
14 #include <asm/arch/ls102xa_devdis.h>
21 #include <fsl_devdis.h>
22 #include <fsl_validate.h>
24 #include "../common/sleep.h"
25 #include "../common/qixis.h"
26 #include "ls1021aqds_qixis.h"
31 #define PIN_MUX_SEL_CAN 0x03
32 #define PIN_MUX_SEL_IIC2 0xa0
33 #define PIN_MUX_SEL_RGMII 0x00
34 #define PIN_MUX_SEL_SAI 0x0c
35 #define PIN_MUX_SEL_SDHC 0x00
37 #define SET_SDHC_MUX_SEL(reg, value) ((reg & 0x0f) | value)
38 #define SET_EC_MUX_SEL(reg, value) ((reg & 0xf0) | value)
46 MUX_TYPE_SD_PC_SA_SG_SG,
47 MUX_TYPE_SD_PC_SA_PC_SG,
59 #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
62 #if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_QSPI_BOOT)
66 puts("Board: LS1021AQDS\n");
70 #elif CONFIG_QSPI_BOOT
73 sw = QIXIS_READ(brdcfg[0]);
74 sw = (sw & QIXIS_LBMAP_MASK) >> QIXIS_LBMAP_SHIFT;
77 printf("vBank: %d\n", sw);
85 printf("invalid setting of SW%u\n", QIXIS_LBMAP_SWITCH);
88 #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
89 printf("Sys ID:0x%02x, Sys Ver: 0x%02x\n",
90 QIXIS_READ(id), QIXIS_READ(arch));
92 printf("FPGA: v%d (%s), build %d\n",
93 (int)QIXIS_READ(scver), qixis_read_tag(buf),
94 (int)qixis_read_minor());
100 unsigned long get_board_sys_clk(void)
102 u8 sysclk_conf = QIXIS_READ(brdcfg[1]);
104 switch (sysclk_conf & 0x0f) {
105 case QIXIS_SYSCLK_64:
107 case QIXIS_SYSCLK_83:
109 case QIXIS_SYSCLK_100:
111 case QIXIS_SYSCLK_125:
113 case QIXIS_SYSCLK_133:
115 case QIXIS_SYSCLK_150:
117 case QIXIS_SYSCLK_160:
119 case QIXIS_SYSCLK_166:
125 unsigned long get_board_ddr_clk(void)
127 u8 ddrclk_conf = QIXIS_READ(brdcfg[1]);
129 switch ((ddrclk_conf & 0x30) >> 4) {
130 case QIXIS_DDRCLK_100:
132 case QIXIS_DDRCLK_125:
134 case QIXIS_DDRCLK_133:
140 int select_i2c_ch_pca9547(u8 ch)
144 ret = i2c_write(I2C_MUX_PCA_ADDR_PRI, 0, 1, &ch, 1);
146 puts("PCA: failed to select proper channel\n");
156 * When resuming from deep sleep, the I2C channel may not be
157 * in the default channel. So, switch to the default channel
158 * before accessing DDR SPD.
160 select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT);
161 return fsl_initdram();
164 int board_early_init_f(void)
166 struct ccsr_scfg *scfg = (struct ccsr_scfg *)CONFIG_SYS_FSL_SCFG_ADDR;
168 #ifdef CONFIG_TSEC_ENET
169 /* clear BD & FR bits for BE BD's and frame data */
170 clrbits_be32(&scfg->etsecdmamcr, SCFG_ETSECDMAMCR_LE_BD_FR);
173 #ifdef CONFIG_FSL_IFC
174 init_early_memctl_regs();
179 #if defined(CONFIG_DEEP_SLEEP)
181 fsl_dp_disable_console();
187 #ifdef CONFIG_SPL_BUILD
188 void board_init_f(ulong dummy)
190 #ifdef CONFIG_NAND_BOOT
191 struct ccsr_gur __iomem *gur = (void *)CONFIG_SYS_FSL_GUTS_ADDR;
195 * There is LS1 SoC issue where NOR, FPGA are inaccessible during
196 * NAND boot because IFC signals > IFC_AD7 are not enabled.
197 * This workaround changes RCW source to make all signals enabled.
199 porsr1 = in_be32(&gur->porsr1);
200 pinctl = ((porsr1 & ~(DCFG_CCSR_PORSR1_RCW_MASK)) |
201 DCFG_CCSR_PORSR1_RCW_SRC_I2C);
202 out_be32((unsigned int *)(CONFIG_SYS_DCSR_DCFG_ADDR + DCFG_DCSR_PORCR1),
207 memset(__bss_start, 0, __bss_end - __bss_start);
209 #ifdef CONFIG_FSL_IFC
210 init_early_memctl_regs();
215 #if defined(CONFIG_DEEP_SLEEP)
217 fsl_dp_disable_console();
220 preloader_console_init();
222 #ifdef CONFIG_SPL_I2C_SUPPORT
229 /* Allow OCRAM access permission as R/W */
230 #ifdef CONFIG_LAYERSCAPE_NS_ACCESS
231 enable_layerscape_ns_access();
234 board_init_r(NULL, 0);
238 void config_etseccm_source(int etsec_gtx_125_mux)
240 struct ccsr_scfg *scfg = (struct ccsr_scfg *)CONFIG_SYS_FSL_SCFG_ADDR;
242 switch (etsec_gtx_125_mux) {
244 out_be32(&scfg->etsecmcr, SCFG_ETSECCMCR_GE0_CLK125);
245 debug("etseccm set to GE0_CLK125\n");
249 out_be32(&scfg->etsecmcr, SCFG_ETSECCMCR_GE2_CLK125);
250 debug("etseccm set to GE2_CLK125\n");
254 out_be32(&scfg->etsecmcr, SCFG_ETSECCMCR_GE1_CLK125);
255 debug("etseccm set to GE1_CLK125\n");
259 printf("Error! trying to set etseccm to invalid value\n");
264 int config_board_mux(int ctrl_type)
268 reg12 = QIXIS_READ(brdcfg[12]);
269 reg14 = QIXIS_READ(brdcfg[14]);
273 config_etseccm_source(GE2_CLK125);
274 reg14 = SET_EC_MUX_SEL(reg14, PIN_MUX_SEL_CAN);
277 reg14 = SET_SDHC_MUX_SEL(reg14, PIN_MUX_SEL_IIC2);
280 reg14 = SET_EC_MUX_SEL(reg14, PIN_MUX_SEL_RGMII);
283 config_etseccm_source(GE2_CLK125);
284 reg14 = SET_EC_MUX_SEL(reg14, PIN_MUX_SEL_SAI);
287 reg14 = SET_SDHC_MUX_SEL(reg14, PIN_MUX_SEL_SDHC);
289 case MUX_TYPE_SD_PCI4:
292 case MUX_TYPE_SD_PC_SA_SG_SG:
295 case MUX_TYPE_SD_PC_SA_PC_SG:
298 case MUX_TYPE_SD_PC_SG_SG:
302 printf("Wrong mux interface type\n");
306 QIXIS_WRITE(brdcfg[12], reg12);
307 QIXIS_WRITE(brdcfg[14], reg14);
312 int config_serdes_mux(void)
314 struct ccsr_gur *gur = (struct ccsr_gur *)CONFIG_SYS_FSL_GUTS_ADDR;
317 cfg = in_be32(&gur->rcwsr[4]) & RCWSR4_SRDS1_PRTCL_MASK;
318 cfg >>= RCWSR4_SRDS1_PRTCL_SHIFT;
322 config_board_mux(MUX_TYPE_SD_PCI4);
325 config_board_mux(MUX_TYPE_SD_PC_SA_SG_SG);
328 config_board_mux(MUX_TYPE_SD_PC_SG_SG);
331 config_board_mux(MUX_TYPE_SD_PC_SA_PC_SG);
334 printf("SRDS1 prtcl:0x%x\n", cfg);
341 #ifdef CONFIG_BOARD_LATE_INIT
342 int board_late_init(void)
344 #ifdef CONFIG_CHAIN_OF_TRUST
345 fsl_setenv_chain_of_trust();
352 int misc_init_r(void)
356 /* some signals can not enable simultaneous*/
358 if (hwconfig("sdhc"))
360 if (hwconfig("iic2"))
362 if (conflict_flag > 1) {
363 printf("WARNING: pin conflict !\n");
368 if (hwconfig("rgmii"))
374 if (conflict_flag > 1) {
375 printf("WARNING: pin conflict !\n");
380 config_board_mux(MUX_TYPE_CAN);
381 else if (hwconfig("rgmii"))
382 config_board_mux(MUX_TYPE_RGMII);
383 else if (hwconfig("sai"))
384 config_board_mux(MUX_TYPE_SAI);
386 if (hwconfig("iic2"))
387 config_board_mux(MUX_TYPE_IIC2);
388 else if (hwconfig("sdhc"))
389 config_board_mux(MUX_TYPE_SDHC);
391 #ifdef CONFIG_FSL_DEVICE_DISABLE
392 device_disable(devdis_tbl, ARRAY_SIZE(devdis_tbl));
394 #ifdef CONFIG_FSL_CAAM
402 #ifdef CONFIG_SYS_FSL_ERRATUM_A010315
405 #ifdef CONFIG_SYS_FSL_ERRATUM_A009942
406 erratum_a009942_check_cpo();
409 select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT);
411 #ifndef CONFIG_SYS_FSL_NO_SERDES
416 ls102xa_smmu_stream_id_init();
425 #if defined(CONFIG_DEEP_SLEEP)
426 void board_sleep_prepare(void)
428 #ifdef CONFIG_LAYERSCAPE_NS_ACCESS
429 enable_layerscape_ns_access();
434 int ft_board_setup(void *blob, bd_t *bd)
436 ft_cpu_setup(blob, bd);
439 ft_pci_setup(blob, bd);
445 u8 flash_read8(void *addr)
447 return __raw_readb(addr + 1);
450 void flash_write16(u16 val, void *addr)
452 u16 shftval = (((val >> 8) & 0xff) | ((val << 8) & 0xff00));
454 __raw_writew(shftval, addr);
457 u16 flash_read16(void *addr)
459 u16 val = __raw_readw(addr);
461 return (((val) >> 8) & 0x00ff) | (((val) << 8) & 0xff00);