1 // SPDX-License-Identifier: GPL-2.0+
3 * Copyright 2014 Freescale Semiconductor, Inc.
7 #include <fsl_ddr_sdram.h>
8 #include <fsl_ddr_dimm_params.h>
11 #include <asm/global_data.h>
13 #include <asm/arch/clock.h>
14 #include <linux/delay.h>
17 DECLARE_GLOBAL_DATA_PTR;
19 void fsl_ddr_board_options(memctl_options_t *popts,
21 unsigned int ctrl_num)
23 const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
27 printf("Not supported controller number %d\n", ctrl_num);
35 /* Get clk_adjust, wrlvl_start, wrlvl_ctl, according to the board ddr
36 * freqency and n_banks specified in board_specific_parameters table.
38 ddr_freq = get_ddr_freq(0) / 1000000;
39 while (pbsp->datarate_mhz_high) {
40 if (pbsp->n_ranks == pdimm->n_ranks) {
41 if (ddr_freq <= pbsp->datarate_mhz_high) {
42 popts->clk_adjust = pbsp->clk_adjust;
43 popts->wrlvl_start = pbsp->wrlvl_start;
44 popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
45 popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
46 popts->cpo_override = pbsp->cpo_override;
47 popts->write_data_delay =
48 pbsp->write_data_delay;
57 printf("Error: board specific timing not found for %lu MT/s\n",
59 printf("Trying to use the highest speed (%u) parameters\n",
60 pbsp_highest->datarate_mhz_high);
61 popts->clk_adjust = pbsp_highest->clk_adjust;
62 popts->wrlvl_start = pbsp_highest->wrlvl_start;
63 popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
64 popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
66 panic("DIMM is not supported by this board");
69 debug("Found timing match: n_ranks %d, data rate %d, rank_gb %d\n",
70 pbsp->n_ranks, pbsp->datarate_mhz_high, pbsp->rank_gb);
72 /* force DDR bus width to 32 bits */
73 popts->data_bus_width = 1;
74 popts->otf_burst_chop_en = 0;
75 popts->burst_length = DDR_BL8;
78 * Factors to consider for half-strength driver enable:
79 * - number of DIMMs installed
81 popts->half_strength_driver_enable = 1;
83 * Write leveling override
85 popts->wrlvl_override = 1;
86 popts->wrlvl_sample = 0xf;
89 * Rtt and Rtt_WR override
91 popts->rtt_override = 0;
93 /* Enable ZQ calibration */
96 #ifdef CONFIG_SYS_FSL_DDR4
97 popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_80ohm);
98 popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_80ohm) |
99 DDR_CDR2_VREF_OVRD(70); /* Vref = 70% */
101 popts->cswl_override = DDR_CSWL_CS0;
103 /* optimize cpo for erratum A-009942 */
104 popts->cpo_sample = 0x58;
106 /* DHC_EN =1, ODT = 75 Ohm */
107 popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_75ohm);
108 popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_75ohm);
112 #ifdef CONFIG_SYS_DDR_RAW_TIMING
113 dimm_params_t ddr_raw_timing = {
115 .rank_density = 1073741824u,
116 .capacity = 1073741824u,
117 .primary_sdram_width = 32,
119 .registered_dimm = 0,
123 .n_banks_per_sdram_device = 8,
125 .burst_lengths_bitmask = 0x0c,
128 .caslat_x = 0xfe << 4, /* 5,6,7,8 */
139 .refresh_rate_ps = 7800000,
143 int fsl_ddr_get_dimm_params(dimm_params_t *pdimm,
144 unsigned int controller_number,
145 unsigned int dimm_number)
147 static const char dimm_model[] = "Fixed DDR on board";
149 if (((controller_number == 0) && (dimm_number == 0)) ||
150 ((controller_number == 1) && (dimm_number == 0))) {
151 memcpy(pdimm, &ddr_raw_timing, sizeof(dimm_params_t));
152 memset(pdimm->mpart, 0, sizeof(pdimm->mpart));
153 memcpy(pdimm->mpart, dimm_model, sizeof(dimm_model) - 1);
160 #if defined(CONFIG_DEEP_SLEEP)
161 void board_mem_sleep_setup(void)
163 void __iomem *qixis_base = (void *)QIXIS_BASE;
165 /* does not provide HW signals for power management */
166 clrbits_8(qixis_base + 0x21, 0x2);
171 int fsl_initdram(void)
173 phys_size_t dram_size;
175 #if defined(CONFIG_SPL_BUILD) || !defined(CONFIG_SPL)
176 puts("Initializing DDR....using SPD\n");
177 dram_size = fsl_ddr_sdram();
179 dram_size = fsl_ddr_sdram_size();
182 #if defined(CONFIG_DEEP_SLEEP) && !defined(CONFIG_SPL_BUILD)
186 erratum_a008850_post();
188 gd->ram_size = dram_size;
193 int dram_init_banksize(void)
195 gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
196 gd->bd->bi_dram[0].size = gd->ram_size;