2 * Copyright (C) 2010 Eric C. Cooper <ecc@cmu.edu>
4 * Based on sheevaplug.c originally written by
5 * Prafulla Wadaskar <prafulla@marvell.com>
7 * Marvell Semiconductor <www.marvell.com>
9 * See file CREDITS for list of people who contributed to this
12 * This program is free software; you can redistribute it and/or
13 * modify it under the terms of the GNU General Public License as
14 * published by the Free Software Foundation; either version 2 of
15 * the License, or (at your option) any later version.
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
30 #include <asm/arch/kirkwood.h>
31 #include <asm/arch/mpp.h>
32 #include <asm/arch/cpu.h>
36 DECLARE_GLOBAL_DATA_PTR;
38 int board_early_init_f(void)
41 * default gpio configuration
42 * There are maximum 64 gpios controlled through 2 sets of registers
43 * the below configuration configures mainly initial LED status
45 kw_config_gpio(DOCKSTAR_OE_VAL_LOW,
47 DOCKSTAR_OE_LOW, DOCKSTAR_OE_HIGH);
49 /* Multi-Purpose Pins Functionality configuration */
50 u32 kwmpp_config[] = {
103 kirkwood_mpp_conf(kwmpp_config, NULL);
110 * arch number of board
112 gd->bd->bi_arch_number = MACH_TYPE_DOCKSTAR;
114 /* address of boot parameters */
115 gd->bd->bi_boot_params = kw_sdram_bar(0) + 0x100;
120 #ifdef CONFIG_RESET_PHY_R
121 /* Configure and enable MV88E1116 PHY */
126 char *name = "egiga0";
128 if (miiphy_set_current_dev(name))
131 /* command to read PHY dev address */
132 if (miiphy_read(name, 0xEE, 0xEE, (u16 *) &devadr)) {
133 printf("Err..%s could not read PHY dev address\n",
139 * Enable RGMII delay on Tx and Rx for CPU port
140 * Ref: sec 4.7.2 of chip datasheet
142 miiphy_write(name, devadr, MV88E1116_PGADR_REG, 2);
143 miiphy_read(name, devadr, MV88E1116_MAC_CTRL_REG, ®);
144 reg |= (MV88E1116_RGMII_RXTM_CTRL | MV88E1116_RGMII_TXTM_CTRL);
145 miiphy_write(name, devadr, MV88E1116_MAC_CTRL_REG, reg);
146 miiphy_write(name, devadr, MV88E1116_PGADR_REG, 0);
149 miiphy_reset(name, devadr);
151 printf("88E1116 Initialized on %s\n", name);
153 #endif /* CONFIG_RESET_PHY_R */
155 #define GREEN_LED (1 << 14)
156 #define ORANGE_LED (1 << 15)
157 #define BOTH_LEDS (GREEN_LED | ORANGE_LED)
158 #define NEITHER_LED 0
160 static void set_leds(u32 leds, u32 blinking)
162 struct kwgpio_registers *r = (struct kwgpio_registers *)KW_GPIO1_BASE;
163 u32 oe = readl(&r->oe) | BOTH_LEDS;
164 writel(oe & ~leds, &r->oe); /* active low */
165 u32 bl = readl(&r->blink_en) & ~BOTH_LEDS;
166 writel(bl | blinking, &r->blink_en);
169 void show_boot_progress(int val)
172 case BOOTSTAGE_ID_RUN_OS: /* booting Linux */
173 set_leds(BOTH_LEDS, NEITHER_LED);
175 case BOOTSTAGE_ID_NET_ETH_START: /* Ethernet initialization */
176 set_leds(GREEN_LED, GREEN_LED);
179 if (val < 0) /* error */
180 set_leds(ORANGE_LED, ORANGE_LED);