1 /* BFD support for handling relocation entries.
2 Copyright (C) 1990-2018 Free Software Foundation, Inc.
3 Written by Cygnus Support.
5 This file is part of BFD, the Binary File Descriptor library.
7 This program is free software; you can redistribute it and/or modify
8 it under the terms of the GNU General Public License as published by
9 the Free Software Foundation; either version 3 of the License, or
10 (at your option) any later version.
12 This program is distributed in the hope that it will be useful,
13 but WITHOUT ANY WARRANTY; without even the implied warranty of
14 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 GNU General Public License for more details.
17 You should have received a copy of the GNU General Public License
18 along with this program; if not, write to the Free Software
19 Foundation, Inc., 51 Franklin Street - Fifth Floor, Boston,
20 MA 02110-1301, USA. */
26 BFD maintains relocations in much the same way it maintains
27 symbols: they are left alone until required, then read in
28 en-masse and translated into an internal form. A common
29 routine <<bfd_perform_relocation>> acts upon the
30 canonical form to do the fixup.
32 Relocations are maintained on a per section basis,
33 while symbols are maintained on a per BFD basis.
35 All that a back end has to do to fit the BFD interface is to create
36 a <<struct reloc_cache_entry>> for each relocation
37 in a particular section, and fill in the right bits of the structures.
46 /* DO compile in the reloc_code name table from libbfd.h. */
47 #define _BFD_MAKE_TABLE_bfd_reloc_code_real
57 typedef arelent, howto manager, Relocations, Relocations
62 This is the structure of a relocation entry:
66 .typedef enum bfd_reloc_status
68 . {* No errors detected. Note - the value 2 is used so that it
69 . will not be mistaken for the boolean TRUE or FALSE values. *}
72 . {* The relocation was performed, but there was an overflow. *}
75 . {* The address to relocate was not within the section supplied. *}
76 . bfd_reloc_outofrange,
78 . {* Used by special functions. *}
81 . {* Unsupported relocation size requested. *}
82 . bfd_reloc_notsupported,
87 . {* The symbol to relocate against was undefined. *}
88 . bfd_reloc_undefined,
90 . {* The relocation was performed, but may not be ok. If this type is
91 . returned, the error_message argument to bfd_perform_relocation
95 . bfd_reloc_status_type;
98 .typedef struct reloc_cache_entry
100 . {* A pointer into the canonical table of pointers. *}
101 . struct bfd_symbol **sym_ptr_ptr;
103 . {* offset in section. *}
104 . bfd_size_type address;
106 . {* addend for relocation value. *}
109 . {* Pointer to how to perform the required relocation. *}
110 . reloc_howto_type *howto;
120 Here is a description of each of the fields within an <<arelent>>:
124 The symbol table pointer points to a pointer to the symbol
125 associated with the relocation request. It is the pointer
126 into the table returned by the back end's
127 <<canonicalize_symtab>> action. @xref{Symbols}. The symbol is
128 referenced through a pointer to a pointer so that tools like
129 the linker can fix up all the symbols of the same name by
130 modifying only one pointer. The relocation routine looks in
131 the symbol and uses the base of the section the symbol is
132 attached to and the value of the symbol as the initial
133 relocation offset. If the symbol pointer is zero, then the
134 section provided is looked up.
138 The <<address>> field gives the offset in bytes from the base of
139 the section data which owns the relocation record to the first
140 byte of relocatable information. The actual data relocated
141 will be relative to this point; for example, a relocation
142 type which modifies the bottom two bytes of a four byte word
143 would not touch the first byte pointed to in a big endian
148 The <<addend>> is a value provided by the back end to be added (!)
149 to the relocation offset. Its interpretation is dependent upon
150 the howto. For example, on the 68k the code:
155 | return foo[0x12345678];
158 Could be compiled into:
161 | moveb @@#12345678,d0
166 This could create a reloc pointing to <<foo>>, but leave the
167 offset in the data, something like:
169 |RELOCATION RECORDS FOR [.text]:
173 |00000000 4e56 fffc ; linkw fp,#-4
174 |00000004 1039 1234 5678 ; moveb @@#12345678,d0
175 |0000000a 49c0 ; extbl d0
176 |0000000c 4e5e ; unlk fp
179 Using coff and an 88k, some instructions don't have enough
180 space in them to represent the full address range, and
181 pointers have to be loaded in two parts. So you'd get something like:
183 | or.u r13,r0,hi16(_foo+0x12345678)
184 | ld.b r2,r13,lo16(_foo+0x12345678)
187 This should create two relocs, both pointing to <<_foo>>, and with
188 0x12340000 in their addend field. The data would consist of:
190 |RELOCATION RECORDS FOR [.text]:
192 |00000002 HVRT16 _foo+0x12340000
193 |00000006 LVRT16 _foo+0x12340000
195 |00000000 5da05678 ; or.u r13,r0,0x5678
196 |00000004 1c4d5678 ; ld.b r2,r13,0x5678
197 |00000008 f400c001 ; jmp r1
199 The relocation routine digs out the value from the data, adds
200 it to the addend to get the original offset, and then adds the
201 value of <<_foo>>. Note that all 32 bits have to be kept around
202 somewhere, to cope with carry from bit 15 to bit 16.
204 One further example is the sparc and the a.out format. The
205 sparc has a similar problem to the 88k, in that some
206 instructions don't have room for an entire offset, but on the
207 sparc the parts are created in odd sized lumps. The designers of
208 the a.out format chose to not use the data within the section
209 for storing part of the offset; all the offset is kept within
210 the reloc. Anything in the data should be ignored.
213 | sethi %hi(_foo+0x12345678),%g2
214 | ldsb [%g2+%lo(_foo+0x12345678)],%i0
218 Both relocs contain a pointer to <<foo>>, and the offsets
221 |RELOCATION RECORDS FOR [.text]:
223 |00000004 HI22 _foo+0x12345678
224 |00000008 LO10 _foo+0x12345678
226 |00000000 9de3bf90 ; save %sp,-112,%sp
227 |00000004 05000000 ; sethi %hi(_foo+0),%g2
228 |00000008 f048a000 ; ldsb [%g2+%lo(_foo+0)],%i0
229 |0000000c 81c7e008 ; ret
230 |00000010 81e80000 ; restore
234 The <<howto>> field can be imagined as a
235 relocation instruction. It is a pointer to a structure which
236 contains information on what to do with all of the other
237 information in the reloc record and data section. A back end
238 would normally have a relocation instruction set and turn
239 relocations into pointers to the correct structure on input -
240 but it would be possible to create each howto field on demand.
246 <<enum complain_overflow>>
248 Indicates what sort of overflow checking should be done when
249 performing a relocation.
253 .enum complain_overflow
255 . {* Do not complain on overflow. *}
256 . complain_overflow_dont,
258 . {* Complain if the value overflows when considered as a signed
259 . number one bit larger than the field. ie. A bitfield of N bits
260 . is allowed to represent -2**n to 2**n-1. *}
261 . complain_overflow_bitfield,
263 . {* Complain if the value overflows when considered as a signed
265 . complain_overflow_signed,
267 . {* Complain if the value overflows when considered as an
268 . unsigned number. *}
269 . complain_overflow_unsigned
278 The <<reloc_howto_type>> is a structure which contains all the
279 information that libbfd needs to know to tie up a back end's data.
282 .struct bfd_symbol; {* Forward declaration. *}
284 .struct reloc_howto_struct
286 . {* The type field has mainly a documentary use - the back end can
287 . do what it wants with it, though normally the back end's
288 . external idea of what a reloc number is stored
289 . in this field. For example, a PC relative word relocation
290 . in a coff environment has the type 023 - because that's
291 . what the outside world calls a R_PCRWORD reloc. *}
294 . {* The value the final relocation is shifted right by. This drops
295 . unwanted data from the relocation. *}
296 . unsigned int rightshift;
298 . {* The size of the item to be relocated. This is *not* a
299 . power-of-two measure. To get the number of bytes operated
300 . on by a type of relocation, use bfd_get_reloc_size. *}
303 . {* The number of bits in the item to be relocated. This is used
304 . when doing overflow checking. *}
305 . unsigned int bitsize;
307 . {* The relocation is relative to the field being relocated. *}
308 . bfd_boolean pc_relative;
310 . {* The bit position of the reloc value in the destination.
311 . The relocated value is left shifted by this amount. *}
312 . unsigned int bitpos;
314 . {* What type of overflow error should be checked for when
316 . enum complain_overflow complain_on_overflow;
318 . {* If this field is non null, then the supplied function is
319 . called rather than the normal function. This allows really
320 . strange relocation methods to be accommodated. *}
321 . bfd_reloc_status_type (*special_function)
322 . (bfd *, arelent *, struct bfd_symbol *, void *, asection *,
325 . {* The textual name of the relocation type. *}
328 . {* Some formats record a relocation addend in the section contents
329 . rather than with the relocation. For ELF formats this is the
330 . distinction between USE_REL and USE_RELA (though the code checks
331 . for USE_REL == 1/0). The value of this field is TRUE if the
332 . addend is recorded with the section contents; when performing a
333 . partial link (ld -r) the section contents (the data) will be
334 . modified. The value of this field is FALSE if addends are
335 . recorded with the relocation (in arelent.addend); when performing
336 . a partial link the relocation will be modified.
337 . All relocations for all ELF USE_RELA targets should set this field
338 . to FALSE (values of TRUE should be looked on with suspicion).
339 . However, the converse is not true: not all relocations of all ELF
340 . USE_REL targets set this field to TRUE. Why this is so is peculiar
341 . to each particular target. For relocs that aren't used in partial
342 . links (e.g. GOT stuff) it doesn't matter what this is set to. *}
343 . bfd_boolean partial_inplace;
345 . {* src_mask selects the part of the instruction (or data) to be used
346 . in the relocation sum. If the target relocations don't have an
347 . addend in the reloc, eg. ELF USE_REL, src_mask will normally equal
348 . dst_mask to extract the addend from the section contents. If
349 . relocations do have an addend in the reloc, eg. ELF USE_RELA, this
350 . field should be zero. Non-zero values for ELF USE_RELA targets are
351 . bogus as in those cases the value in the dst_mask part of the
352 . section contents should be treated as garbage. *}
355 . {* dst_mask selects which parts of the instruction (or data) are
356 . replaced with a relocated value. *}
359 . {* When some formats create PC relative instructions, they leave
360 . the value of the pc of the place being relocated in the offset
361 . slot of the instruction, so that a PC relative relocation can
362 . be made just by adding in an ordinary offset (e.g., sun3 a.out).
363 . Some formats leave the displacement part of an instruction
364 . empty (e.g., m88k bcs); this flag signals the fact. *}
365 . bfd_boolean pcrel_offset;
375 The HOWTO define is horrible and will go away.
377 .#define HOWTO(C, R, S, B, P, BI, O, SF, NAME, INPLACE, MASKSRC, MASKDST, PC) \
378 . { (unsigned) C, R, S, B, P, BI, O, SF, NAME, INPLACE, MASKSRC, MASKDST, PC }
381 And will be replaced with the totally magic way. But for the
382 moment, we are compatible, so do it this way.
384 .#define NEWHOWTO(FUNCTION, NAME, SIZE, REL, IN) \
385 . HOWTO (0, 0, SIZE, 0, REL, 0, complain_overflow_dont, FUNCTION, \
386 . NAME, FALSE, 0, 0, IN)
390 This is used to fill in an empty howto entry in an array.
392 .#define EMPTY_HOWTO(C) \
393 . HOWTO ((C), 0, 0, 0, FALSE, 0, complain_overflow_dont, NULL, \
394 . NULL, FALSE, 0, 0, FALSE)
398 Helper routine to turn a symbol into a relocation value.
400 .#define HOWTO_PREPARE(relocation, symbol) \
402 . if (symbol != NULL) \
404 . if (bfd_is_com_section (symbol->section)) \
410 . relocation = symbol->value; \
422 unsigned int bfd_get_reloc_size (reloc_howto_type *);
425 For a reloc_howto_type that operates on a fixed number of bytes,
426 this returns the number of bytes operated on.
430 bfd_get_reloc_size (reloc_howto_type *howto)
452 How relocs are tied together in an <<asection>>:
454 .typedef struct relent_chain
457 . struct relent_chain *next;
463 /* N_ONES produces N one bits, without overflowing machine arithmetic. */
464 #define N_ONES(n) (((((bfd_vma) 1 << ((n) - 1)) - 1) << 1) | 1)
471 bfd_reloc_status_type bfd_check_overflow
472 (enum complain_overflow how,
473 unsigned int bitsize,
474 unsigned int rightshift,
475 unsigned int addrsize,
479 Perform overflow checking on @var{relocation} which has
480 @var{bitsize} significant bits and will be shifted right by
481 @var{rightshift} bits, on a machine with addresses containing
482 @var{addrsize} significant bits. The result is either of
483 @code{bfd_reloc_ok} or @code{bfd_reloc_overflow}.
487 bfd_reloc_status_type
488 bfd_check_overflow (enum complain_overflow how,
489 unsigned int bitsize,
490 unsigned int rightshift,
491 unsigned int addrsize,
494 bfd_vma fieldmask, addrmask, signmask, ss, a;
495 bfd_reloc_status_type flag = bfd_reloc_ok;
497 /* Note: BITSIZE should always be <= ADDRSIZE, but in case it's not,
498 we'll be permissive: extra bits in the field mask will
499 automatically extend the address mask for purposes of the
501 fieldmask = N_ONES (bitsize);
502 signmask = ~fieldmask;
503 addrmask = N_ONES (addrsize) | (fieldmask << rightshift);
504 a = (relocation & addrmask) >> rightshift;
508 case complain_overflow_dont:
511 case complain_overflow_signed:
512 /* If any sign bits are set, all sign bits must be set. That
513 is, A must be a valid negative address after shifting. */
514 signmask = ~ (fieldmask >> 1);
517 case complain_overflow_bitfield:
518 /* Bitfields are sometimes signed, sometimes unsigned. We
519 explicitly allow an address wrap too, which means a bitfield
520 of n bits is allowed to store -2**n to 2**n-1. Thus overflow
521 if the value has some, but not all, bits set outside the
524 if (ss != 0 && ss != ((addrmask >> rightshift) & signmask))
525 flag = bfd_reloc_overflow;
528 case complain_overflow_unsigned:
529 /* We have an overflow if the address does not fit in the field. */
530 if ((a & signmask) != 0)
531 flag = bfd_reloc_overflow;
543 bfd_reloc_offset_in_range
546 bfd_boolean bfd_reloc_offset_in_range
547 (reloc_howto_type *howto,
550 bfd_size_type offset);
553 Returns TRUE if the reloc described by @var{HOWTO} can be
554 applied at @var{OFFSET} octets in @var{SECTION}.
558 /* HOWTO describes a relocation, at offset OCTET. Return whether the
559 relocation field is within SECTION of ABFD. */
562 bfd_reloc_offset_in_range (reloc_howto_type *howto,
567 bfd_size_type octet_end = bfd_get_section_limit_octets (abfd, section);
568 bfd_size_type reloc_size = bfd_get_reloc_size (howto);
570 /* The reloc field must be contained entirely within the section.
571 Allow zero length fields (marker relocs or NONE relocs where no
572 relocation will be performed) at the end of the section. */
573 return octet <= octet_end && octet + reloc_size <= octet_end;
578 bfd_perform_relocation
581 bfd_reloc_status_type bfd_perform_relocation
583 arelent *reloc_entry,
585 asection *input_section,
587 char **error_message);
590 If @var{output_bfd} is supplied to this function, the
591 generated image will be relocatable; the relocations are
592 copied to the output file after they have been changed to
593 reflect the new state of the world. There are two ways of
594 reflecting the results of partial linkage in an output file:
595 by modifying the output data in place, and by modifying the
596 relocation record. Some native formats (e.g., basic a.out and
597 basic coff) have no way of specifying an addend in the
598 relocation type, so the addend has to go in the output data.
599 This is no big deal since in these formats the output data
600 slot will always be big enough for the addend. Complex reloc
601 types with addends were invented to solve just this problem.
602 The @var{error_message} argument is set to an error message if
603 this return @code{bfd_reloc_dangerous}.
607 bfd_reloc_status_type
608 bfd_perform_relocation (bfd *abfd,
609 arelent *reloc_entry,
611 asection *input_section,
613 char **error_message)
616 bfd_reloc_status_type flag = bfd_reloc_ok;
617 bfd_size_type octets;
618 bfd_vma output_base = 0;
619 reloc_howto_type *howto = reloc_entry->howto;
620 asection *reloc_target_output_section;
623 symbol = *(reloc_entry->sym_ptr_ptr);
625 /* If we are not producing relocatable output, return an error if
626 the symbol is not defined. An undefined weak symbol is
627 considered to have a value of zero (SVR4 ABI, p. 4-27). */
628 if (bfd_is_und_section (symbol->section)
629 && (symbol->flags & BSF_WEAK) == 0
630 && output_bfd == NULL)
631 flag = bfd_reloc_undefined;
633 /* If there is a function supplied to handle this relocation type,
634 call it. It'll return `bfd_reloc_continue' if further processing
636 if (howto && howto->special_function)
638 bfd_reloc_status_type cont;
640 /* Note - we do not call bfd_reloc_offset_in_range here as the
641 reloc_entry->address field might actually be valid for the
642 backend concerned. It is up to the special_function itself
643 to call bfd_reloc_offset_in_range if needed. */
644 cont = howto->special_function (abfd, reloc_entry, symbol, data,
645 input_section, output_bfd,
647 if (cont != bfd_reloc_continue)
651 if (bfd_is_abs_section (symbol->section)
652 && output_bfd != NULL)
654 reloc_entry->address += input_section->output_offset;
658 /* PR 17512: file: 0f67f69d. */
660 return bfd_reloc_undefined;
662 /* Is the address of the relocation really within the section? */
663 octets = reloc_entry->address * bfd_octets_per_byte (abfd);
664 if (!bfd_reloc_offset_in_range (howto, abfd, input_section, octets))
665 return bfd_reloc_outofrange;
667 /* Work out which section the relocation is targeted at and the
668 initial relocation command value. */
670 /* Get symbol value. (Common symbols are special.) */
671 if (bfd_is_com_section (symbol->section))
674 relocation = symbol->value;
676 reloc_target_output_section = symbol->section->output_section;
678 /* Convert input-section-relative symbol value to absolute. */
679 if ((output_bfd && ! howto->partial_inplace)
680 || reloc_target_output_section == NULL)
683 output_base = reloc_target_output_section->vma;
685 relocation += output_base + symbol->section->output_offset;
687 /* Add in supplied addend. */
688 relocation += reloc_entry->addend;
690 /* Here the variable relocation holds the final address of the
691 symbol we are relocating against, plus any addend. */
693 if (howto->pc_relative)
695 /* This is a PC relative relocation. We want to set RELOCATION
696 to the distance between the address of the symbol and the
697 location. RELOCATION is already the address of the symbol.
699 We start by subtracting the address of the section containing
702 If pcrel_offset is set, we must further subtract the position
703 of the location within the section. Some targets arrange for
704 the addend to be the negative of the position of the location
705 within the section; for example, i386-aout does this. For
706 i386-aout, pcrel_offset is FALSE. Some other targets do not
707 include the position of the location; for example, m88kbcs,
708 or ELF. For those targets, pcrel_offset is TRUE.
710 If we are producing relocatable output, then we must ensure
711 that this reloc will be correctly computed when the final
712 relocation is done. If pcrel_offset is FALSE we want to wind
713 up with the negative of the location within the section,
714 which means we must adjust the existing addend by the change
715 in the location within the section. If pcrel_offset is TRUE
716 we do not want to adjust the existing addend at all.
718 FIXME: This seems logical to me, but for the case of
719 producing relocatable output it is not what the code
720 actually does. I don't want to change it, because it seems
721 far too likely that something will break. */
724 input_section->output_section->vma + input_section->output_offset;
726 if (howto->pcrel_offset)
727 relocation -= reloc_entry->address;
730 if (output_bfd != NULL)
732 if (! howto->partial_inplace)
734 /* This is a partial relocation, and we want to apply the relocation
735 to the reloc entry rather than the raw data. Modify the reloc
736 inplace to reflect what we now know. */
737 reloc_entry->addend = relocation;
738 reloc_entry->address += input_section->output_offset;
743 /* This is a partial relocation, but inplace, so modify the
746 If we've relocated with a symbol with a section, change
747 into a ref to the section belonging to the symbol. */
749 reloc_entry->address += input_section->output_offset;
752 if (abfd->xvec->flavour == bfd_target_coff_flavour
753 && strcmp (abfd->xvec->name, "coff-Intel-little") != 0
754 && strcmp (abfd->xvec->name, "coff-Intel-big") != 0)
756 /* For m68k-coff, the addend was being subtracted twice during
757 relocation with -r. Removing the line below this comment
758 fixes that problem; see PR 2953.
760 However, Ian wrote the following, regarding removing the line below,
761 which explains why it is still enabled: --djm
763 If you put a patch like that into BFD you need to check all the COFF
764 linkers. I am fairly certain that patch will break coff-i386 (e.g.,
765 SCO); see coff_i386_reloc in coff-i386.c where I worked around the
766 problem in a different way. There may very well be a reason that the
767 code works as it does.
769 Hmmm. The first obvious point is that bfd_perform_relocation should
770 not have any tests that depend upon the flavour. It's seem like
771 entirely the wrong place for such a thing. The second obvious point
772 is that the current code ignores the reloc addend when producing
773 relocatable output for COFF. That's peculiar. In fact, I really
774 have no idea what the point of the line you want to remove is.
776 A typical COFF reloc subtracts the old value of the symbol and adds in
777 the new value to the location in the object file (if it's a pc
778 relative reloc it adds the difference between the symbol value and the
779 location). When relocating we need to preserve that property.
781 BFD handles this by setting the addend to the negative of the old
782 value of the symbol. Unfortunately it handles common symbols in a
783 non-standard way (it doesn't subtract the old value) but that's a
784 different story (we can't change it without losing backward
785 compatibility with old object files) (coff-i386 does subtract the old
786 value, to be compatible with existing coff-i386 targets, like SCO).
788 So everything works fine when not producing relocatable output. When
789 we are producing relocatable output, logically we should do exactly
790 what we do when not producing relocatable output. Therefore, your
791 patch is correct. In fact, it should probably always just set
792 reloc_entry->addend to 0 for all cases, since it is, in fact, going to
793 add the value into the object file. This won't hurt the COFF code,
794 which doesn't use the addend; I'm not sure what it will do to other
795 formats (the thing to check for would be whether any formats both use
796 the addend and set partial_inplace).
798 When I wanted to make coff-i386 produce relocatable output, I ran
799 into the problem that you are running into: I wanted to remove that
800 line. Rather than risk it, I made the coff-i386 relocs use a special
801 function; it's coff_i386_reloc in coff-i386.c. The function
802 specifically adds the addend field into the object file, knowing that
803 bfd_perform_relocation is not going to. If you remove that line, then
804 coff-i386.c will wind up adding the addend field in twice. It's
805 trivial to fix; it just needs to be done.
807 The problem with removing the line is just that it may break some
808 working code. With BFD it's hard to be sure of anything. The right
809 way to deal with this is simply to build and test at least all the
810 supported COFF targets. It should be straightforward if time and disk
811 space consuming. For each target:
813 2) generate some executable, and link it using -r (I would
814 probably use paranoia.o and link against newlib/libc.a, which
815 for all the supported targets would be available in
816 /usr/cygnus/progressive/H-host/target/lib/libc.a).
817 3) make the change to reloc.c
818 4) rebuild the linker
820 6) if the resulting object files are the same, you have at least
822 7) if they are different you have to figure out which version is
825 relocation -= reloc_entry->addend;
826 reloc_entry->addend = 0;
830 reloc_entry->addend = relocation;
835 /* FIXME: This overflow checking is incomplete, because the value
836 might have overflowed before we get here. For a correct check we
837 need to compute the value in a size larger than bitsize, but we
838 can't reasonably do that for a reloc the same size as a host
840 FIXME: We should also do overflow checking on the result after
841 adding in the value contained in the object file. */
842 if (howto->complain_on_overflow != complain_overflow_dont
843 && flag == bfd_reloc_ok)
844 flag = bfd_check_overflow (howto->complain_on_overflow,
847 bfd_arch_bits_per_address (abfd),
850 /* Either we are relocating all the way, or we don't want to apply
851 the relocation to the reloc entry (probably because there isn't
852 any room in the output format to describe addends to relocs). */
854 /* The cast to bfd_vma avoids a bug in the Alpha OSF/1 C compiler
855 (OSF version 1.3, compiler version 3.11). It miscompiles the
869 x <<= (unsigned long) s.i0;
873 printf ("succeeded (%lx)\n", x);
877 relocation >>= (bfd_vma) howto->rightshift;
879 /* Shift everything up to where it's going to be used. */
880 relocation <<= (bfd_vma) howto->bitpos;
882 /* Wait for the day when all have the mask in them. */
885 i instruction to be left alone
886 o offset within instruction
887 r relocation offset to apply
896 (( i i i i i o o o o o from bfd_get<size>
897 and S S S S S) to get the size offset we want
898 + r r r r r r r r r r) to get the final value to place
899 and D D D D D to chop to right size
900 -----------------------
903 ( i i i i i o o o o o from bfd_get<size>
904 and N N N N N ) get instruction
905 -----------------------
911 -----------------------
912 = R R R R R R R R R R put into bfd_put<size>
916 x = ( (x & ~howto->dst_mask) | (((x & howto->src_mask) + relocation) & howto->dst_mask))
922 char x = bfd_get_8 (abfd, (char *) data + octets);
924 bfd_put_8 (abfd, x, (unsigned char *) data + octets);
930 short x = bfd_get_16 (abfd, (bfd_byte *) data + octets);
932 bfd_put_16 (abfd, (bfd_vma) x, (unsigned char *) data + octets);
937 long x = bfd_get_32 (abfd, (bfd_byte *) data + octets);
939 bfd_put_32 (abfd, (bfd_vma) x, (bfd_byte *) data + octets);
944 long x = bfd_get_32 (abfd, (bfd_byte *) data + octets);
945 relocation = -relocation;
947 bfd_put_32 (abfd, (bfd_vma) x, (bfd_byte *) data + octets);
953 long x = bfd_get_16 (abfd, (bfd_byte *) data + octets);
954 relocation = -relocation;
956 bfd_put_16 (abfd, (bfd_vma) x, (bfd_byte *) data + octets);
967 bfd_vma x = bfd_get_64 (abfd, (bfd_byte *) data + octets);
969 bfd_put_64 (abfd, x, (bfd_byte *) data + octets);
976 return bfd_reloc_other;
984 bfd_install_relocation
987 bfd_reloc_status_type bfd_install_relocation
989 arelent *reloc_entry,
990 void *data, bfd_vma data_start,
991 asection *input_section,
992 char **error_message);
995 This looks remarkably like <<bfd_perform_relocation>>, except it
996 does not expect that the section contents have been filled in.
997 I.e., it's suitable for use when creating, rather than applying
1000 For now, this function should be considered reserved for the
1004 bfd_reloc_status_type
1005 bfd_install_relocation (bfd *abfd,
1006 arelent *reloc_entry,
1008 bfd_vma data_start_offset,
1009 asection *input_section,
1010 char **error_message)
1013 bfd_reloc_status_type flag = bfd_reloc_ok;
1014 bfd_size_type octets;
1015 bfd_vma output_base = 0;
1016 reloc_howto_type *howto = reloc_entry->howto;
1017 asection *reloc_target_output_section;
1021 symbol = *(reloc_entry->sym_ptr_ptr);
1023 /* If there is a function supplied to handle this relocation type,
1024 call it. It'll return `bfd_reloc_continue' if further processing
1026 if (howto && howto->special_function)
1028 bfd_reloc_status_type cont;
1030 /* Note - we do not call bfd_reloc_offset_in_range here as the
1031 reloc_entry->address field might actually be valid for the
1032 backend concerned. It is up to the special_function itself
1033 to call bfd_reloc_offset_in_range if needed. */
1034 /* XXX - The special_function calls haven't been fixed up to deal
1035 with creating new relocations and section contents. */
1036 cont = howto->special_function (abfd, reloc_entry, symbol,
1037 /* XXX - Non-portable! */
1038 ((bfd_byte *) data_start
1039 - data_start_offset),
1040 input_section, abfd, error_message);
1041 if (cont != bfd_reloc_continue)
1045 if (bfd_is_abs_section (symbol->section))
1047 reloc_entry->address += input_section->output_offset;
1048 return bfd_reloc_ok;
1051 /* No need to check for howto != NULL if !bfd_is_abs_section as
1052 it will have been checked in `bfd_perform_relocation already'. */
1054 /* Is the address of the relocation really within the section? */
1055 octets = reloc_entry->address * bfd_octets_per_byte (abfd);
1056 if (!bfd_reloc_offset_in_range (howto, abfd, input_section, octets))
1057 return bfd_reloc_outofrange;
1059 /* Work out which section the relocation is targeted at and the
1060 initial relocation command value. */
1062 /* Get symbol value. (Common symbols are special.) */
1063 if (bfd_is_com_section (symbol->section))
1066 relocation = symbol->value;
1068 reloc_target_output_section = symbol->section->output_section;
1070 /* Convert input-section-relative symbol value to absolute. */
1071 if (! howto->partial_inplace)
1074 output_base = reloc_target_output_section->vma;
1076 relocation += output_base + symbol->section->output_offset;
1078 /* Add in supplied addend. */
1079 relocation += reloc_entry->addend;
1081 /* Here the variable relocation holds the final address of the
1082 symbol we are relocating against, plus any addend. */
1084 if (howto->pc_relative)
1086 /* This is a PC relative relocation. We want to set RELOCATION
1087 to the distance between the address of the symbol and the
1088 location. RELOCATION is already the address of the symbol.
1090 We start by subtracting the address of the section containing
1093 If pcrel_offset is set, we must further subtract the position
1094 of the location within the section. Some targets arrange for
1095 the addend to be the negative of the position of the location
1096 within the section; for example, i386-aout does this. For
1097 i386-aout, pcrel_offset is FALSE. Some other targets do not
1098 include the position of the location; for example, m88kbcs,
1099 or ELF. For those targets, pcrel_offset is TRUE.
1101 If we are producing relocatable output, then we must ensure
1102 that this reloc will be correctly computed when the final
1103 relocation is done. If pcrel_offset is FALSE we want to wind
1104 up with the negative of the location within the section,
1105 which means we must adjust the existing addend by the change
1106 in the location within the section. If pcrel_offset is TRUE
1107 we do not want to adjust the existing addend at all.
1109 FIXME: This seems logical to me, but for the case of
1110 producing relocatable output it is not what the code
1111 actually does. I don't want to change it, because it seems
1112 far too likely that something will break. */
1115 input_section->output_section->vma + input_section->output_offset;
1117 if (howto->pcrel_offset && howto->partial_inplace)
1118 relocation -= reloc_entry->address;
1121 if (! howto->partial_inplace)
1123 /* This is a partial relocation, and we want to apply the relocation
1124 to the reloc entry rather than the raw data. Modify the reloc
1125 inplace to reflect what we now know. */
1126 reloc_entry->addend = relocation;
1127 reloc_entry->address += input_section->output_offset;
1132 /* This is a partial relocation, but inplace, so modify the
1135 If we've relocated with a symbol with a section, change
1136 into a ref to the section belonging to the symbol. */
1137 reloc_entry->address += input_section->output_offset;
1140 if (abfd->xvec->flavour == bfd_target_coff_flavour
1141 && strcmp (abfd->xvec->name, "coff-Intel-little") != 0
1142 && strcmp (abfd->xvec->name, "coff-Intel-big") != 0)
1145 /* For m68k-coff, the addend was being subtracted twice during
1146 relocation with -r. Removing the line below this comment
1147 fixes that problem; see PR 2953.
1149 However, Ian wrote the following, regarding removing the line below,
1150 which explains why it is still enabled: --djm
1152 If you put a patch like that into BFD you need to check all the COFF
1153 linkers. I am fairly certain that patch will break coff-i386 (e.g.,
1154 SCO); see coff_i386_reloc in coff-i386.c where I worked around the
1155 problem in a different way. There may very well be a reason that the
1156 code works as it does.
1158 Hmmm. The first obvious point is that bfd_install_relocation should
1159 not have any tests that depend upon the flavour. It's seem like
1160 entirely the wrong place for such a thing. The second obvious point
1161 is that the current code ignores the reloc addend when producing
1162 relocatable output for COFF. That's peculiar. In fact, I really
1163 have no idea what the point of the line you want to remove is.
1165 A typical COFF reloc subtracts the old value of the symbol and adds in
1166 the new value to the location in the object file (if it's a pc
1167 relative reloc it adds the difference between the symbol value and the
1168 location). When relocating we need to preserve that property.
1170 BFD handles this by setting the addend to the negative of the old
1171 value of the symbol. Unfortunately it handles common symbols in a
1172 non-standard way (it doesn't subtract the old value) but that's a
1173 different story (we can't change it without losing backward
1174 compatibility with old object files) (coff-i386 does subtract the old
1175 value, to be compatible with existing coff-i386 targets, like SCO).
1177 So everything works fine when not producing relocatable output. When
1178 we are producing relocatable output, logically we should do exactly
1179 what we do when not producing relocatable output. Therefore, your
1180 patch is correct. In fact, it should probably always just set
1181 reloc_entry->addend to 0 for all cases, since it is, in fact, going to
1182 add the value into the object file. This won't hurt the COFF code,
1183 which doesn't use the addend; I'm not sure what it will do to other
1184 formats (the thing to check for would be whether any formats both use
1185 the addend and set partial_inplace).
1187 When I wanted to make coff-i386 produce relocatable output, I ran
1188 into the problem that you are running into: I wanted to remove that
1189 line. Rather than risk it, I made the coff-i386 relocs use a special
1190 function; it's coff_i386_reloc in coff-i386.c. The function
1191 specifically adds the addend field into the object file, knowing that
1192 bfd_install_relocation is not going to. If you remove that line, then
1193 coff-i386.c will wind up adding the addend field in twice. It's
1194 trivial to fix; it just needs to be done.
1196 The problem with removing the line is just that it may break some
1197 working code. With BFD it's hard to be sure of anything. The right
1198 way to deal with this is simply to build and test at least all the
1199 supported COFF targets. It should be straightforward if time and disk
1200 space consuming. For each target:
1202 2) generate some executable, and link it using -r (I would
1203 probably use paranoia.o and link against newlib/libc.a, which
1204 for all the supported targets would be available in
1205 /usr/cygnus/progressive/H-host/target/lib/libc.a).
1206 3) make the change to reloc.c
1207 4) rebuild the linker
1209 6) if the resulting object files are the same, you have at least
1211 7) if they are different you have to figure out which version is
1213 relocation -= reloc_entry->addend;
1214 /* FIXME: There should be no target specific code here... */
1215 if (strcmp (abfd->xvec->name, "coff-z8k") != 0)
1216 reloc_entry->addend = 0;
1220 reloc_entry->addend = relocation;
1224 /* FIXME: This overflow checking is incomplete, because the value
1225 might have overflowed before we get here. For a correct check we
1226 need to compute the value in a size larger than bitsize, but we
1227 can't reasonably do that for a reloc the same size as a host
1229 FIXME: We should also do overflow checking on the result after
1230 adding in the value contained in the object file. */
1231 if (howto->complain_on_overflow != complain_overflow_dont)
1232 flag = bfd_check_overflow (howto->complain_on_overflow,
1235 bfd_arch_bits_per_address (abfd),
1238 /* Either we are relocating all the way, or we don't want to apply
1239 the relocation to the reloc entry (probably because there isn't
1240 any room in the output format to describe addends to relocs). */
1242 /* The cast to bfd_vma avoids a bug in the Alpha OSF/1 C compiler
1243 (OSF version 1.3, compiler version 3.11). It miscompiles the
1257 x <<= (unsigned long) s.i0;
1259 printf ("failed\n");
1261 printf ("succeeded (%lx)\n", x);
1265 relocation >>= (bfd_vma) howto->rightshift;
1267 /* Shift everything up to where it's going to be used. */
1268 relocation <<= (bfd_vma) howto->bitpos;
1270 /* Wait for the day when all have the mask in them. */
1273 i instruction to be left alone
1274 o offset within instruction
1275 r relocation offset to apply
1284 (( i i i i i o o o o o from bfd_get<size>
1285 and S S S S S) to get the size offset we want
1286 + r r r r r r r r r r) to get the final value to place
1287 and D D D D D to chop to right size
1288 -----------------------
1291 ( i i i i i o o o o o from bfd_get<size>
1292 and N N N N N ) get instruction
1293 -----------------------
1299 -----------------------
1300 = R R R R R R R R R R put into bfd_put<size>
1304 x = ( (x & ~howto->dst_mask) | (((x & howto->src_mask) + relocation) & howto->dst_mask))
1306 data = (bfd_byte *) data_start + (octets - data_start_offset);
1308 switch (howto->size)
1312 char x = bfd_get_8 (abfd, data);
1314 bfd_put_8 (abfd, x, data);
1320 short x = bfd_get_16 (abfd, data);
1322 bfd_put_16 (abfd, (bfd_vma) x, data);
1327 long x = bfd_get_32 (abfd, data);
1329 bfd_put_32 (abfd, (bfd_vma) x, data);
1334 long x = bfd_get_32 (abfd, data);
1335 relocation = -relocation;
1337 bfd_put_32 (abfd, (bfd_vma) x, data);
1347 bfd_vma x = bfd_get_64 (abfd, data);
1349 bfd_put_64 (abfd, x, data);
1353 return bfd_reloc_other;
1359 /* This relocation routine is used by some of the backend linkers.
1360 They do not construct asymbol or arelent structures, so there is no
1361 reason for them to use bfd_perform_relocation. Also,
1362 bfd_perform_relocation is so hacked up it is easier to write a new
1363 function than to try to deal with it.
1365 This routine does a final relocation. Whether it is useful for a
1366 relocatable link depends upon how the object format defines
1369 FIXME: This routine ignores any special_function in the HOWTO,
1370 since the existing special_function values have been written for
1371 bfd_perform_relocation.
1373 HOWTO is the reloc howto information.
1374 INPUT_BFD is the BFD which the reloc applies to.
1375 INPUT_SECTION is the section which the reloc applies to.
1376 CONTENTS is the contents of the section.
1377 ADDRESS is the address of the reloc within INPUT_SECTION.
1378 VALUE is the value of the symbol the reloc refers to.
1379 ADDEND is the addend of the reloc. */
1381 bfd_reloc_status_type
1382 _bfd_final_link_relocate (reloc_howto_type *howto,
1384 asection *input_section,
1391 bfd_size_type octets = address * bfd_octets_per_byte (input_bfd);
1393 /* Sanity check the address. */
1394 if (!bfd_reloc_offset_in_range (howto, input_bfd, input_section, octets))
1395 return bfd_reloc_outofrange;
1397 /* This function assumes that we are dealing with a basic relocation
1398 against a symbol. We want to compute the value of the symbol to
1399 relocate to. This is just VALUE, the value of the symbol, plus
1400 ADDEND, any addend associated with the reloc. */
1401 relocation = value + addend;
1403 /* If the relocation is PC relative, we want to set RELOCATION to
1404 the distance between the symbol (currently in RELOCATION) and the
1405 location we are relocating. Some targets (e.g., i386-aout)
1406 arrange for the contents of the section to be the negative of the
1407 offset of the location within the section; for such targets
1408 pcrel_offset is FALSE. Other targets (e.g., m88kbcs or ELF)
1409 simply leave the contents of the section as zero; for such
1410 targets pcrel_offset is TRUE. If pcrel_offset is FALSE we do not
1411 need to subtract out the offset of the location within the
1412 section (which is just ADDRESS). */
1413 if (howto->pc_relative)
1415 relocation -= (input_section->output_section->vma
1416 + input_section->output_offset);
1417 if (howto->pcrel_offset)
1418 relocation -= address;
1421 return _bfd_relocate_contents (howto, input_bfd, relocation,
1423 + address * bfd_octets_per_byte (input_bfd));
1426 /* Relocate a given location using a given value and howto. */
1428 bfd_reloc_status_type
1429 _bfd_relocate_contents (reloc_howto_type *howto,
1436 bfd_reloc_status_type flag;
1437 unsigned int rightshift = howto->rightshift;
1438 unsigned int bitpos = howto->bitpos;
1440 /* If the size is negative, negate RELOCATION. This isn't very
1442 if (howto->size < 0)
1443 relocation = -relocation;
1445 /* Get the value we are going to relocate. */
1446 size = bfd_get_reloc_size (howto);
1452 return bfd_reloc_ok;
1454 x = bfd_get_8 (input_bfd, location);
1457 x = bfd_get_16 (input_bfd, location);
1460 x = bfd_get_32 (input_bfd, location);
1464 x = bfd_get_64 (input_bfd, location);
1471 /* Check for overflow. FIXME: We may drop bits during the addition
1472 which we don't check for. We must either check at every single
1473 operation, which would be tedious, or we must do the computations
1474 in a type larger than bfd_vma, which would be inefficient. */
1475 flag = bfd_reloc_ok;
1476 if (howto->complain_on_overflow != complain_overflow_dont)
1478 bfd_vma addrmask, fieldmask, signmask, ss;
1481 /* Get the values to be added together. For signed and unsigned
1482 relocations, we assume that all values should be truncated to
1483 the size of an address. For bitfields, all the bits matter.
1484 See also bfd_check_overflow. */
1485 fieldmask = N_ONES (howto->bitsize);
1486 signmask = ~fieldmask;
1487 addrmask = (N_ONES (bfd_arch_bits_per_address (input_bfd))
1488 | (fieldmask << rightshift));
1489 a = (relocation & addrmask) >> rightshift;
1490 b = (x & howto->src_mask & addrmask) >> bitpos;
1491 addrmask >>= rightshift;
1493 switch (howto->complain_on_overflow)
1495 case complain_overflow_signed:
1496 /* If any sign bits are set, all sign bits must be set.
1497 That is, A must be a valid negative address after
1499 signmask = ~(fieldmask >> 1);
1502 case complain_overflow_bitfield:
1503 /* Much like the signed check, but for a field one bit
1504 wider. We allow a bitfield to represent numbers in the
1505 range -2**n to 2**n-1, where n is the number of bits in the
1506 field. Note that when bfd_vma is 32 bits, a 32-bit reloc
1507 can't overflow, which is exactly what we want. */
1509 if (ss != 0 && ss != (addrmask & signmask))
1510 flag = bfd_reloc_overflow;
1512 /* We only need this next bit of code if the sign bit of B
1513 is below the sign bit of A. This would only happen if
1514 SRC_MASK had fewer bits than BITSIZE. Note that if
1515 SRC_MASK has more bits than BITSIZE, we can get into
1516 trouble; we would need to verify that B is in range, as
1517 we do for A above. */
1518 ss = ((~howto->src_mask) >> 1) & howto->src_mask;
1521 /* Set all the bits above the sign bit. */
1524 /* Now we can do the addition. */
1527 /* See if the result has the correct sign. Bits above the
1528 sign bit are junk now; ignore them. If the sum is
1529 positive, make sure we did not have all negative inputs;
1530 if the sum is negative, make sure we did not have all
1531 positive inputs. The test below looks only at the sign
1532 bits, and it really just
1533 SIGN (A) == SIGN (B) && SIGN (A) != SIGN (SUM)
1535 We mask with addrmask here to explicitly allow an address
1536 wrap-around. The Linux kernel relies on it, and it is
1537 the only way to write assembler code which can run when
1538 loaded at a location 0x80000000 away from the location at
1539 which it is linked. */
1540 if (((~(a ^ b)) & (a ^ sum)) & signmask & addrmask)
1541 flag = bfd_reloc_overflow;
1544 case complain_overflow_unsigned:
1545 /* Checking for an unsigned overflow is relatively easy:
1546 trim the addresses and add, and trim the result as well.
1547 Overflow is normally indicated when the result does not
1548 fit in the field. However, we also need to consider the
1549 case when, e.g., fieldmask is 0x7fffffff or smaller, an
1550 input is 0x80000000, and bfd_vma is only 32 bits; then we
1551 will get sum == 0, but there is an overflow, since the
1552 inputs did not fit in the field. Instead of doing a
1553 separate test, we can check for this by or-ing in the
1554 operands when testing for the sum overflowing its final
1556 sum = (a + b) & addrmask;
1557 if ((a | b | sum) & signmask)
1558 flag = bfd_reloc_overflow;
1566 /* Put RELOCATION in the right bits. */
1567 relocation >>= (bfd_vma) rightshift;
1568 relocation <<= (bfd_vma) bitpos;
1570 /* Add RELOCATION to the right bits of X. */
1571 x = ((x & ~howto->dst_mask)
1572 | (((x & howto->src_mask) + relocation) & howto->dst_mask));
1574 /* Put the relocated value back in the object file. */
1580 bfd_put_8 (input_bfd, x, location);
1583 bfd_put_16 (input_bfd, x, location);
1586 bfd_put_32 (input_bfd, x, location);
1590 bfd_put_64 (input_bfd, x, location);
1600 /* Clear a given location using a given howto, by applying a fixed relocation
1601 value and discarding any in-place addend. This is used for fixed-up
1602 relocations against discarded symbols, to make ignorable debug or unwind
1603 information more obvious. */
1606 _bfd_clear_contents (reloc_howto_type *howto,
1608 asection *input_section,
1614 /* Get the value we are going to relocate. */
1615 size = bfd_get_reloc_size (howto);
1623 x = bfd_get_8 (input_bfd, location);
1626 x = bfd_get_16 (input_bfd, location);
1629 x = bfd_get_32 (input_bfd, location);
1633 x = bfd_get_64 (input_bfd, location);
1640 /* Zero out the unwanted bits of X. */
1641 x &= ~howto->dst_mask;
1643 /* For a range list, use 1 instead of 0 as placeholder. 0
1644 would terminate the list, hiding any later entries. */
1645 if (strcmp (bfd_get_section_name (input_bfd, input_section),
1646 ".debug_ranges") == 0
1647 && (howto->dst_mask & 1) != 0)
1650 /* Put the relocated value back in the object file. */
1657 bfd_put_8 (input_bfd, x, location);
1660 bfd_put_16 (input_bfd, x, location);
1663 bfd_put_32 (input_bfd, x, location);
1667 bfd_put_64 (input_bfd, x, location);
1678 howto manager, , typedef arelent, Relocations
1683 When an application wants to create a relocation, but doesn't
1684 know what the target machine might call it, it can find out by
1685 using this bit of code.
1694 The insides of a reloc code. The idea is that, eventually, there
1695 will be one enumerator for every type of relocation we ever do.
1696 Pass one of these values to <<bfd_reloc_type_lookup>>, and it'll
1697 return a howto pointer.
1699 This does mean that the application must determine the correct
1700 enumerator value; you can't get a howto pointer from a random set
1721 Basic absolute relocations of N bits.
1736 PC-relative relocations. Sometimes these are relative to the address
1737 of the relocation itself; sometimes they are relative to the start of
1738 the section containing the relocation. It depends on the specific target.
1743 Section relative relocations. Some targets need this for DWARF2.
1746 BFD_RELOC_32_GOT_PCREL
1748 BFD_RELOC_16_GOT_PCREL
1750 BFD_RELOC_8_GOT_PCREL
1756 BFD_RELOC_LO16_GOTOFF
1758 BFD_RELOC_HI16_GOTOFF
1760 BFD_RELOC_HI16_S_GOTOFF
1764 BFD_RELOC_64_PLT_PCREL
1766 BFD_RELOC_32_PLT_PCREL
1768 BFD_RELOC_24_PLT_PCREL
1770 BFD_RELOC_16_PLT_PCREL
1772 BFD_RELOC_8_PLT_PCREL
1780 BFD_RELOC_LO16_PLTOFF
1782 BFD_RELOC_HI16_PLTOFF
1784 BFD_RELOC_HI16_S_PLTOFF
1798 BFD_RELOC_68K_GLOB_DAT
1800 BFD_RELOC_68K_JMP_SLOT
1802 BFD_RELOC_68K_RELATIVE
1804 BFD_RELOC_68K_TLS_GD32
1806 BFD_RELOC_68K_TLS_GD16
1808 BFD_RELOC_68K_TLS_GD8
1810 BFD_RELOC_68K_TLS_LDM32
1812 BFD_RELOC_68K_TLS_LDM16
1814 BFD_RELOC_68K_TLS_LDM8
1816 BFD_RELOC_68K_TLS_LDO32
1818 BFD_RELOC_68K_TLS_LDO16
1820 BFD_RELOC_68K_TLS_LDO8
1822 BFD_RELOC_68K_TLS_IE32
1824 BFD_RELOC_68K_TLS_IE16
1826 BFD_RELOC_68K_TLS_IE8
1828 BFD_RELOC_68K_TLS_LE32
1830 BFD_RELOC_68K_TLS_LE16
1832 BFD_RELOC_68K_TLS_LE8
1834 Relocations used by 68K ELF.
1837 BFD_RELOC_32_BASEREL
1839 BFD_RELOC_16_BASEREL
1841 BFD_RELOC_LO16_BASEREL
1843 BFD_RELOC_HI16_BASEREL
1845 BFD_RELOC_HI16_S_BASEREL
1851 Linkage-table relative.
1856 Absolute 8-bit relocation, but used to form an address like 0xFFnn.
1859 BFD_RELOC_32_PCREL_S2
1861 BFD_RELOC_16_PCREL_S2
1863 BFD_RELOC_23_PCREL_S2
1865 These PC-relative relocations are stored as word displacements --
1866 i.e., byte displacements shifted right two bits. The 30-bit word
1867 displacement (<<32_PCREL_S2>> -- 32 bits, shifted 2) is used on the
1868 SPARC. (SPARC tools generally refer to this as <<WDISP30>>.) The
1869 signed 16-bit displacement is used on the MIPS, and the 23-bit
1870 displacement is used on the Alpha.
1877 High 22 bits and low 10 bits of 32-bit value, placed into lower bits of
1878 the target word. These are used on the SPARC.
1885 For systems that allocate a Global Pointer register, these are
1886 displacements off that register. These relocation types are
1887 handled specially, because the value the register will have is
1888 decided relatively late.
1893 BFD_RELOC_SPARC_WDISP22
1899 BFD_RELOC_SPARC_GOT10
1901 BFD_RELOC_SPARC_GOT13
1903 BFD_RELOC_SPARC_GOT22
1905 BFD_RELOC_SPARC_PC10
1907 BFD_RELOC_SPARC_PC22
1909 BFD_RELOC_SPARC_WPLT30
1911 BFD_RELOC_SPARC_COPY
1913 BFD_RELOC_SPARC_GLOB_DAT
1915 BFD_RELOC_SPARC_JMP_SLOT
1917 BFD_RELOC_SPARC_RELATIVE
1919 BFD_RELOC_SPARC_UA16
1921 BFD_RELOC_SPARC_UA32
1923 BFD_RELOC_SPARC_UA64
1925 BFD_RELOC_SPARC_GOTDATA_HIX22
1927 BFD_RELOC_SPARC_GOTDATA_LOX10
1929 BFD_RELOC_SPARC_GOTDATA_OP_HIX22
1931 BFD_RELOC_SPARC_GOTDATA_OP_LOX10
1933 BFD_RELOC_SPARC_GOTDATA_OP
1935 BFD_RELOC_SPARC_JMP_IREL
1937 BFD_RELOC_SPARC_IRELATIVE
1939 SPARC ELF relocations. There is probably some overlap with other
1940 relocation types already defined.
1943 BFD_RELOC_SPARC_BASE13
1945 BFD_RELOC_SPARC_BASE22
1947 I think these are specific to SPARC a.out (e.g., Sun 4).
1957 BFD_RELOC_SPARC_OLO10
1959 BFD_RELOC_SPARC_HH22
1961 BFD_RELOC_SPARC_HM10
1963 BFD_RELOC_SPARC_LM22
1965 BFD_RELOC_SPARC_PC_HH22
1967 BFD_RELOC_SPARC_PC_HM10
1969 BFD_RELOC_SPARC_PC_LM22
1971 BFD_RELOC_SPARC_WDISP16
1973 BFD_RELOC_SPARC_WDISP19
1981 BFD_RELOC_SPARC_DISP64
1984 BFD_RELOC_SPARC_PLT32
1986 BFD_RELOC_SPARC_PLT64
1988 BFD_RELOC_SPARC_HIX22
1990 BFD_RELOC_SPARC_LOX10
1998 BFD_RELOC_SPARC_REGISTER
2002 BFD_RELOC_SPARC_SIZE32
2004 BFD_RELOC_SPARC_SIZE64
2006 BFD_RELOC_SPARC_WDISP10
2011 BFD_RELOC_SPARC_REV32
2013 SPARC little endian relocation
2015 BFD_RELOC_SPARC_TLS_GD_HI22
2017 BFD_RELOC_SPARC_TLS_GD_LO10
2019 BFD_RELOC_SPARC_TLS_GD_ADD
2021 BFD_RELOC_SPARC_TLS_GD_CALL
2023 BFD_RELOC_SPARC_TLS_LDM_HI22
2025 BFD_RELOC_SPARC_TLS_LDM_LO10
2027 BFD_RELOC_SPARC_TLS_LDM_ADD
2029 BFD_RELOC_SPARC_TLS_LDM_CALL
2031 BFD_RELOC_SPARC_TLS_LDO_HIX22
2033 BFD_RELOC_SPARC_TLS_LDO_LOX10
2035 BFD_RELOC_SPARC_TLS_LDO_ADD
2037 BFD_RELOC_SPARC_TLS_IE_HI22
2039 BFD_RELOC_SPARC_TLS_IE_LO10
2041 BFD_RELOC_SPARC_TLS_IE_LD
2043 BFD_RELOC_SPARC_TLS_IE_LDX
2045 BFD_RELOC_SPARC_TLS_IE_ADD
2047 BFD_RELOC_SPARC_TLS_LE_HIX22
2049 BFD_RELOC_SPARC_TLS_LE_LOX10
2051 BFD_RELOC_SPARC_TLS_DTPMOD32
2053 BFD_RELOC_SPARC_TLS_DTPMOD64
2055 BFD_RELOC_SPARC_TLS_DTPOFF32
2057 BFD_RELOC_SPARC_TLS_DTPOFF64
2059 BFD_RELOC_SPARC_TLS_TPOFF32
2061 BFD_RELOC_SPARC_TLS_TPOFF64
2063 SPARC TLS relocations
2072 BFD_RELOC_SPU_IMM10W
2076 BFD_RELOC_SPU_IMM16W
2080 BFD_RELOC_SPU_PCREL9a
2082 BFD_RELOC_SPU_PCREL9b
2084 BFD_RELOC_SPU_PCREL16
2094 BFD_RELOC_SPU_ADD_PIC
2099 BFD_RELOC_ALPHA_GPDISP_HI16
2101 Alpha ECOFF and ELF relocations. Some of these treat the symbol or
2102 "addend" in some special way.
2103 For GPDISP_HI16 ("gpdisp") relocations, the symbol is ignored when
2104 writing; when reading, it will be the absolute section symbol. The
2105 addend is the displacement in bytes of the "lda" instruction from
2106 the "ldah" instruction (which is at the address of this reloc).
2108 BFD_RELOC_ALPHA_GPDISP_LO16
2110 For GPDISP_LO16 ("ignore") relocations, the symbol is handled as
2111 with GPDISP_HI16 relocs. The addend is ignored when writing the
2112 relocations out, and is filled in with the file's GP value on
2113 reading, for convenience.
2116 BFD_RELOC_ALPHA_GPDISP
2118 The ELF GPDISP relocation is exactly the same as the GPDISP_HI16
2119 relocation except that there is no accompanying GPDISP_LO16
2123 BFD_RELOC_ALPHA_LITERAL
2125 BFD_RELOC_ALPHA_ELF_LITERAL
2127 BFD_RELOC_ALPHA_LITUSE
2129 The Alpha LITERAL/LITUSE relocs are produced by a symbol reference;
2130 the assembler turns it into a LDQ instruction to load the address of
2131 the symbol, and then fills in a register in the real instruction.
2133 The LITERAL reloc, at the LDQ instruction, refers to the .lita
2134 section symbol. The addend is ignored when writing, but is filled
2135 in with the file's GP value on reading, for convenience, as with the
2138 The ELF_LITERAL reloc is somewhere between 16_GOTOFF and GPDISP_LO16.
2139 It should refer to the symbol to be referenced, as with 16_GOTOFF,
2140 but it generates output not based on the position within the .got
2141 section, but relative to the GP value chosen for the file during the
2144 The LITUSE reloc, on the instruction using the loaded address, gives
2145 information to the linker that it might be able to use to optimize
2146 away some literal section references. The symbol is ignored (read
2147 as the absolute section symbol), and the "addend" indicates the type
2148 of instruction using the register:
2149 1 - "memory" fmt insn
2150 2 - byte-manipulation (byte offset reg)
2151 3 - jsr (target of branch)
2154 BFD_RELOC_ALPHA_HINT
2156 The HINT relocation indicates a value that should be filled into the
2157 "hint" field of a jmp/jsr/ret instruction, for possible branch-
2158 prediction logic which may be provided on some processors.
2161 BFD_RELOC_ALPHA_LINKAGE
2163 The LINKAGE relocation outputs a linkage pair in the object file,
2164 which is filled by the linker.
2167 BFD_RELOC_ALPHA_CODEADDR
2169 The CODEADDR relocation outputs a STO_CA in the object file,
2170 which is filled by the linker.
2173 BFD_RELOC_ALPHA_GPREL_HI16
2175 BFD_RELOC_ALPHA_GPREL_LO16
2177 The GPREL_HI/LO relocations together form a 32-bit offset from the
2181 BFD_RELOC_ALPHA_BRSGP
2183 Like BFD_RELOC_23_PCREL_S2, except that the source and target must
2184 share a common GP, and the target address is adjusted for
2185 STO_ALPHA_STD_GPLOAD.
2190 The NOP relocation outputs a NOP if the longword displacement
2191 between two procedure entry points is < 2^21.
2196 The BSR relocation outputs a BSR if the longword displacement
2197 between two procedure entry points is < 2^21.
2202 The LDA relocation outputs a LDA if the longword displacement
2203 between two procedure entry points is < 2^16.
2208 The BOH relocation outputs a BSR if the longword displacement
2209 between two procedure entry points is < 2^21, or else a hint.
2212 BFD_RELOC_ALPHA_TLSGD
2214 BFD_RELOC_ALPHA_TLSLDM
2216 BFD_RELOC_ALPHA_DTPMOD64
2218 BFD_RELOC_ALPHA_GOTDTPREL16
2220 BFD_RELOC_ALPHA_DTPREL64
2222 BFD_RELOC_ALPHA_DTPREL_HI16
2224 BFD_RELOC_ALPHA_DTPREL_LO16
2226 BFD_RELOC_ALPHA_DTPREL16
2228 BFD_RELOC_ALPHA_GOTTPREL16
2230 BFD_RELOC_ALPHA_TPREL64
2232 BFD_RELOC_ALPHA_TPREL_HI16
2234 BFD_RELOC_ALPHA_TPREL_LO16
2236 BFD_RELOC_ALPHA_TPREL16
2238 Alpha thread-local storage relocations.
2243 BFD_RELOC_MICROMIPS_JMP
2245 The MIPS jump instruction.
2248 BFD_RELOC_MIPS16_JMP
2250 The MIPS16 jump instruction.
2253 BFD_RELOC_MIPS16_GPREL
2255 MIPS16 GP relative reloc.
2260 High 16 bits of 32-bit value; simple reloc.
2265 High 16 bits of 32-bit value but the low 16 bits will be sign
2266 extended and added to form the final result. If the low 16
2267 bits form a negative number, we need to add one to the high value
2268 to compensate for the borrow when the low bits are added.
2276 BFD_RELOC_HI16_PCREL
2278 High 16 bits of 32-bit pc-relative value
2280 BFD_RELOC_HI16_S_PCREL
2282 High 16 bits of 32-bit pc-relative value, adjusted
2284 BFD_RELOC_LO16_PCREL
2286 Low 16 bits of pc-relative value
2289 BFD_RELOC_MIPS16_GOT16
2291 BFD_RELOC_MIPS16_CALL16
2293 Equivalent of BFD_RELOC_MIPS_*, but with the MIPS16 layout of
2294 16-bit immediate fields
2296 BFD_RELOC_MIPS16_HI16
2298 MIPS16 high 16 bits of 32-bit value.
2300 BFD_RELOC_MIPS16_HI16_S
2302 MIPS16 high 16 bits of 32-bit value but the low 16 bits will be sign
2303 extended and added to form the final result. If the low 16
2304 bits form a negative number, we need to add one to the high value
2305 to compensate for the borrow when the low bits are added.
2307 BFD_RELOC_MIPS16_LO16
2312 BFD_RELOC_MIPS16_TLS_GD
2314 BFD_RELOC_MIPS16_TLS_LDM
2316 BFD_RELOC_MIPS16_TLS_DTPREL_HI16
2318 BFD_RELOC_MIPS16_TLS_DTPREL_LO16
2320 BFD_RELOC_MIPS16_TLS_GOTTPREL
2322 BFD_RELOC_MIPS16_TLS_TPREL_HI16
2324 BFD_RELOC_MIPS16_TLS_TPREL_LO16
2326 MIPS16 TLS relocations
2329 BFD_RELOC_MIPS_LITERAL
2331 BFD_RELOC_MICROMIPS_LITERAL
2333 Relocation against a MIPS literal section.
2336 BFD_RELOC_MICROMIPS_7_PCREL_S1
2338 BFD_RELOC_MICROMIPS_10_PCREL_S1
2340 BFD_RELOC_MICROMIPS_16_PCREL_S1
2342 microMIPS PC-relative relocations.
2345 BFD_RELOC_MIPS16_16_PCREL_S1
2347 MIPS16 PC-relative relocation.
2350 BFD_RELOC_MIPS_21_PCREL_S2
2352 BFD_RELOC_MIPS_26_PCREL_S2
2354 BFD_RELOC_MIPS_18_PCREL_S3
2356 BFD_RELOC_MIPS_19_PCREL_S2
2358 MIPS PC-relative relocations.
2361 BFD_RELOC_MICROMIPS_GPREL16
2363 BFD_RELOC_MICROMIPS_HI16
2365 BFD_RELOC_MICROMIPS_HI16_S
2367 BFD_RELOC_MICROMIPS_LO16
2369 microMIPS versions of generic BFD relocs.
2372 BFD_RELOC_MIPS_GOT16
2374 BFD_RELOC_MICROMIPS_GOT16
2376 BFD_RELOC_MIPS_CALL16
2378 BFD_RELOC_MICROMIPS_CALL16
2380 BFD_RELOC_MIPS_GOT_HI16
2382 BFD_RELOC_MICROMIPS_GOT_HI16
2384 BFD_RELOC_MIPS_GOT_LO16
2386 BFD_RELOC_MICROMIPS_GOT_LO16
2388 BFD_RELOC_MIPS_CALL_HI16
2390 BFD_RELOC_MICROMIPS_CALL_HI16
2392 BFD_RELOC_MIPS_CALL_LO16
2394 BFD_RELOC_MICROMIPS_CALL_LO16
2398 BFD_RELOC_MICROMIPS_SUB
2400 BFD_RELOC_MIPS_GOT_PAGE
2402 BFD_RELOC_MICROMIPS_GOT_PAGE
2404 BFD_RELOC_MIPS_GOT_OFST
2406 BFD_RELOC_MICROMIPS_GOT_OFST
2408 BFD_RELOC_MIPS_GOT_DISP
2410 BFD_RELOC_MICROMIPS_GOT_DISP
2412 BFD_RELOC_MIPS_SHIFT5
2414 BFD_RELOC_MIPS_SHIFT6
2416 BFD_RELOC_MIPS_INSERT_A
2418 BFD_RELOC_MIPS_INSERT_B
2420 BFD_RELOC_MIPS_DELETE
2422 BFD_RELOC_MIPS_HIGHEST
2424 BFD_RELOC_MICROMIPS_HIGHEST
2426 BFD_RELOC_MIPS_HIGHER
2428 BFD_RELOC_MICROMIPS_HIGHER
2430 BFD_RELOC_MIPS_SCN_DISP
2432 BFD_RELOC_MICROMIPS_SCN_DISP
2434 BFD_RELOC_MIPS_REL16
2436 BFD_RELOC_MIPS_RELGOT
2440 BFD_RELOC_MICROMIPS_JALR
2442 BFD_RELOC_MIPS_TLS_DTPMOD32
2444 BFD_RELOC_MIPS_TLS_DTPREL32
2446 BFD_RELOC_MIPS_TLS_DTPMOD64
2448 BFD_RELOC_MIPS_TLS_DTPREL64
2450 BFD_RELOC_MIPS_TLS_GD
2452 BFD_RELOC_MICROMIPS_TLS_GD
2454 BFD_RELOC_MIPS_TLS_LDM
2456 BFD_RELOC_MICROMIPS_TLS_LDM
2458 BFD_RELOC_MIPS_TLS_DTPREL_HI16
2460 BFD_RELOC_MICROMIPS_TLS_DTPREL_HI16
2462 BFD_RELOC_MIPS_TLS_DTPREL_LO16
2464 BFD_RELOC_MICROMIPS_TLS_DTPREL_LO16
2466 BFD_RELOC_MIPS_TLS_GOTTPREL
2468 BFD_RELOC_MICROMIPS_TLS_GOTTPREL
2470 BFD_RELOC_MIPS_TLS_TPREL32
2472 BFD_RELOC_MIPS_TLS_TPREL64
2474 BFD_RELOC_MIPS_TLS_TPREL_HI16
2476 BFD_RELOC_MICROMIPS_TLS_TPREL_HI16
2478 BFD_RELOC_MIPS_TLS_TPREL_LO16
2480 BFD_RELOC_MICROMIPS_TLS_TPREL_LO16
2484 MIPS ELF relocations.
2490 BFD_RELOC_MIPS_JUMP_SLOT
2492 MIPS ELF relocations (VxWorks and PLT extensions).
2496 BFD_RELOC_MOXIE_10_PCREL
2498 Moxie ELF relocations.
2510 BFD_RELOC_FT32_RELAX
2518 BFD_RELOC_FT32_DIFF32
2520 FT32 ELF relocations.
2524 BFD_RELOC_FRV_LABEL16
2526 BFD_RELOC_FRV_LABEL24
2532 BFD_RELOC_FRV_GPREL12
2534 BFD_RELOC_FRV_GPRELU12
2536 BFD_RELOC_FRV_GPREL32
2538 BFD_RELOC_FRV_GPRELHI
2540 BFD_RELOC_FRV_GPRELLO
2548 BFD_RELOC_FRV_FUNCDESC
2550 BFD_RELOC_FRV_FUNCDESC_GOT12
2552 BFD_RELOC_FRV_FUNCDESC_GOTHI
2554 BFD_RELOC_FRV_FUNCDESC_GOTLO
2556 BFD_RELOC_FRV_FUNCDESC_VALUE
2558 BFD_RELOC_FRV_FUNCDESC_GOTOFF12
2560 BFD_RELOC_FRV_FUNCDESC_GOTOFFHI
2562 BFD_RELOC_FRV_FUNCDESC_GOTOFFLO
2564 BFD_RELOC_FRV_GOTOFF12
2566 BFD_RELOC_FRV_GOTOFFHI
2568 BFD_RELOC_FRV_GOTOFFLO
2570 BFD_RELOC_FRV_GETTLSOFF
2572 BFD_RELOC_FRV_TLSDESC_VALUE
2574 BFD_RELOC_FRV_GOTTLSDESC12
2576 BFD_RELOC_FRV_GOTTLSDESCHI
2578 BFD_RELOC_FRV_GOTTLSDESCLO
2580 BFD_RELOC_FRV_TLSMOFF12
2582 BFD_RELOC_FRV_TLSMOFFHI
2584 BFD_RELOC_FRV_TLSMOFFLO
2586 BFD_RELOC_FRV_GOTTLSOFF12
2588 BFD_RELOC_FRV_GOTTLSOFFHI
2590 BFD_RELOC_FRV_GOTTLSOFFLO
2592 BFD_RELOC_FRV_TLSOFF
2594 BFD_RELOC_FRV_TLSDESC_RELAX
2596 BFD_RELOC_FRV_GETTLSOFF_RELAX
2598 BFD_RELOC_FRV_TLSOFF_RELAX
2600 BFD_RELOC_FRV_TLSMOFF
2602 Fujitsu Frv Relocations.
2606 BFD_RELOC_MN10300_GOTOFF24
2608 This is a 24bit GOT-relative reloc for the mn10300.
2610 BFD_RELOC_MN10300_GOT32
2612 This is a 32bit GOT-relative reloc for the mn10300, offset by two bytes
2615 BFD_RELOC_MN10300_GOT24
2617 This is a 24bit GOT-relative reloc for the mn10300, offset by two bytes
2620 BFD_RELOC_MN10300_GOT16
2622 This is a 16bit GOT-relative reloc for the mn10300, offset by two bytes
2625 BFD_RELOC_MN10300_COPY
2627 Copy symbol at runtime.
2629 BFD_RELOC_MN10300_GLOB_DAT
2633 BFD_RELOC_MN10300_JMP_SLOT
2637 BFD_RELOC_MN10300_RELATIVE
2639 Adjust by program base.
2641 BFD_RELOC_MN10300_SYM_DIFF
2643 Together with another reloc targeted at the same location,
2644 allows for a value that is the difference of two symbols
2645 in the same section.
2647 BFD_RELOC_MN10300_ALIGN
2649 The addend of this reloc is an alignment power that must
2650 be honoured at the offset's location, regardless of linker
2653 BFD_RELOC_MN10300_TLS_GD
2655 BFD_RELOC_MN10300_TLS_LD
2657 BFD_RELOC_MN10300_TLS_LDO
2659 BFD_RELOC_MN10300_TLS_GOTIE
2661 BFD_RELOC_MN10300_TLS_IE
2663 BFD_RELOC_MN10300_TLS_LE
2665 BFD_RELOC_MN10300_TLS_DTPMOD
2667 BFD_RELOC_MN10300_TLS_DTPOFF
2669 BFD_RELOC_MN10300_TLS_TPOFF
2671 Various TLS-related relocations.
2673 BFD_RELOC_MN10300_32_PCREL
2675 This is a 32bit pcrel reloc for the mn10300, offset by two bytes in the
2678 BFD_RELOC_MN10300_16_PCREL
2680 This is a 16bit pcrel reloc for the mn10300, offset by two bytes in the
2691 BFD_RELOC_386_GLOB_DAT
2693 BFD_RELOC_386_JUMP_SLOT
2695 BFD_RELOC_386_RELATIVE
2697 BFD_RELOC_386_GOTOFF
2701 BFD_RELOC_386_TLS_TPOFF
2703 BFD_RELOC_386_TLS_IE
2705 BFD_RELOC_386_TLS_GOTIE
2707 BFD_RELOC_386_TLS_LE
2709 BFD_RELOC_386_TLS_GD
2711 BFD_RELOC_386_TLS_LDM
2713 BFD_RELOC_386_TLS_LDO_32
2715 BFD_RELOC_386_TLS_IE_32
2717 BFD_RELOC_386_TLS_LE_32
2719 BFD_RELOC_386_TLS_DTPMOD32
2721 BFD_RELOC_386_TLS_DTPOFF32
2723 BFD_RELOC_386_TLS_TPOFF32
2725 BFD_RELOC_386_TLS_GOTDESC
2727 BFD_RELOC_386_TLS_DESC_CALL
2729 BFD_RELOC_386_TLS_DESC
2731 BFD_RELOC_386_IRELATIVE
2733 BFD_RELOC_386_GOT32X
2735 i386/elf relocations
2738 BFD_RELOC_X86_64_GOT32
2740 BFD_RELOC_X86_64_PLT32
2742 BFD_RELOC_X86_64_COPY
2744 BFD_RELOC_X86_64_GLOB_DAT
2746 BFD_RELOC_X86_64_JUMP_SLOT
2748 BFD_RELOC_X86_64_RELATIVE
2750 BFD_RELOC_X86_64_GOTPCREL
2752 BFD_RELOC_X86_64_32S
2754 BFD_RELOC_X86_64_DTPMOD64
2756 BFD_RELOC_X86_64_DTPOFF64
2758 BFD_RELOC_X86_64_TPOFF64
2760 BFD_RELOC_X86_64_TLSGD
2762 BFD_RELOC_X86_64_TLSLD
2764 BFD_RELOC_X86_64_DTPOFF32
2766 BFD_RELOC_X86_64_GOTTPOFF
2768 BFD_RELOC_X86_64_TPOFF32
2770 BFD_RELOC_X86_64_GOTOFF64
2772 BFD_RELOC_X86_64_GOTPC32
2774 BFD_RELOC_X86_64_GOT64
2776 BFD_RELOC_X86_64_GOTPCREL64
2778 BFD_RELOC_X86_64_GOTPC64
2780 BFD_RELOC_X86_64_GOTPLT64
2782 BFD_RELOC_X86_64_PLTOFF64
2784 BFD_RELOC_X86_64_GOTPC32_TLSDESC
2786 BFD_RELOC_X86_64_TLSDESC_CALL
2788 BFD_RELOC_X86_64_TLSDESC
2790 BFD_RELOC_X86_64_IRELATIVE
2792 BFD_RELOC_X86_64_PC32_BND
2794 BFD_RELOC_X86_64_PLT32_BND
2796 BFD_RELOC_X86_64_GOTPCRELX
2798 BFD_RELOC_X86_64_REX_GOTPCRELX
2800 x86-64/elf relocations
2803 BFD_RELOC_NS32K_IMM_8
2805 BFD_RELOC_NS32K_IMM_16
2807 BFD_RELOC_NS32K_IMM_32
2809 BFD_RELOC_NS32K_IMM_8_PCREL
2811 BFD_RELOC_NS32K_IMM_16_PCREL
2813 BFD_RELOC_NS32K_IMM_32_PCREL
2815 BFD_RELOC_NS32K_DISP_8
2817 BFD_RELOC_NS32K_DISP_16
2819 BFD_RELOC_NS32K_DISP_32
2821 BFD_RELOC_NS32K_DISP_8_PCREL
2823 BFD_RELOC_NS32K_DISP_16_PCREL
2825 BFD_RELOC_NS32K_DISP_32_PCREL
2830 BFD_RELOC_PDP11_DISP_8_PCREL
2832 BFD_RELOC_PDP11_DISP_6_PCREL
2837 BFD_RELOC_PJ_CODE_HI16
2839 BFD_RELOC_PJ_CODE_LO16
2841 BFD_RELOC_PJ_CODE_DIR16
2843 BFD_RELOC_PJ_CODE_DIR32
2845 BFD_RELOC_PJ_CODE_REL16
2847 BFD_RELOC_PJ_CODE_REL32
2849 Picojava relocs. Not all of these appear in object files.
2860 BFD_RELOC_PPC_B16_BRTAKEN
2862 BFD_RELOC_PPC_B16_BRNTAKEN
2866 BFD_RELOC_PPC_BA16_BRTAKEN
2868 BFD_RELOC_PPC_BA16_BRNTAKEN
2872 BFD_RELOC_PPC_GLOB_DAT
2874 BFD_RELOC_PPC_JMP_SLOT
2876 BFD_RELOC_PPC_RELATIVE
2878 BFD_RELOC_PPC_LOCAL24PC
2880 BFD_RELOC_PPC_EMB_NADDR32
2882 BFD_RELOC_PPC_EMB_NADDR16
2884 BFD_RELOC_PPC_EMB_NADDR16_LO
2886 BFD_RELOC_PPC_EMB_NADDR16_HI
2888 BFD_RELOC_PPC_EMB_NADDR16_HA
2890 BFD_RELOC_PPC_EMB_SDAI16
2892 BFD_RELOC_PPC_EMB_SDA2I16
2894 BFD_RELOC_PPC_EMB_SDA2REL
2896 BFD_RELOC_PPC_EMB_SDA21
2898 BFD_RELOC_PPC_EMB_MRKREF
2900 BFD_RELOC_PPC_EMB_RELSEC16
2902 BFD_RELOC_PPC_EMB_RELST_LO
2904 BFD_RELOC_PPC_EMB_RELST_HI
2906 BFD_RELOC_PPC_EMB_RELST_HA
2908 BFD_RELOC_PPC_EMB_BIT_FLD
2910 BFD_RELOC_PPC_EMB_RELSDA
2912 BFD_RELOC_PPC_VLE_REL8
2914 BFD_RELOC_PPC_VLE_REL15
2916 BFD_RELOC_PPC_VLE_REL24
2918 BFD_RELOC_PPC_VLE_LO16A
2920 BFD_RELOC_PPC_VLE_LO16D
2922 BFD_RELOC_PPC_VLE_HI16A
2924 BFD_RELOC_PPC_VLE_HI16D
2926 BFD_RELOC_PPC_VLE_HA16A
2928 BFD_RELOC_PPC_VLE_HA16D
2930 BFD_RELOC_PPC_VLE_SDA21
2932 BFD_RELOC_PPC_VLE_SDA21_LO
2934 BFD_RELOC_PPC_VLE_SDAREL_LO16A
2936 BFD_RELOC_PPC_VLE_SDAREL_LO16D
2938 BFD_RELOC_PPC_VLE_SDAREL_HI16A
2940 BFD_RELOC_PPC_VLE_SDAREL_HI16D
2942 BFD_RELOC_PPC_VLE_SDAREL_HA16A
2944 BFD_RELOC_PPC_VLE_SDAREL_HA16D
2946 BFD_RELOC_PPC_16DX_HA
2948 BFD_RELOC_PPC_REL16DX_HA
2950 BFD_RELOC_PPC64_HIGHER
2952 BFD_RELOC_PPC64_HIGHER_S
2954 BFD_RELOC_PPC64_HIGHEST
2956 BFD_RELOC_PPC64_HIGHEST_S
2958 BFD_RELOC_PPC64_TOC16_LO
2960 BFD_RELOC_PPC64_TOC16_HI
2962 BFD_RELOC_PPC64_TOC16_HA
2966 BFD_RELOC_PPC64_PLTGOT16
2968 BFD_RELOC_PPC64_PLTGOT16_LO
2970 BFD_RELOC_PPC64_PLTGOT16_HI
2972 BFD_RELOC_PPC64_PLTGOT16_HA
2974 BFD_RELOC_PPC64_ADDR16_DS
2976 BFD_RELOC_PPC64_ADDR16_LO_DS
2978 BFD_RELOC_PPC64_GOT16_DS
2980 BFD_RELOC_PPC64_GOT16_LO_DS
2982 BFD_RELOC_PPC64_PLT16_LO_DS
2984 BFD_RELOC_PPC64_SECTOFF_DS
2986 BFD_RELOC_PPC64_SECTOFF_LO_DS
2988 BFD_RELOC_PPC64_TOC16_DS
2990 BFD_RELOC_PPC64_TOC16_LO_DS
2992 BFD_RELOC_PPC64_PLTGOT16_DS
2994 BFD_RELOC_PPC64_PLTGOT16_LO_DS
2996 BFD_RELOC_PPC64_ADDR16_HIGH
2998 BFD_RELOC_PPC64_ADDR16_HIGHA
3000 BFD_RELOC_PPC64_ADDR64_LOCAL
3002 BFD_RELOC_PPC64_ENTRY
3004 Power(rs6000) and PowerPC relocations.
3013 BFD_RELOC_PPC_DTPMOD
3015 BFD_RELOC_PPC_TPREL16
3017 BFD_RELOC_PPC_TPREL16_LO
3019 BFD_RELOC_PPC_TPREL16_HI
3021 BFD_RELOC_PPC_TPREL16_HA
3025 BFD_RELOC_PPC_DTPREL16
3027 BFD_RELOC_PPC_DTPREL16_LO
3029 BFD_RELOC_PPC_DTPREL16_HI
3031 BFD_RELOC_PPC_DTPREL16_HA
3033 BFD_RELOC_PPC_DTPREL
3035 BFD_RELOC_PPC_GOT_TLSGD16
3037 BFD_RELOC_PPC_GOT_TLSGD16_LO
3039 BFD_RELOC_PPC_GOT_TLSGD16_HI
3041 BFD_RELOC_PPC_GOT_TLSGD16_HA
3043 BFD_RELOC_PPC_GOT_TLSLD16
3045 BFD_RELOC_PPC_GOT_TLSLD16_LO
3047 BFD_RELOC_PPC_GOT_TLSLD16_HI
3049 BFD_RELOC_PPC_GOT_TLSLD16_HA
3051 BFD_RELOC_PPC_GOT_TPREL16
3053 BFD_RELOC_PPC_GOT_TPREL16_LO
3055 BFD_RELOC_PPC_GOT_TPREL16_HI
3057 BFD_RELOC_PPC_GOT_TPREL16_HA
3059 BFD_RELOC_PPC_GOT_DTPREL16
3061 BFD_RELOC_PPC_GOT_DTPREL16_LO
3063 BFD_RELOC_PPC_GOT_DTPREL16_HI
3065 BFD_RELOC_PPC_GOT_DTPREL16_HA
3067 BFD_RELOC_PPC64_TPREL16_DS
3069 BFD_RELOC_PPC64_TPREL16_LO_DS
3071 BFD_RELOC_PPC64_TPREL16_HIGHER
3073 BFD_RELOC_PPC64_TPREL16_HIGHERA
3075 BFD_RELOC_PPC64_TPREL16_HIGHEST
3077 BFD_RELOC_PPC64_TPREL16_HIGHESTA
3079 BFD_RELOC_PPC64_DTPREL16_DS
3081 BFD_RELOC_PPC64_DTPREL16_LO_DS
3083 BFD_RELOC_PPC64_DTPREL16_HIGHER
3085 BFD_RELOC_PPC64_DTPREL16_HIGHERA
3087 BFD_RELOC_PPC64_DTPREL16_HIGHEST
3089 BFD_RELOC_PPC64_DTPREL16_HIGHESTA
3091 BFD_RELOC_PPC64_TPREL16_HIGH
3093 BFD_RELOC_PPC64_TPREL16_HIGHA
3095 BFD_RELOC_PPC64_DTPREL16_HIGH
3097 BFD_RELOC_PPC64_DTPREL16_HIGHA
3099 PowerPC and PowerPC64 thread-local storage relocations.
3104 IBM 370/390 relocations
3109 The type of reloc used to build a constructor table - at the moment
3110 probably a 32 bit wide absolute relocation, but the target can choose.
3111 It generally does map to one of the other relocation types.
3114 BFD_RELOC_ARM_PCREL_BRANCH
3116 ARM 26 bit pc-relative branch. The lowest two bits must be zero and are
3117 not stored in the instruction.
3119 BFD_RELOC_ARM_PCREL_BLX
3121 ARM 26 bit pc-relative branch. The lowest bit must be zero and is
3122 not stored in the instruction. The 2nd lowest bit comes from a 1 bit
3123 field in the instruction.
3125 BFD_RELOC_THUMB_PCREL_BLX
3127 Thumb 22 bit pc-relative branch. The lowest bit must be zero and is
3128 not stored in the instruction. The 2nd lowest bit comes from a 1 bit
3129 field in the instruction.
3131 BFD_RELOC_ARM_PCREL_CALL
3133 ARM 26-bit pc-relative branch for an unconditional BL or BLX instruction.
3135 BFD_RELOC_ARM_PCREL_JUMP
3137 ARM 26-bit pc-relative branch for B or conditional BL instruction.
3140 BFD_RELOC_THUMB_PCREL_BRANCH7
3142 BFD_RELOC_THUMB_PCREL_BRANCH9
3144 BFD_RELOC_THUMB_PCREL_BRANCH12
3146 BFD_RELOC_THUMB_PCREL_BRANCH20
3148 BFD_RELOC_THUMB_PCREL_BRANCH23
3150 BFD_RELOC_THUMB_PCREL_BRANCH25
3152 Thumb 7-, 9-, 12-, 20-, 23-, and 25-bit pc-relative branches.
3153 The lowest bit must be zero and is not stored in the instruction.
3154 Note that the corresponding ELF R_ARM_THM_JUMPnn constant has an
3155 "nn" one smaller in all cases. Note further that BRANCH23
3156 corresponds to R_ARM_THM_CALL.
3159 BFD_RELOC_ARM_OFFSET_IMM
3161 12-bit immediate offset, used in ARM-format ldr and str instructions.
3164 BFD_RELOC_ARM_THUMB_OFFSET
3166 5-bit immediate offset, used in Thumb-format ldr and str instructions.
3169 BFD_RELOC_ARM_TARGET1
3171 Pc-relative or absolute relocation depending on target. Used for
3172 entries in .init_array sections.
3174 BFD_RELOC_ARM_ROSEGREL32
3176 Read-only segment base relative address.
3178 BFD_RELOC_ARM_SBREL32
3180 Data segment base relative address.
3182 BFD_RELOC_ARM_TARGET2
3184 This reloc is used for references to RTTI data from exception handling
3185 tables. The actual definition depends on the target. It may be a
3186 pc-relative or some form of GOT-indirect relocation.
3188 BFD_RELOC_ARM_PREL31
3190 31-bit PC relative address.
3196 BFD_RELOC_ARM_MOVW_PCREL
3198 BFD_RELOC_ARM_MOVT_PCREL
3200 BFD_RELOC_ARM_THUMB_MOVW
3202 BFD_RELOC_ARM_THUMB_MOVT
3204 BFD_RELOC_ARM_THUMB_MOVW_PCREL
3206 BFD_RELOC_ARM_THUMB_MOVT_PCREL
3208 Low and High halfword relocations for MOVW and MOVT instructions.
3211 BFD_RELOC_ARM_JUMP_SLOT
3213 BFD_RELOC_ARM_GLOB_DAT
3219 BFD_RELOC_ARM_RELATIVE
3221 BFD_RELOC_ARM_GOTOFF
3225 BFD_RELOC_ARM_GOT_PREL
3227 Relocations for setting up GOTs and PLTs for shared libraries.
3230 BFD_RELOC_ARM_TLS_GD32
3232 BFD_RELOC_ARM_TLS_LDO32
3234 BFD_RELOC_ARM_TLS_LDM32
3236 BFD_RELOC_ARM_TLS_DTPOFF32
3238 BFD_RELOC_ARM_TLS_DTPMOD32
3240 BFD_RELOC_ARM_TLS_TPOFF32
3242 BFD_RELOC_ARM_TLS_IE32
3244 BFD_RELOC_ARM_TLS_LE32
3246 BFD_RELOC_ARM_TLS_GOTDESC
3248 BFD_RELOC_ARM_TLS_CALL
3250 BFD_RELOC_ARM_THM_TLS_CALL
3252 BFD_RELOC_ARM_TLS_DESCSEQ
3254 BFD_RELOC_ARM_THM_TLS_DESCSEQ
3256 BFD_RELOC_ARM_TLS_DESC
3258 ARM thread-local storage relocations.
3261 BFD_RELOC_ARM_ALU_PC_G0_NC
3263 BFD_RELOC_ARM_ALU_PC_G0
3265 BFD_RELOC_ARM_ALU_PC_G1_NC
3267 BFD_RELOC_ARM_ALU_PC_G1
3269 BFD_RELOC_ARM_ALU_PC_G2
3271 BFD_RELOC_ARM_LDR_PC_G0
3273 BFD_RELOC_ARM_LDR_PC_G1
3275 BFD_RELOC_ARM_LDR_PC_G2
3277 BFD_RELOC_ARM_LDRS_PC_G0
3279 BFD_RELOC_ARM_LDRS_PC_G1
3281 BFD_RELOC_ARM_LDRS_PC_G2
3283 BFD_RELOC_ARM_LDC_PC_G0
3285 BFD_RELOC_ARM_LDC_PC_G1
3287 BFD_RELOC_ARM_LDC_PC_G2
3289 BFD_RELOC_ARM_ALU_SB_G0_NC
3291 BFD_RELOC_ARM_ALU_SB_G0
3293 BFD_RELOC_ARM_ALU_SB_G1_NC
3295 BFD_RELOC_ARM_ALU_SB_G1
3297 BFD_RELOC_ARM_ALU_SB_G2
3299 BFD_RELOC_ARM_LDR_SB_G0
3301 BFD_RELOC_ARM_LDR_SB_G1
3303 BFD_RELOC_ARM_LDR_SB_G2
3305 BFD_RELOC_ARM_LDRS_SB_G0
3307 BFD_RELOC_ARM_LDRS_SB_G1
3309 BFD_RELOC_ARM_LDRS_SB_G2
3311 BFD_RELOC_ARM_LDC_SB_G0
3313 BFD_RELOC_ARM_LDC_SB_G1
3315 BFD_RELOC_ARM_LDC_SB_G2
3317 ARM group relocations.
3322 Annotation of BX instructions.
3325 BFD_RELOC_ARM_IRELATIVE
3327 ARM support for STT_GNU_IFUNC.
3330 BFD_RELOC_ARM_THUMB_ALU_ABS_G0_NC
3332 BFD_RELOC_ARM_THUMB_ALU_ABS_G1_NC
3334 BFD_RELOC_ARM_THUMB_ALU_ABS_G2_NC
3336 BFD_RELOC_ARM_THUMB_ALU_ABS_G3_NC
3338 Thumb1 relocations to support execute-only code.
3341 BFD_RELOC_ARM_IMMEDIATE
3343 BFD_RELOC_ARM_ADRL_IMMEDIATE
3345 BFD_RELOC_ARM_T32_IMMEDIATE
3347 BFD_RELOC_ARM_T32_ADD_IMM
3349 BFD_RELOC_ARM_T32_IMM12
3351 BFD_RELOC_ARM_T32_ADD_PC12
3353 BFD_RELOC_ARM_SHIFT_IMM
3363 BFD_RELOC_ARM_CP_OFF_IMM
3365 BFD_RELOC_ARM_CP_OFF_IMM_S2
3367 BFD_RELOC_ARM_T32_CP_OFF_IMM
3369 BFD_RELOC_ARM_T32_CP_OFF_IMM_S2
3371 BFD_RELOC_ARM_ADR_IMM
3373 BFD_RELOC_ARM_LDR_IMM
3375 BFD_RELOC_ARM_LITERAL
3377 BFD_RELOC_ARM_IN_POOL
3379 BFD_RELOC_ARM_OFFSET_IMM8
3381 BFD_RELOC_ARM_T32_OFFSET_U8
3383 BFD_RELOC_ARM_T32_OFFSET_IMM
3385 BFD_RELOC_ARM_HWLITERAL
3387 BFD_RELOC_ARM_THUMB_ADD
3389 BFD_RELOC_ARM_THUMB_IMM
3391 BFD_RELOC_ARM_THUMB_SHIFT
3393 These relocs are only used within the ARM assembler. They are not
3394 (at present) written to any object files.
3397 BFD_RELOC_SH_PCDISP8BY2
3399 BFD_RELOC_SH_PCDISP12BY2
3407 BFD_RELOC_SH_DISP12BY2
3409 BFD_RELOC_SH_DISP12BY4
3411 BFD_RELOC_SH_DISP12BY8
3415 BFD_RELOC_SH_DISP20BY8
3419 BFD_RELOC_SH_IMM4BY2
3421 BFD_RELOC_SH_IMM4BY4
3425 BFD_RELOC_SH_IMM8BY2
3427 BFD_RELOC_SH_IMM8BY4
3429 BFD_RELOC_SH_PCRELIMM8BY2
3431 BFD_RELOC_SH_PCRELIMM8BY4
3433 BFD_RELOC_SH_SWITCH16
3435 BFD_RELOC_SH_SWITCH32
3449 BFD_RELOC_SH_LOOP_START
3451 BFD_RELOC_SH_LOOP_END
3455 BFD_RELOC_SH_GLOB_DAT
3457 BFD_RELOC_SH_JMP_SLOT
3459 BFD_RELOC_SH_RELATIVE
3463 BFD_RELOC_SH_GOT_LOW16
3465 BFD_RELOC_SH_GOT_MEDLOW16
3467 BFD_RELOC_SH_GOT_MEDHI16
3469 BFD_RELOC_SH_GOT_HI16
3471 BFD_RELOC_SH_GOTPLT_LOW16
3473 BFD_RELOC_SH_GOTPLT_MEDLOW16
3475 BFD_RELOC_SH_GOTPLT_MEDHI16
3477 BFD_RELOC_SH_GOTPLT_HI16
3479 BFD_RELOC_SH_PLT_LOW16
3481 BFD_RELOC_SH_PLT_MEDLOW16
3483 BFD_RELOC_SH_PLT_MEDHI16
3485 BFD_RELOC_SH_PLT_HI16
3487 BFD_RELOC_SH_GOTOFF_LOW16
3489 BFD_RELOC_SH_GOTOFF_MEDLOW16
3491 BFD_RELOC_SH_GOTOFF_MEDHI16
3493 BFD_RELOC_SH_GOTOFF_HI16
3495 BFD_RELOC_SH_GOTPC_LOW16
3497 BFD_RELOC_SH_GOTPC_MEDLOW16
3499 BFD_RELOC_SH_GOTPC_MEDHI16
3501 BFD_RELOC_SH_GOTPC_HI16
3505 BFD_RELOC_SH_GLOB_DAT64
3507 BFD_RELOC_SH_JMP_SLOT64
3509 BFD_RELOC_SH_RELATIVE64
3511 BFD_RELOC_SH_GOT10BY4
3513 BFD_RELOC_SH_GOT10BY8
3515 BFD_RELOC_SH_GOTPLT10BY4
3517 BFD_RELOC_SH_GOTPLT10BY8
3519 BFD_RELOC_SH_GOTPLT32
3521 BFD_RELOC_SH_SHMEDIA_CODE
3527 BFD_RELOC_SH_IMMS6BY32
3533 BFD_RELOC_SH_IMMS10BY2
3535 BFD_RELOC_SH_IMMS10BY4
3537 BFD_RELOC_SH_IMMS10BY8
3543 BFD_RELOC_SH_IMM_LOW16
3545 BFD_RELOC_SH_IMM_LOW16_PCREL
3547 BFD_RELOC_SH_IMM_MEDLOW16
3549 BFD_RELOC_SH_IMM_MEDLOW16_PCREL
3551 BFD_RELOC_SH_IMM_MEDHI16
3553 BFD_RELOC_SH_IMM_MEDHI16_PCREL
3555 BFD_RELOC_SH_IMM_HI16
3557 BFD_RELOC_SH_IMM_HI16_PCREL
3561 BFD_RELOC_SH_TLS_GD_32
3563 BFD_RELOC_SH_TLS_LD_32
3565 BFD_RELOC_SH_TLS_LDO_32
3567 BFD_RELOC_SH_TLS_IE_32
3569 BFD_RELOC_SH_TLS_LE_32
3571 BFD_RELOC_SH_TLS_DTPMOD32
3573 BFD_RELOC_SH_TLS_DTPOFF32
3575 BFD_RELOC_SH_TLS_TPOFF32
3579 BFD_RELOC_SH_GOTOFF20
3581 BFD_RELOC_SH_GOTFUNCDESC
3583 BFD_RELOC_SH_GOTFUNCDESC20
3585 BFD_RELOC_SH_GOTOFFFUNCDESC
3587 BFD_RELOC_SH_GOTOFFFUNCDESC20
3589 BFD_RELOC_SH_FUNCDESC
3591 Renesas / SuperH SH relocs. Not all of these appear in object files.
3614 BFD_RELOC_ARC_SECTOFF
3616 BFD_RELOC_ARC_S21H_PCREL
3618 BFD_RELOC_ARC_S21W_PCREL
3620 BFD_RELOC_ARC_S25H_PCREL
3622 BFD_RELOC_ARC_S25W_PCREL
3626 BFD_RELOC_ARC_SDA_LDST
3628 BFD_RELOC_ARC_SDA_LDST1
3630 BFD_RELOC_ARC_SDA_LDST2
3632 BFD_RELOC_ARC_SDA16_LD
3634 BFD_RELOC_ARC_SDA16_LD1
3636 BFD_RELOC_ARC_SDA16_LD2
3638 BFD_RELOC_ARC_S13_PCREL
3644 BFD_RELOC_ARC_32_ME_S
3646 BFD_RELOC_ARC_N32_ME
3648 BFD_RELOC_ARC_SECTOFF_ME
3650 BFD_RELOC_ARC_SDA32_ME
3654 BFD_RELOC_AC_SECTOFF_U8
3656 BFD_RELOC_AC_SECTOFF_U8_1
3658 BFD_RELOC_AC_SECTOFF_U8_2
3660 BFD_RELOC_AC_SECTOFF_S9
3662 BFD_RELOC_AC_SECTOFF_S9_1
3664 BFD_RELOC_AC_SECTOFF_S9_2
3666 BFD_RELOC_ARC_SECTOFF_ME_1
3668 BFD_RELOC_ARC_SECTOFF_ME_2
3670 BFD_RELOC_ARC_SECTOFF_1
3672 BFD_RELOC_ARC_SECTOFF_2
3674 BFD_RELOC_ARC_SDA_12
3676 BFD_RELOC_ARC_SDA16_ST2
3678 BFD_RELOC_ARC_32_PCREL
3684 BFD_RELOC_ARC_GOTPC32
3690 BFD_RELOC_ARC_GLOB_DAT
3692 BFD_RELOC_ARC_JMP_SLOT
3694 BFD_RELOC_ARC_RELATIVE
3696 BFD_RELOC_ARC_GOTOFF
3700 BFD_RELOC_ARC_S21W_PCREL_PLT
3702 BFD_RELOC_ARC_S25H_PCREL_PLT
3704 BFD_RELOC_ARC_TLS_DTPMOD
3706 BFD_RELOC_ARC_TLS_TPOFF
3708 BFD_RELOC_ARC_TLS_GD_GOT
3710 BFD_RELOC_ARC_TLS_GD_LD
3712 BFD_RELOC_ARC_TLS_GD_CALL
3714 BFD_RELOC_ARC_TLS_IE_GOT
3716 BFD_RELOC_ARC_TLS_DTPOFF
3718 BFD_RELOC_ARC_TLS_DTPOFF_S9
3720 BFD_RELOC_ARC_TLS_LE_S9
3722 BFD_RELOC_ARC_TLS_LE_32
3724 BFD_RELOC_ARC_S25W_PCREL_PLT
3726 BFD_RELOC_ARC_S21H_PCREL_PLT
3728 BFD_RELOC_ARC_NPS_CMEM16
3730 BFD_RELOC_ARC_JLI_SECTOFF
3735 BFD_RELOC_BFIN_16_IMM
3737 ADI Blackfin 16 bit immediate absolute reloc.
3739 BFD_RELOC_BFIN_16_HIGH
3741 ADI Blackfin 16 bit immediate absolute reloc higher 16 bits.
3743 BFD_RELOC_BFIN_4_PCREL
3745 ADI Blackfin 'a' part of LSETUP.
3747 BFD_RELOC_BFIN_5_PCREL
3751 BFD_RELOC_BFIN_16_LOW
3753 ADI Blackfin 16 bit immediate absolute reloc lower 16 bits.
3755 BFD_RELOC_BFIN_10_PCREL
3759 BFD_RELOC_BFIN_11_PCREL
3761 ADI Blackfin 'b' part of LSETUP.
3763 BFD_RELOC_BFIN_12_PCREL_JUMP
3767 BFD_RELOC_BFIN_12_PCREL_JUMP_S
3769 ADI Blackfin Short jump, pcrel.
3771 BFD_RELOC_BFIN_24_PCREL_CALL_X
3773 ADI Blackfin Call.x not implemented.
3775 BFD_RELOC_BFIN_24_PCREL_JUMP_L
3777 ADI Blackfin Long Jump pcrel.
3779 BFD_RELOC_BFIN_GOT17M4
3781 BFD_RELOC_BFIN_GOTHI
3783 BFD_RELOC_BFIN_GOTLO
3785 BFD_RELOC_BFIN_FUNCDESC
3787 BFD_RELOC_BFIN_FUNCDESC_GOT17M4
3789 BFD_RELOC_BFIN_FUNCDESC_GOTHI
3791 BFD_RELOC_BFIN_FUNCDESC_GOTLO
3793 BFD_RELOC_BFIN_FUNCDESC_VALUE
3795 BFD_RELOC_BFIN_FUNCDESC_GOTOFF17M4
3797 BFD_RELOC_BFIN_FUNCDESC_GOTOFFHI
3799 BFD_RELOC_BFIN_FUNCDESC_GOTOFFLO
3801 BFD_RELOC_BFIN_GOTOFF17M4
3803 BFD_RELOC_BFIN_GOTOFFHI
3805 BFD_RELOC_BFIN_GOTOFFLO
3807 ADI Blackfin FD-PIC relocations.
3811 ADI Blackfin GOT relocation.
3813 BFD_RELOC_BFIN_PLTPC
3815 ADI Blackfin PLTPC relocation.
3817 BFD_ARELOC_BFIN_PUSH
3819 ADI Blackfin arithmetic relocation.
3821 BFD_ARELOC_BFIN_CONST
3823 ADI Blackfin arithmetic relocation.
3827 ADI Blackfin arithmetic relocation.
3831 ADI Blackfin arithmetic relocation.
3833 BFD_ARELOC_BFIN_MULT
3835 ADI Blackfin arithmetic relocation.
3839 ADI Blackfin arithmetic relocation.
3843 ADI Blackfin arithmetic relocation.
3845 BFD_ARELOC_BFIN_LSHIFT
3847 ADI Blackfin arithmetic relocation.
3849 BFD_ARELOC_BFIN_RSHIFT
3851 ADI Blackfin arithmetic relocation.
3855 ADI Blackfin arithmetic relocation.
3859 ADI Blackfin arithmetic relocation.
3863 ADI Blackfin arithmetic relocation.
3865 BFD_ARELOC_BFIN_LAND
3867 ADI Blackfin arithmetic relocation.
3871 ADI Blackfin arithmetic relocation.
3875 ADI Blackfin arithmetic relocation.
3879 ADI Blackfin arithmetic relocation.
3881 BFD_ARELOC_BFIN_COMP
3883 ADI Blackfin arithmetic relocation.
3885 BFD_ARELOC_BFIN_PAGE
3887 ADI Blackfin arithmetic relocation.
3889 BFD_ARELOC_BFIN_HWPAGE
3891 ADI Blackfin arithmetic relocation.
3893 BFD_ARELOC_BFIN_ADDR
3895 ADI Blackfin arithmetic relocation.
3898 BFD_RELOC_D10V_10_PCREL_R
3900 Mitsubishi D10V relocs.
3901 This is a 10-bit reloc with the right 2 bits
3904 BFD_RELOC_D10V_10_PCREL_L
3906 Mitsubishi D10V relocs.
3907 This is a 10-bit reloc with the right 2 bits
3908 assumed to be 0. This is the same as the previous reloc
3909 except it is in the left container, i.e.,
3910 shifted left 15 bits.
3914 This is an 18-bit reloc with the right 2 bits
3917 BFD_RELOC_D10V_18_PCREL
3919 This is an 18-bit reloc with the right 2 bits
3925 Mitsubishi D30V relocs.
3926 This is a 6-bit absolute reloc.
3928 BFD_RELOC_D30V_9_PCREL
3930 This is a 6-bit pc-relative reloc with
3931 the right 3 bits assumed to be 0.
3933 BFD_RELOC_D30V_9_PCREL_R
3935 This is a 6-bit pc-relative reloc with
3936 the right 3 bits assumed to be 0. Same
3937 as the previous reloc but on the right side
3942 This is a 12-bit absolute reloc with the
3943 right 3 bitsassumed to be 0.
3945 BFD_RELOC_D30V_15_PCREL
3947 This is a 12-bit pc-relative reloc with
3948 the right 3 bits assumed to be 0.
3950 BFD_RELOC_D30V_15_PCREL_R
3952 This is a 12-bit pc-relative reloc with
3953 the right 3 bits assumed to be 0. Same
3954 as the previous reloc but on the right side
3959 This is an 18-bit absolute reloc with
3960 the right 3 bits assumed to be 0.
3962 BFD_RELOC_D30V_21_PCREL
3964 This is an 18-bit pc-relative reloc with
3965 the right 3 bits assumed to be 0.
3967 BFD_RELOC_D30V_21_PCREL_R
3969 This is an 18-bit pc-relative reloc with
3970 the right 3 bits assumed to be 0. Same
3971 as the previous reloc but on the right side
3976 This is a 32-bit absolute reloc.
3978 BFD_RELOC_D30V_32_PCREL
3980 This is a 32-bit pc-relative reloc.
3983 BFD_RELOC_DLX_HI16_S
3998 BFD_RELOC_M32C_RL_JUMP
4000 BFD_RELOC_M32C_RL_1ADDR
4002 BFD_RELOC_M32C_RL_2ADDR
4004 Renesas M16C/M32C Relocations.
4009 Renesas M32R (formerly Mitsubishi M32R) relocs.
4010 This is a 24 bit absolute address.
4012 BFD_RELOC_M32R_10_PCREL
4014 This is a 10-bit pc-relative reloc with the right 2 bits assumed to be 0.
4016 BFD_RELOC_M32R_18_PCREL
4018 This is an 18-bit reloc with the right 2 bits assumed to be 0.
4020 BFD_RELOC_M32R_26_PCREL
4022 This is a 26-bit reloc with the right 2 bits assumed to be 0.
4024 BFD_RELOC_M32R_HI16_ULO
4026 This is a 16-bit reloc containing the high 16 bits of an address
4027 used when the lower 16 bits are treated as unsigned.
4029 BFD_RELOC_M32R_HI16_SLO
4031 This is a 16-bit reloc containing the high 16 bits of an address
4032 used when the lower 16 bits are treated as signed.
4036 This is a 16-bit reloc containing the lower 16 bits of an address.
4038 BFD_RELOC_M32R_SDA16
4040 This is a 16-bit reloc containing the small data area offset for use in
4041 add3, load, and store instructions.
4043 BFD_RELOC_M32R_GOT24
4045 BFD_RELOC_M32R_26_PLTREL
4049 BFD_RELOC_M32R_GLOB_DAT
4051 BFD_RELOC_M32R_JMP_SLOT
4053 BFD_RELOC_M32R_RELATIVE
4055 BFD_RELOC_M32R_GOTOFF
4057 BFD_RELOC_M32R_GOTOFF_HI_ULO
4059 BFD_RELOC_M32R_GOTOFF_HI_SLO
4061 BFD_RELOC_M32R_GOTOFF_LO
4063 BFD_RELOC_M32R_GOTPC24
4065 BFD_RELOC_M32R_GOT16_HI_ULO
4067 BFD_RELOC_M32R_GOT16_HI_SLO
4069 BFD_RELOC_M32R_GOT16_LO
4071 BFD_RELOC_M32R_GOTPC_HI_ULO
4073 BFD_RELOC_M32R_GOTPC_HI_SLO
4075 BFD_RELOC_M32R_GOTPC_LO
4084 This is a 20 bit absolute address.
4086 BFD_RELOC_NDS32_9_PCREL
4088 This is a 9-bit pc-relative reloc with the right 1 bit assumed to be 0.
4090 BFD_RELOC_NDS32_WORD_9_PCREL
4092 This is a 9-bit pc-relative reloc with the right 1 bit assumed to be 0.
4094 BFD_RELOC_NDS32_15_PCREL
4096 This is an 15-bit reloc with the right 1 bit assumed to be 0.
4098 BFD_RELOC_NDS32_17_PCREL
4100 This is an 17-bit reloc with the right 1 bit assumed to be 0.
4102 BFD_RELOC_NDS32_25_PCREL
4104 This is a 25-bit reloc with the right 1 bit assumed to be 0.
4106 BFD_RELOC_NDS32_HI20
4108 This is a 20-bit reloc containing the high 20 bits of an address
4109 used with the lower 12 bits
4111 BFD_RELOC_NDS32_LO12S3
4113 This is a 12-bit reloc containing the lower 12 bits of an address
4114 then shift right by 3. This is used with ldi,sdi...
4116 BFD_RELOC_NDS32_LO12S2
4118 This is a 12-bit reloc containing the lower 12 bits of an address
4119 then shift left by 2. This is used with lwi,swi...
4121 BFD_RELOC_NDS32_LO12S1
4123 This is a 12-bit reloc containing the lower 12 bits of an address
4124 then shift left by 1. This is used with lhi,shi...
4126 BFD_RELOC_NDS32_LO12S0
4128 This is a 12-bit reloc containing the lower 12 bits of an address
4129 then shift left by 0. This is used with lbisbi...
4131 BFD_RELOC_NDS32_LO12S0_ORI
4133 This is a 12-bit reloc containing the lower 12 bits of an address
4134 then shift left by 0. This is only used with branch relaxations
4136 BFD_RELOC_NDS32_SDA15S3
4138 This is a 15-bit reloc containing the small data area 18-bit signed offset
4139 and shift left by 3 for use in ldi, sdi...
4141 BFD_RELOC_NDS32_SDA15S2
4143 This is a 15-bit reloc containing the small data area 17-bit signed offset
4144 and shift left by 2 for use in lwi, swi...
4146 BFD_RELOC_NDS32_SDA15S1
4148 This is a 15-bit reloc containing the small data area 16-bit signed offset
4149 and shift left by 1 for use in lhi, shi...
4151 BFD_RELOC_NDS32_SDA15S0
4153 This is a 15-bit reloc containing the small data area 15-bit signed offset
4154 and shift left by 0 for use in lbi, sbi...
4156 BFD_RELOC_NDS32_SDA16S3
4158 This is a 16-bit reloc containing the small data area 16-bit signed offset
4161 BFD_RELOC_NDS32_SDA17S2
4163 This is a 17-bit reloc containing the small data area 17-bit signed offset
4164 and shift left by 2 for use in lwi.gp, swi.gp...
4166 BFD_RELOC_NDS32_SDA18S1
4168 This is a 18-bit reloc containing the small data area 18-bit signed offset
4169 and shift left by 1 for use in lhi.gp, shi.gp...
4171 BFD_RELOC_NDS32_SDA19S0
4173 This is a 19-bit reloc containing the small data area 19-bit signed offset
4174 and shift left by 0 for use in lbi.gp, sbi.gp...
4176 BFD_RELOC_NDS32_GOT20
4178 BFD_RELOC_NDS32_9_PLTREL
4180 BFD_RELOC_NDS32_25_PLTREL
4182 BFD_RELOC_NDS32_COPY
4184 BFD_RELOC_NDS32_GLOB_DAT
4186 BFD_RELOC_NDS32_JMP_SLOT
4188 BFD_RELOC_NDS32_RELATIVE
4190 BFD_RELOC_NDS32_GOTOFF
4192 BFD_RELOC_NDS32_GOTOFF_HI20
4194 BFD_RELOC_NDS32_GOTOFF_LO12
4196 BFD_RELOC_NDS32_GOTPC20
4198 BFD_RELOC_NDS32_GOT_HI20
4200 BFD_RELOC_NDS32_GOT_LO12
4202 BFD_RELOC_NDS32_GOTPC_HI20
4204 BFD_RELOC_NDS32_GOTPC_LO12
4208 BFD_RELOC_NDS32_INSN16
4210 BFD_RELOC_NDS32_LABEL
4212 BFD_RELOC_NDS32_LONGCALL1
4214 BFD_RELOC_NDS32_LONGCALL2
4216 BFD_RELOC_NDS32_LONGCALL3
4218 BFD_RELOC_NDS32_LONGJUMP1
4220 BFD_RELOC_NDS32_LONGJUMP2
4222 BFD_RELOC_NDS32_LONGJUMP3
4224 BFD_RELOC_NDS32_LOADSTORE
4226 BFD_RELOC_NDS32_9_FIXED
4228 BFD_RELOC_NDS32_15_FIXED
4230 BFD_RELOC_NDS32_17_FIXED
4232 BFD_RELOC_NDS32_25_FIXED
4234 BFD_RELOC_NDS32_LONGCALL4
4236 BFD_RELOC_NDS32_LONGCALL5
4238 BFD_RELOC_NDS32_LONGCALL6
4240 BFD_RELOC_NDS32_LONGJUMP4
4242 BFD_RELOC_NDS32_LONGJUMP5
4244 BFD_RELOC_NDS32_LONGJUMP6
4246 BFD_RELOC_NDS32_LONGJUMP7
4250 BFD_RELOC_NDS32_PLTREL_HI20
4252 BFD_RELOC_NDS32_PLTREL_LO12
4254 BFD_RELOC_NDS32_PLT_GOTREL_HI20
4256 BFD_RELOC_NDS32_PLT_GOTREL_LO12
4260 BFD_RELOC_NDS32_SDA12S2_DP
4262 BFD_RELOC_NDS32_SDA12S2_SP
4264 BFD_RELOC_NDS32_LO12S2_DP
4266 BFD_RELOC_NDS32_LO12S2_SP
4270 BFD_RELOC_NDS32_DWARF2_OP1
4272 BFD_RELOC_NDS32_DWARF2_OP2
4274 BFD_RELOC_NDS32_DWARF2_LEB
4276 for dwarf2 debug_line.
4278 BFD_RELOC_NDS32_UPDATE_TA
4280 for eliminate 16-bit instructions
4282 BFD_RELOC_NDS32_PLT_GOTREL_LO20
4284 BFD_RELOC_NDS32_PLT_GOTREL_LO15
4286 BFD_RELOC_NDS32_PLT_GOTREL_LO19
4288 BFD_RELOC_NDS32_GOT_LO15
4290 BFD_RELOC_NDS32_GOT_LO19
4292 BFD_RELOC_NDS32_GOTOFF_LO15
4294 BFD_RELOC_NDS32_GOTOFF_LO19
4296 BFD_RELOC_NDS32_GOT15S2
4298 BFD_RELOC_NDS32_GOT17S2
4300 for PIC object relaxation
4305 This is a 5 bit absolute address.
4307 BFD_RELOC_NDS32_10_UPCREL
4309 This is a 10-bit unsigned pc-relative reloc with the right 1 bit assumed to be 0.
4311 BFD_RELOC_NDS32_SDA_FP7U2_RELA
4313 If fp were omitted, fp can used as another gp.
4315 BFD_RELOC_NDS32_RELAX_ENTRY
4317 BFD_RELOC_NDS32_GOT_SUFF
4319 BFD_RELOC_NDS32_GOTOFF_SUFF
4321 BFD_RELOC_NDS32_PLT_GOT_SUFF
4323 BFD_RELOC_NDS32_MULCALL_SUFF
4327 BFD_RELOC_NDS32_PTR_COUNT
4329 BFD_RELOC_NDS32_PTR_RESOLVED
4331 BFD_RELOC_NDS32_PLTBLOCK
4333 BFD_RELOC_NDS32_RELAX_REGION_BEGIN
4335 BFD_RELOC_NDS32_RELAX_REGION_END
4337 BFD_RELOC_NDS32_MINUEND
4339 BFD_RELOC_NDS32_SUBTRAHEND
4341 BFD_RELOC_NDS32_DIFF8
4343 BFD_RELOC_NDS32_DIFF16
4345 BFD_RELOC_NDS32_DIFF32
4347 BFD_RELOC_NDS32_DIFF_ULEB128
4349 BFD_RELOC_NDS32_EMPTY
4351 relaxation relative relocation types
4353 BFD_RELOC_NDS32_25_ABS
4355 This is a 25 bit absolute address.
4357 BFD_RELOC_NDS32_DATA
4359 BFD_RELOC_NDS32_TRAN
4361 BFD_RELOC_NDS32_17IFC_PCREL
4363 BFD_RELOC_NDS32_10IFCU_PCREL
4365 For ex9 and ifc using.
4367 BFD_RELOC_NDS32_TPOFF
4369 BFD_RELOC_NDS32_TLS_LE_HI20
4371 BFD_RELOC_NDS32_TLS_LE_LO12
4373 BFD_RELOC_NDS32_TLS_LE_ADD
4375 BFD_RELOC_NDS32_TLS_LE_LS
4377 BFD_RELOC_NDS32_GOTTPOFF
4379 BFD_RELOC_NDS32_TLS_IE_HI20
4381 BFD_RELOC_NDS32_TLS_IE_LO12S2
4383 BFD_RELOC_NDS32_TLS_TPOFF
4385 BFD_RELOC_NDS32_TLS_LE_20
4387 BFD_RELOC_NDS32_TLS_LE_15S0
4389 BFD_RELOC_NDS32_TLS_LE_15S1
4391 BFD_RELOC_NDS32_TLS_LE_15S2
4397 BFD_RELOC_V850_9_PCREL
4399 This is a 9-bit reloc
4401 BFD_RELOC_V850_22_PCREL
4403 This is a 22-bit reloc
4406 BFD_RELOC_V850_SDA_16_16_OFFSET
4408 This is a 16 bit offset from the short data area pointer.
4410 BFD_RELOC_V850_SDA_15_16_OFFSET
4412 This is a 16 bit offset (of which only 15 bits are used) from the
4413 short data area pointer.
4415 BFD_RELOC_V850_ZDA_16_16_OFFSET
4417 This is a 16 bit offset from the zero data area pointer.
4419 BFD_RELOC_V850_ZDA_15_16_OFFSET
4421 This is a 16 bit offset (of which only 15 bits are used) from the
4422 zero data area pointer.
4424 BFD_RELOC_V850_TDA_6_8_OFFSET
4426 This is an 8 bit offset (of which only 6 bits are used) from the
4427 tiny data area pointer.
4429 BFD_RELOC_V850_TDA_7_8_OFFSET
4431 This is an 8bit offset (of which only 7 bits are used) from the tiny
4434 BFD_RELOC_V850_TDA_7_7_OFFSET
4436 This is a 7 bit offset from the tiny data area pointer.
4438 BFD_RELOC_V850_TDA_16_16_OFFSET
4440 This is a 16 bit offset from the tiny data area pointer.
4443 BFD_RELOC_V850_TDA_4_5_OFFSET
4445 This is a 5 bit offset (of which only 4 bits are used) from the tiny
4448 BFD_RELOC_V850_TDA_4_4_OFFSET
4450 This is a 4 bit offset from the tiny data area pointer.
4452 BFD_RELOC_V850_SDA_16_16_SPLIT_OFFSET
4454 This is a 16 bit offset from the short data area pointer, with the
4455 bits placed non-contiguously in the instruction.
4457 BFD_RELOC_V850_ZDA_16_16_SPLIT_OFFSET
4459 This is a 16 bit offset from the zero data area pointer, with the
4460 bits placed non-contiguously in the instruction.
4462 BFD_RELOC_V850_CALLT_6_7_OFFSET
4464 This is a 6 bit offset from the call table base pointer.
4466 BFD_RELOC_V850_CALLT_16_16_OFFSET
4468 This is a 16 bit offset from the call table base pointer.
4470 BFD_RELOC_V850_LONGCALL
4472 Used for relaxing indirect function calls.
4474 BFD_RELOC_V850_LONGJUMP
4476 Used for relaxing indirect jumps.
4478 BFD_RELOC_V850_ALIGN
4480 Used to maintain alignment whilst relaxing.
4482 BFD_RELOC_V850_LO16_SPLIT_OFFSET
4484 This is a variation of BFD_RELOC_LO16 that can be used in v850e ld.bu
4487 BFD_RELOC_V850_16_PCREL
4489 This is a 16-bit reloc.
4491 BFD_RELOC_V850_17_PCREL
4493 This is a 17-bit reloc.
4497 This is a 23-bit reloc.
4499 BFD_RELOC_V850_32_PCREL
4501 This is a 32-bit reloc.
4503 BFD_RELOC_V850_32_ABS
4505 This is a 32-bit reloc.
4507 BFD_RELOC_V850_16_SPLIT_OFFSET
4509 This is a 16-bit reloc.
4511 BFD_RELOC_V850_16_S1
4513 This is a 16-bit reloc.
4515 BFD_RELOC_V850_LO16_S1
4517 Low 16 bits. 16 bit shifted by 1.
4519 BFD_RELOC_V850_CALLT_15_16_OFFSET
4521 This is a 16 bit offset from the call table base pointer.
4523 BFD_RELOC_V850_32_GOTPCREL
4527 BFD_RELOC_V850_16_GOT
4531 BFD_RELOC_V850_32_GOT
4535 BFD_RELOC_V850_22_PLT_PCREL
4539 BFD_RELOC_V850_32_PLT_PCREL
4547 BFD_RELOC_V850_GLOB_DAT
4551 BFD_RELOC_V850_JMP_SLOT
4555 BFD_RELOC_V850_RELATIVE
4559 BFD_RELOC_V850_16_GOTOFF
4563 BFD_RELOC_V850_32_GOTOFF
4578 This is a 8bit DP reloc for the tms320c30, where the most
4579 significant 8 bits of a 24 bit word are placed into the least
4580 significant 8 bits of the opcode.
4583 BFD_RELOC_TIC54X_PARTLS7
4585 This is a 7bit reloc for the tms320c54x, where the least
4586 significant 7 bits of a 16 bit word are placed into the least
4587 significant 7 bits of the opcode.
4590 BFD_RELOC_TIC54X_PARTMS9
4592 This is a 9bit DP reloc for the tms320c54x, where the most
4593 significant 9 bits of a 16 bit word are placed into the least
4594 significant 9 bits of the opcode.
4599 This is an extended address 23-bit reloc for the tms320c54x.
4602 BFD_RELOC_TIC54X_16_OF_23
4604 This is a 16-bit reloc for the tms320c54x, where the least
4605 significant 16 bits of a 23-bit extended address are placed into
4609 BFD_RELOC_TIC54X_MS7_OF_23
4611 This is a reloc for the tms320c54x, where the most
4612 significant 7 bits of a 23-bit extended address are placed into
4616 BFD_RELOC_C6000_PCR_S21
4618 BFD_RELOC_C6000_PCR_S12
4620 BFD_RELOC_C6000_PCR_S10
4622 BFD_RELOC_C6000_PCR_S7
4624 BFD_RELOC_C6000_ABS_S16
4626 BFD_RELOC_C6000_ABS_L16
4628 BFD_RELOC_C6000_ABS_H16
4630 BFD_RELOC_C6000_SBR_U15_B
4632 BFD_RELOC_C6000_SBR_U15_H
4634 BFD_RELOC_C6000_SBR_U15_W
4636 BFD_RELOC_C6000_SBR_S16
4638 BFD_RELOC_C6000_SBR_L16_B
4640 BFD_RELOC_C6000_SBR_L16_H
4642 BFD_RELOC_C6000_SBR_L16_W
4644 BFD_RELOC_C6000_SBR_H16_B
4646 BFD_RELOC_C6000_SBR_H16_H
4648 BFD_RELOC_C6000_SBR_H16_W
4650 BFD_RELOC_C6000_SBR_GOT_U15_W
4652 BFD_RELOC_C6000_SBR_GOT_L16_W
4654 BFD_RELOC_C6000_SBR_GOT_H16_W
4656 BFD_RELOC_C6000_DSBT_INDEX
4658 BFD_RELOC_C6000_PREL31
4660 BFD_RELOC_C6000_COPY
4662 BFD_RELOC_C6000_JUMP_SLOT
4664 BFD_RELOC_C6000_EHTYPE
4666 BFD_RELOC_C6000_PCR_H16
4668 BFD_RELOC_C6000_PCR_L16
4670 BFD_RELOC_C6000_ALIGN
4672 BFD_RELOC_C6000_FPHEAD
4674 BFD_RELOC_C6000_NOCMP
4676 TMS320C6000 relocations.
4681 This is a 48 bit reloc for the FR30 that stores 32 bits.
4685 This is a 32 bit reloc for the FR30 that stores 20 bits split up into
4688 BFD_RELOC_FR30_6_IN_4
4690 This is a 16 bit reloc for the FR30 that stores a 6 bit word offset in
4693 BFD_RELOC_FR30_8_IN_8
4695 This is a 16 bit reloc for the FR30 that stores an 8 bit byte offset
4698 BFD_RELOC_FR30_9_IN_8
4700 This is a 16 bit reloc for the FR30 that stores a 9 bit short offset
4703 BFD_RELOC_FR30_10_IN_8
4705 This is a 16 bit reloc for the FR30 that stores a 10 bit word offset
4708 BFD_RELOC_FR30_9_PCREL
4710 This is a 16 bit reloc for the FR30 that stores a 9 bit pc relative
4711 short offset into 8 bits.
4713 BFD_RELOC_FR30_12_PCREL
4715 This is a 16 bit reloc for the FR30 that stores a 12 bit pc relative
4716 short offset into 11 bits.
4719 BFD_RELOC_MCORE_PCREL_IMM8BY4
4721 BFD_RELOC_MCORE_PCREL_IMM11BY2
4723 BFD_RELOC_MCORE_PCREL_IMM4BY2
4725 BFD_RELOC_MCORE_PCREL_32
4727 BFD_RELOC_MCORE_PCREL_JSR_IMM11BY2
4731 Motorola Mcore relocations.
4740 BFD_RELOC_MEP_PCREL8A2
4742 BFD_RELOC_MEP_PCREL12A2
4744 BFD_RELOC_MEP_PCREL17A2
4746 BFD_RELOC_MEP_PCREL24A2
4748 BFD_RELOC_MEP_PCABS24A2
4760 BFD_RELOC_MEP_TPREL7
4762 BFD_RELOC_MEP_TPREL7A2
4764 BFD_RELOC_MEP_TPREL7A4
4766 BFD_RELOC_MEP_UIMM24
4768 BFD_RELOC_MEP_ADDR24A4
4770 BFD_RELOC_MEP_GNU_VTINHERIT
4772 BFD_RELOC_MEP_GNU_VTENTRY
4774 Toshiba Media Processor Relocations.
4778 BFD_RELOC_METAG_HIADDR16
4780 BFD_RELOC_METAG_LOADDR16
4782 BFD_RELOC_METAG_RELBRANCH
4784 BFD_RELOC_METAG_GETSETOFF
4786 BFD_RELOC_METAG_HIOG
4788 BFD_RELOC_METAG_LOOG
4790 BFD_RELOC_METAG_REL8
4792 BFD_RELOC_METAG_REL16
4794 BFD_RELOC_METAG_HI16_GOTOFF
4796 BFD_RELOC_METAG_LO16_GOTOFF
4798 BFD_RELOC_METAG_GETSET_GOTOFF
4800 BFD_RELOC_METAG_GETSET_GOT
4802 BFD_RELOC_METAG_HI16_GOTPC
4804 BFD_RELOC_METAG_LO16_GOTPC
4806 BFD_RELOC_METAG_HI16_PLT
4808 BFD_RELOC_METAG_LO16_PLT
4810 BFD_RELOC_METAG_RELBRANCH_PLT
4812 BFD_RELOC_METAG_GOTOFF
4816 BFD_RELOC_METAG_COPY
4818 BFD_RELOC_METAG_JMP_SLOT
4820 BFD_RELOC_METAG_RELATIVE
4822 BFD_RELOC_METAG_GLOB_DAT
4824 BFD_RELOC_METAG_TLS_GD
4826 BFD_RELOC_METAG_TLS_LDM
4828 BFD_RELOC_METAG_TLS_LDO_HI16
4830 BFD_RELOC_METAG_TLS_LDO_LO16
4832 BFD_RELOC_METAG_TLS_LDO
4834 BFD_RELOC_METAG_TLS_IE
4836 BFD_RELOC_METAG_TLS_IENONPIC
4838 BFD_RELOC_METAG_TLS_IENONPIC_HI16
4840 BFD_RELOC_METAG_TLS_IENONPIC_LO16
4842 BFD_RELOC_METAG_TLS_TPOFF
4844 BFD_RELOC_METAG_TLS_DTPMOD
4846 BFD_RELOC_METAG_TLS_DTPOFF
4848 BFD_RELOC_METAG_TLS_LE
4850 BFD_RELOC_METAG_TLS_LE_HI16
4852 BFD_RELOC_METAG_TLS_LE_LO16
4854 Imagination Technologies Meta relocations.
4859 BFD_RELOC_MMIX_GETA_1
4861 BFD_RELOC_MMIX_GETA_2
4863 BFD_RELOC_MMIX_GETA_3
4865 These are relocations for the GETA instruction.
4867 BFD_RELOC_MMIX_CBRANCH
4869 BFD_RELOC_MMIX_CBRANCH_J
4871 BFD_RELOC_MMIX_CBRANCH_1
4873 BFD_RELOC_MMIX_CBRANCH_2
4875 BFD_RELOC_MMIX_CBRANCH_3
4877 These are relocations for a conditional branch instruction.
4879 BFD_RELOC_MMIX_PUSHJ
4881 BFD_RELOC_MMIX_PUSHJ_1
4883 BFD_RELOC_MMIX_PUSHJ_2
4885 BFD_RELOC_MMIX_PUSHJ_3
4887 BFD_RELOC_MMIX_PUSHJ_STUBBABLE
4889 These are relocations for the PUSHJ instruction.
4893 BFD_RELOC_MMIX_JMP_1
4895 BFD_RELOC_MMIX_JMP_2
4897 BFD_RELOC_MMIX_JMP_3
4899 These are relocations for the JMP instruction.
4901 BFD_RELOC_MMIX_ADDR19
4903 This is a relocation for a relative address as in a GETA instruction or
4906 BFD_RELOC_MMIX_ADDR27
4908 This is a relocation for a relative address as in a JMP instruction.
4910 BFD_RELOC_MMIX_REG_OR_BYTE
4912 This is a relocation for an instruction field that may be a general
4913 register or a value 0..255.
4917 This is a relocation for an instruction field that may be a general
4920 BFD_RELOC_MMIX_BASE_PLUS_OFFSET
4922 This is a relocation for two instruction fields holding a register and
4923 an offset, the equivalent of the relocation.
4925 BFD_RELOC_MMIX_LOCAL
4927 This relocation is an assertion that the expression is not allocated as
4928 a global register. It does not modify contents.
4931 BFD_RELOC_AVR_7_PCREL
4933 This is a 16 bit reloc for the AVR that stores 8 bit pc relative
4934 short offset into 7 bits.
4936 BFD_RELOC_AVR_13_PCREL
4938 This is a 16 bit reloc for the AVR that stores 13 bit pc relative
4939 short offset into 12 bits.
4943 This is a 16 bit reloc for the AVR that stores 17 bit value (usually
4944 program memory address) into 16 bits.
4946 BFD_RELOC_AVR_LO8_LDI
4948 This is a 16 bit reloc for the AVR that stores 8 bit value (usually
4949 data memory address) into 8 bit immediate value of LDI insn.
4951 BFD_RELOC_AVR_HI8_LDI
4953 This is a 16 bit reloc for the AVR that stores 8 bit value (high 8 bit
4954 of data memory address) into 8 bit immediate value of LDI insn.
4956 BFD_RELOC_AVR_HH8_LDI
4958 This is a 16 bit reloc for the AVR that stores 8 bit value (most high 8 bit
4959 of program memory address) into 8 bit immediate value of LDI insn.
4961 BFD_RELOC_AVR_MS8_LDI
4963 This is a 16 bit reloc for the AVR that stores 8 bit value (most high 8 bit
4964 of 32 bit value) into 8 bit immediate value of LDI insn.
4966 BFD_RELOC_AVR_LO8_LDI_NEG
4968 This is a 16 bit reloc for the AVR that stores negated 8 bit value
4969 (usually data memory address) into 8 bit immediate value of SUBI insn.
4971 BFD_RELOC_AVR_HI8_LDI_NEG
4973 This is a 16 bit reloc for the AVR that stores negated 8 bit value
4974 (high 8 bit of data memory address) into 8 bit immediate value of
4977 BFD_RELOC_AVR_HH8_LDI_NEG
4979 This is a 16 bit reloc for the AVR that stores negated 8 bit value
4980 (most high 8 bit of program memory address) into 8 bit immediate value
4981 of LDI or SUBI insn.
4983 BFD_RELOC_AVR_MS8_LDI_NEG
4985 This is a 16 bit reloc for the AVR that stores negated 8 bit value (msb
4986 of 32 bit value) into 8 bit immediate value of LDI insn.
4988 BFD_RELOC_AVR_LO8_LDI_PM
4990 This is a 16 bit reloc for the AVR that stores 8 bit value (usually
4991 command address) into 8 bit immediate value of LDI insn.
4993 BFD_RELOC_AVR_LO8_LDI_GS
4995 This is a 16 bit reloc for the AVR that stores 8 bit value
4996 (command address) into 8 bit immediate value of LDI insn. If the address
4997 is beyond the 128k boundary, the linker inserts a jump stub for this reloc
5000 BFD_RELOC_AVR_HI8_LDI_PM
5002 This is a 16 bit reloc for the AVR that stores 8 bit value (high 8 bit
5003 of command address) into 8 bit immediate value of LDI insn.
5005 BFD_RELOC_AVR_HI8_LDI_GS
5007 This is a 16 bit reloc for the AVR that stores 8 bit value (high 8 bit
5008 of command address) into 8 bit immediate value of LDI insn. If the address
5009 is beyond the 128k boundary, the linker inserts a jump stub for this reloc
5012 BFD_RELOC_AVR_HH8_LDI_PM
5014 This is a 16 bit reloc for the AVR that stores 8 bit value (most high 8 bit
5015 of command address) into 8 bit immediate value of LDI insn.
5017 BFD_RELOC_AVR_LO8_LDI_PM_NEG
5019 This is a 16 bit reloc for the AVR that stores negated 8 bit value
5020 (usually command address) into 8 bit immediate value of SUBI insn.
5022 BFD_RELOC_AVR_HI8_LDI_PM_NEG
5024 This is a 16 bit reloc for the AVR that stores negated 8 bit value
5025 (high 8 bit of 16 bit command address) into 8 bit immediate value
5028 BFD_RELOC_AVR_HH8_LDI_PM_NEG
5030 This is a 16 bit reloc for the AVR that stores negated 8 bit value
5031 (high 6 bit of 22 bit command address) into 8 bit immediate
5036 This is a 32 bit reloc for the AVR that stores 23 bit value
5041 This is a 16 bit reloc for the AVR that stores all needed bits
5042 for absolute addressing with ldi with overflow check to linktime
5046 This is a 6 bit reloc for the AVR that stores offset for ldd/std
5049 BFD_RELOC_AVR_6_ADIW
5051 This is a 6 bit reloc for the AVR that stores offset for adiw/sbiw
5056 This is a 8 bit reloc for the AVR that stores bits 0..7 of a symbol
5057 in .byte lo8(symbol)
5061 This is a 8 bit reloc for the AVR that stores bits 8..15 of a symbol
5062 in .byte hi8(symbol)
5066 This is a 8 bit reloc for the AVR that stores bits 16..23 of a symbol
5067 in .byte hlo8(symbol)
5071 BFD_RELOC_AVR_DIFF16
5073 BFD_RELOC_AVR_DIFF32
5075 AVR relocations to mark the difference of two local symbols.
5076 These are only needed to support linker relaxation and can be ignored
5077 when not relaxing. The field is set to the value of the difference
5078 assuming no relaxation. The relocation encodes the position of the
5079 second symbol so the linker can determine whether to adjust the field
5082 BFD_RELOC_AVR_LDS_STS_16
5084 This is a 7 bit reloc for the AVR that stores SRAM address for 16bit
5085 lds and sts instructions supported only tiny core.
5089 This is a 6 bit reloc for the AVR that stores an I/O register
5090 number for the IN and OUT instructions
5094 This is a 5 bit reloc for the AVR that stores an I/O register
5095 number for the SBIC, SBIS, SBI and CBI instructions
5098 BFD_RELOC_RISCV_HI20
5100 BFD_RELOC_RISCV_PCREL_HI20
5102 BFD_RELOC_RISCV_PCREL_LO12_I
5104 BFD_RELOC_RISCV_PCREL_LO12_S
5106 BFD_RELOC_RISCV_LO12_I
5108 BFD_RELOC_RISCV_LO12_S
5110 BFD_RELOC_RISCV_GPREL12_I
5112 BFD_RELOC_RISCV_GPREL12_S
5114 BFD_RELOC_RISCV_TPREL_HI20
5116 BFD_RELOC_RISCV_TPREL_LO12_I
5118 BFD_RELOC_RISCV_TPREL_LO12_S
5120 BFD_RELOC_RISCV_TPREL_ADD
5122 BFD_RELOC_RISCV_CALL
5124 BFD_RELOC_RISCV_CALL_PLT
5126 BFD_RELOC_RISCV_ADD8
5128 BFD_RELOC_RISCV_ADD16
5130 BFD_RELOC_RISCV_ADD32
5132 BFD_RELOC_RISCV_ADD64
5134 BFD_RELOC_RISCV_SUB8
5136 BFD_RELOC_RISCV_SUB16
5138 BFD_RELOC_RISCV_SUB32
5140 BFD_RELOC_RISCV_SUB64
5142 BFD_RELOC_RISCV_GOT_HI20
5144 BFD_RELOC_RISCV_TLS_GOT_HI20
5146 BFD_RELOC_RISCV_TLS_GD_HI20
5150 BFD_RELOC_RISCV_TLS_DTPMOD32
5152 BFD_RELOC_RISCV_TLS_DTPREL32
5154 BFD_RELOC_RISCV_TLS_DTPMOD64
5156 BFD_RELOC_RISCV_TLS_DTPREL64
5158 BFD_RELOC_RISCV_TLS_TPREL32
5160 BFD_RELOC_RISCV_TLS_TPREL64
5162 BFD_RELOC_RISCV_ALIGN
5164 BFD_RELOC_RISCV_RVC_BRANCH
5166 BFD_RELOC_RISCV_RVC_JUMP
5168 BFD_RELOC_RISCV_RVC_LUI
5170 BFD_RELOC_RISCV_GPREL_I
5172 BFD_RELOC_RISCV_GPREL_S
5174 BFD_RELOC_RISCV_TPREL_I
5176 BFD_RELOC_RISCV_TPREL_S
5178 BFD_RELOC_RISCV_RELAX
5182 BFD_RELOC_RISCV_SUB6
5184 BFD_RELOC_RISCV_SET6
5186 BFD_RELOC_RISCV_SET8
5188 BFD_RELOC_RISCV_SET16
5190 BFD_RELOC_RISCV_SET32
5192 BFD_RELOC_RISCV_32_PCREL
5199 BFD_RELOC_RL78_NEG16
5201 BFD_RELOC_RL78_NEG24
5203 BFD_RELOC_RL78_NEG32
5205 BFD_RELOC_RL78_16_OP
5207 BFD_RELOC_RL78_24_OP
5209 BFD_RELOC_RL78_32_OP
5217 BFD_RELOC_RL78_DIR3U_PCREL
5221 BFD_RELOC_RL78_GPRELB
5223 BFD_RELOC_RL78_GPRELW
5225 BFD_RELOC_RL78_GPRELL
5229 BFD_RELOC_RL78_OP_SUBTRACT
5231 BFD_RELOC_RL78_OP_NEG
5233 BFD_RELOC_RL78_OP_AND
5235 BFD_RELOC_RL78_OP_SHRA
5239 BFD_RELOC_RL78_ABS16
5241 BFD_RELOC_RL78_ABS16_REV
5243 BFD_RELOC_RL78_ABS32
5245 BFD_RELOC_RL78_ABS32_REV
5247 BFD_RELOC_RL78_ABS16U
5249 BFD_RELOC_RL78_ABS16UW
5251 BFD_RELOC_RL78_ABS16UL
5253 BFD_RELOC_RL78_RELAX
5263 BFD_RELOC_RL78_SADDR
5265 Renesas RL78 Relocations.
5288 BFD_RELOC_RX_DIR3U_PCREL
5300 BFD_RELOC_RX_OP_SUBTRACT
5308 BFD_RELOC_RX_ABS16_REV
5312 BFD_RELOC_RX_ABS32_REV
5316 BFD_RELOC_RX_ABS16UW
5318 BFD_RELOC_RX_ABS16UL
5322 Renesas RX Relocations.
5335 32 bit PC relative PLT address.
5339 Copy symbol at runtime.
5341 BFD_RELOC_390_GLOB_DAT
5345 BFD_RELOC_390_JMP_SLOT
5349 BFD_RELOC_390_RELATIVE
5351 Adjust by program base.
5355 32 bit PC relative offset to GOT.
5361 BFD_RELOC_390_PC12DBL
5363 PC relative 12 bit shifted by 1.
5365 BFD_RELOC_390_PLT12DBL
5367 12 bit PC rel. PLT shifted by 1.
5369 BFD_RELOC_390_PC16DBL
5371 PC relative 16 bit shifted by 1.
5373 BFD_RELOC_390_PLT16DBL
5375 16 bit PC rel. PLT shifted by 1.
5377 BFD_RELOC_390_PC24DBL
5379 PC relative 24 bit shifted by 1.
5381 BFD_RELOC_390_PLT24DBL
5383 24 bit PC rel. PLT shifted by 1.
5385 BFD_RELOC_390_PC32DBL
5387 PC relative 32 bit shifted by 1.
5389 BFD_RELOC_390_PLT32DBL
5391 32 bit PC rel. PLT shifted by 1.
5393 BFD_RELOC_390_GOTPCDBL
5395 32 bit PC rel. GOT shifted by 1.
5403 64 bit PC relative PLT address.
5405 BFD_RELOC_390_GOTENT
5407 32 bit rel. offset to GOT entry.
5409 BFD_RELOC_390_GOTOFF64
5411 64 bit offset to GOT.
5413 BFD_RELOC_390_GOTPLT12
5415 12-bit offset to symbol-entry within GOT, with PLT handling.
5417 BFD_RELOC_390_GOTPLT16
5419 16-bit offset to symbol-entry within GOT, with PLT handling.
5421 BFD_RELOC_390_GOTPLT32
5423 32-bit offset to symbol-entry within GOT, with PLT handling.
5425 BFD_RELOC_390_GOTPLT64
5427 64-bit offset to symbol-entry within GOT, with PLT handling.
5429 BFD_RELOC_390_GOTPLTENT
5431 32-bit rel. offset to symbol-entry within GOT, with PLT handling.
5433 BFD_RELOC_390_PLTOFF16
5435 16-bit rel. offset from the GOT to a PLT entry.
5437 BFD_RELOC_390_PLTOFF32
5439 32-bit rel. offset from the GOT to a PLT entry.
5441 BFD_RELOC_390_PLTOFF64
5443 64-bit rel. offset from the GOT to a PLT entry.
5446 BFD_RELOC_390_TLS_LOAD
5448 BFD_RELOC_390_TLS_GDCALL
5450 BFD_RELOC_390_TLS_LDCALL
5452 BFD_RELOC_390_TLS_GD32
5454 BFD_RELOC_390_TLS_GD64
5456 BFD_RELOC_390_TLS_GOTIE12
5458 BFD_RELOC_390_TLS_GOTIE32
5460 BFD_RELOC_390_TLS_GOTIE64
5462 BFD_RELOC_390_TLS_LDM32
5464 BFD_RELOC_390_TLS_LDM64
5466 BFD_RELOC_390_TLS_IE32
5468 BFD_RELOC_390_TLS_IE64
5470 BFD_RELOC_390_TLS_IEENT
5472 BFD_RELOC_390_TLS_LE32
5474 BFD_RELOC_390_TLS_LE64
5476 BFD_RELOC_390_TLS_LDO32
5478 BFD_RELOC_390_TLS_LDO64
5480 BFD_RELOC_390_TLS_DTPMOD
5482 BFD_RELOC_390_TLS_DTPOFF
5484 BFD_RELOC_390_TLS_TPOFF
5486 s390 tls relocations.
5493 BFD_RELOC_390_GOTPLT20
5495 BFD_RELOC_390_TLS_GOTIE20
5497 Long displacement extension.
5500 BFD_RELOC_390_IRELATIVE
5502 STT_GNU_IFUNC relocation.
5505 BFD_RELOC_SCORE_GPREL15
5508 Low 16 bit for load/store
5510 BFD_RELOC_SCORE_DUMMY2
5514 This is a 24-bit reloc with the right 1 bit assumed to be 0
5516 BFD_RELOC_SCORE_BRANCH
5518 This is a 19-bit reloc with the right 1 bit assumed to be 0
5520 BFD_RELOC_SCORE_IMM30
5522 This is a 32-bit reloc for 48-bit instructions.
5524 BFD_RELOC_SCORE_IMM32
5526 This is a 32-bit reloc for 48-bit instructions.
5528 BFD_RELOC_SCORE16_JMP
5530 This is a 11-bit reloc with the right 1 bit assumed to be 0
5532 BFD_RELOC_SCORE16_BRANCH
5534 This is a 8-bit reloc with the right 1 bit assumed to be 0
5536 BFD_RELOC_SCORE_BCMP
5538 This is a 9-bit reloc with the right 1 bit assumed to be 0
5540 BFD_RELOC_SCORE_GOT15
5542 BFD_RELOC_SCORE_GOT_LO16
5544 BFD_RELOC_SCORE_CALL15
5546 BFD_RELOC_SCORE_DUMMY_HI16
5548 Undocumented Score relocs
5553 Scenix IP2K - 9-bit register number / data address
5557 Scenix IP2K - 4-bit register/data bank number
5559 BFD_RELOC_IP2K_ADDR16CJP
5561 Scenix IP2K - low 13 bits of instruction word address
5563 BFD_RELOC_IP2K_PAGE3
5565 Scenix IP2K - high 3 bits of instruction word address
5567 BFD_RELOC_IP2K_LO8DATA
5569 BFD_RELOC_IP2K_HI8DATA
5571 BFD_RELOC_IP2K_EX8DATA
5573 Scenix IP2K - ext/low/high 8 bits of data address
5575 BFD_RELOC_IP2K_LO8INSN
5577 BFD_RELOC_IP2K_HI8INSN
5579 Scenix IP2K - low/high 8 bits of instruction word address
5581 BFD_RELOC_IP2K_PC_SKIP
5583 Scenix IP2K - even/odd PC modifier to modify snb pcl.0
5587 Scenix IP2K - 16 bit word address in text section.
5589 BFD_RELOC_IP2K_FR_OFFSET
5591 Scenix IP2K - 7-bit sp or dp offset
5593 BFD_RELOC_VPE4KMATH_DATA
5595 BFD_RELOC_VPE4KMATH_INSN
5597 Scenix VPE4K coprocessor - data/insn-space addressing
5600 BFD_RELOC_VTABLE_INHERIT
5602 BFD_RELOC_VTABLE_ENTRY
5604 These two relocations are used by the linker to determine which of
5605 the entries in a C++ virtual function table are actually used. When
5606 the --gc-sections option is given, the linker will zero out the entries
5607 that are not used, so that the code for those functions need not be
5608 included in the output.
5610 VTABLE_INHERIT is a zero-space relocation used to describe to the
5611 linker the inheritance tree of a C++ virtual function table. The
5612 relocation's symbol should be the parent class' vtable, and the
5613 relocation should be located at the child vtable.
5615 VTABLE_ENTRY is a zero-space relocation that describes the use of a
5616 virtual function table entry. The reloc's symbol should refer to the
5617 table of the class mentioned in the code. Off of that base, an offset
5618 describes the entry that is being used. For Rela hosts, this offset
5619 is stored in the reloc's addend. For Rel hosts, we are forced to put
5620 this offset in the reloc's section offset.
5623 BFD_RELOC_IA64_IMM14
5625 BFD_RELOC_IA64_IMM22
5627 BFD_RELOC_IA64_IMM64
5629 BFD_RELOC_IA64_DIR32MSB
5631 BFD_RELOC_IA64_DIR32LSB
5633 BFD_RELOC_IA64_DIR64MSB
5635 BFD_RELOC_IA64_DIR64LSB
5637 BFD_RELOC_IA64_GPREL22
5639 BFD_RELOC_IA64_GPREL64I
5641 BFD_RELOC_IA64_GPREL32MSB
5643 BFD_RELOC_IA64_GPREL32LSB
5645 BFD_RELOC_IA64_GPREL64MSB
5647 BFD_RELOC_IA64_GPREL64LSB
5649 BFD_RELOC_IA64_LTOFF22
5651 BFD_RELOC_IA64_LTOFF64I
5653 BFD_RELOC_IA64_PLTOFF22
5655 BFD_RELOC_IA64_PLTOFF64I
5657 BFD_RELOC_IA64_PLTOFF64MSB
5659 BFD_RELOC_IA64_PLTOFF64LSB
5661 BFD_RELOC_IA64_FPTR64I
5663 BFD_RELOC_IA64_FPTR32MSB
5665 BFD_RELOC_IA64_FPTR32LSB
5667 BFD_RELOC_IA64_FPTR64MSB
5669 BFD_RELOC_IA64_FPTR64LSB
5671 BFD_RELOC_IA64_PCREL21B
5673 BFD_RELOC_IA64_PCREL21BI
5675 BFD_RELOC_IA64_PCREL21M
5677 BFD_RELOC_IA64_PCREL21F
5679 BFD_RELOC_IA64_PCREL22
5681 BFD_RELOC_IA64_PCREL60B
5683 BFD_RELOC_IA64_PCREL64I
5685 BFD_RELOC_IA64_PCREL32MSB
5687 BFD_RELOC_IA64_PCREL32LSB
5689 BFD_RELOC_IA64_PCREL64MSB
5691 BFD_RELOC_IA64_PCREL64LSB
5693 BFD_RELOC_IA64_LTOFF_FPTR22
5695 BFD_RELOC_IA64_LTOFF_FPTR64I
5697 BFD_RELOC_IA64_LTOFF_FPTR32MSB
5699 BFD_RELOC_IA64_LTOFF_FPTR32LSB
5701 BFD_RELOC_IA64_LTOFF_FPTR64MSB
5703 BFD_RELOC_IA64_LTOFF_FPTR64LSB
5705 BFD_RELOC_IA64_SEGREL32MSB
5707 BFD_RELOC_IA64_SEGREL32LSB
5709 BFD_RELOC_IA64_SEGREL64MSB
5711 BFD_RELOC_IA64_SEGREL64LSB
5713 BFD_RELOC_IA64_SECREL32MSB
5715 BFD_RELOC_IA64_SECREL32LSB
5717 BFD_RELOC_IA64_SECREL64MSB
5719 BFD_RELOC_IA64_SECREL64LSB
5721 BFD_RELOC_IA64_REL32MSB
5723 BFD_RELOC_IA64_REL32LSB
5725 BFD_RELOC_IA64_REL64MSB
5727 BFD_RELOC_IA64_REL64LSB
5729 BFD_RELOC_IA64_LTV32MSB
5731 BFD_RELOC_IA64_LTV32LSB
5733 BFD_RELOC_IA64_LTV64MSB
5735 BFD_RELOC_IA64_LTV64LSB
5737 BFD_RELOC_IA64_IPLTMSB
5739 BFD_RELOC_IA64_IPLTLSB
5743 BFD_RELOC_IA64_LTOFF22X
5745 BFD_RELOC_IA64_LDXMOV
5747 BFD_RELOC_IA64_TPREL14
5749 BFD_RELOC_IA64_TPREL22
5751 BFD_RELOC_IA64_TPREL64I
5753 BFD_RELOC_IA64_TPREL64MSB
5755 BFD_RELOC_IA64_TPREL64LSB
5757 BFD_RELOC_IA64_LTOFF_TPREL22
5759 BFD_RELOC_IA64_DTPMOD64MSB
5761 BFD_RELOC_IA64_DTPMOD64LSB
5763 BFD_RELOC_IA64_LTOFF_DTPMOD22
5765 BFD_RELOC_IA64_DTPREL14
5767 BFD_RELOC_IA64_DTPREL22
5769 BFD_RELOC_IA64_DTPREL64I
5771 BFD_RELOC_IA64_DTPREL32MSB
5773 BFD_RELOC_IA64_DTPREL32LSB
5775 BFD_RELOC_IA64_DTPREL64MSB
5777 BFD_RELOC_IA64_DTPREL64LSB
5779 BFD_RELOC_IA64_LTOFF_DTPREL22
5781 Intel IA64 Relocations.
5784 BFD_RELOC_M68HC11_HI8
5786 Motorola 68HC11 reloc.
5787 This is the 8 bit high part of an absolute address.
5789 BFD_RELOC_M68HC11_LO8
5791 Motorola 68HC11 reloc.
5792 This is the 8 bit low part of an absolute address.
5794 BFD_RELOC_M68HC11_3B
5796 Motorola 68HC11 reloc.
5797 This is the 3 bit of a value.
5799 BFD_RELOC_M68HC11_RL_JUMP
5801 Motorola 68HC11 reloc.
5802 This reloc marks the beginning of a jump/call instruction.
5803 It is used for linker relaxation to correctly identify beginning
5804 of instruction and change some branches to use PC-relative
5807 BFD_RELOC_M68HC11_RL_GROUP
5809 Motorola 68HC11 reloc.
5810 This reloc marks a group of several instructions that gcc generates
5811 and for which the linker relaxation pass can modify and/or remove
5814 BFD_RELOC_M68HC11_LO16
5816 Motorola 68HC11 reloc.
5817 This is the 16-bit lower part of an address. It is used for 'call'
5818 instruction to specify the symbol address without any special
5819 transformation (due to memory bank window).
5821 BFD_RELOC_M68HC11_PAGE
5823 Motorola 68HC11 reloc.
5824 This is a 8-bit reloc that specifies the page number of an address.
5825 It is used by 'call' instruction to specify the page number of
5828 BFD_RELOC_M68HC11_24
5830 Motorola 68HC11 reloc.
5831 This is a 24-bit reloc that represents the address with a 16-bit
5832 value and a 8-bit page number. The symbol address is transformed
5833 to follow the 16K memory bank of 68HC12 (seen as mapped in the window).
5835 BFD_RELOC_M68HC12_5B
5837 Motorola 68HC12 reloc.
5838 This is the 5 bits of a value.
5840 BFD_RELOC_XGATE_RL_JUMP
5842 Freescale XGATE reloc.
5843 This reloc marks the beginning of a bra/jal instruction.
5845 BFD_RELOC_XGATE_RL_GROUP
5847 Freescale XGATE reloc.
5848 This reloc marks a group of several instructions that gcc generates
5849 and for which the linker relaxation pass can modify and/or remove
5852 BFD_RELOC_XGATE_LO16
5854 Freescale XGATE reloc.
5855 This is the 16-bit lower part of an address. It is used for the '16-bit'
5858 BFD_RELOC_XGATE_GPAGE
5860 Freescale XGATE reloc.
5864 Freescale XGATE reloc.
5866 BFD_RELOC_XGATE_PCREL_9
5868 Freescale XGATE reloc.
5869 This is a 9-bit pc-relative reloc.
5871 BFD_RELOC_XGATE_PCREL_10
5873 Freescale XGATE reloc.
5874 This is a 10-bit pc-relative reloc.
5876 BFD_RELOC_XGATE_IMM8_LO
5878 Freescale XGATE reloc.
5879 This is the 16-bit lower part of an address. It is used for the '16-bit'
5882 BFD_RELOC_XGATE_IMM8_HI
5884 Freescale XGATE reloc.
5885 This is the 16-bit higher part of an address. It is used for the '16-bit'
5888 BFD_RELOC_XGATE_IMM3
5890 Freescale XGATE reloc.
5891 This is a 3-bit pc-relative reloc.
5893 BFD_RELOC_XGATE_IMM4
5895 Freescale XGATE reloc.
5896 This is a 4-bit pc-relative reloc.
5898 BFD_RELOC_XGATE_IMM5
5900 Freescale XGATE reloc.
5901 This is a 5-bit pc-relative reloc.
5903 BFD_RELOC_M68HC12_9B
5905 Motorola 68HC12 reloc.
5906 This is the 9 bits of a value.
5908 BFD_RELOC_M68HC12_16B
5910 Motorola 68HC12 reloc.
5911 This is the 16 bits of a value.
5913 BFD_RELOC_M68HC12_9_PCREL
5915 Motorola 68HC12/XGATE reloc.
5916 This is a PCREL9 branch.
5918 BFD_RELOC_M68HC12_10_PCREL
5920 Motorola 68HC12/XGATE reloc.
5921 This is a PCREL10 branch.
5923 BFD_RELOC_M68HC12_LO8XG
5925 Motorola 68HC12/XGATE reloc.
5926 This is the 8 bit low part of an absolute address and immediately precedes
5927 a matching HI8XG part.
5929 BFD_RELOC_M68HC12_HI8XG
5931 Motorola 68HC12/XGATE reloc.
5932 This is the 8 bit high part of an absolute address and immediately follows
5933 a matching LO8XG part.
5937 BFD_RELOC_16C_NUM08_C
5941 BFD_RELOC_16C_NUM16_C
5945 BFD_RELOC_16C_NUM32_C
5947 BFD_RELOC_16C_DISP04
5949 BFD_RELOC_16C_DISP04_C
5951 BFD_RELOC_16C_DISP08
5953 BFD_RELOC_16C_DISP08_C
5955 BFD_RELOC_16C_DISP16
5957 BFD_RELOC_16C_DISP16_C
5959 BFD_RELOC_16C_DISP24
5961 BFD_RELOC_16C_DISP24_C
5963 BFD_RELOC_16C_DISP24a
5965 BFD_RELOC_16C_DISP24a_C
5969 BFD_RELOC_16C_REG04_C
5971 BFD_RELOC_16C_REG04a
5973 BFD_RELOC_16C_REG04a_C
5977 BFD_RELOC_16C_REG14_C
5981 BFD_RELOC_16C_REG16_C
5985 BFD_RELOC_16C_REG20_C
5989 BFD_RELOC_16C_ABS20_C
5993 BFD_RELOC_16C_ABS24_C
5997 BFD_RELOC_16C_IMM04_C
6001 BFD_RELOC_16C_IMM16_C
6005 BFD_RELOC_16C_IMM20_C
6009 BFD_RELOC_16C_IMM24_C
6013 BFD_RELOC_16C_IMM32_C
6015 NS CR16C Relocations.
6020 BFD_RELOC_CR16_NUM16
6022 BFD_RELOC_CR16_NUM32
6024 BFD_RELOC_CR16_NUM32a
6026 BFD_RELOC_CR16_REGREL0
6028 BFD_RELOC_CR16_REGREL4
6030 BFD_RELOC_CR16_REGREL4a
6032 BFD_RELOC_CR16_REGREL14
6034 BFD_RELOC_CR16_REGREL14a
6036 BFD_RELOC_CR16_REGREL16
6038 BFD_RELOC_CR16_REGREL20
6040 BFD_RELOC_CR16_REGREL20a
6042 BFD_RELOC_CR16_ABS20
6044 BFD_RELOC_CR16_ABS24
6050 BFD_RELOC_CR16_IMM16
6052 BFD_RELOC_CR16_IMM20
6054 BFD_RELOC_CR16_IMM24
6056 BFD_RELOC_CR16_IMM32
6058 BFD_RELOC_CR16_IMM32a
6060 BFD_RELOC_CR16_DISP4
6062 BFD_RELOC_CR16_DISP8
6064 BFD_RELOC_CR16_DISP16
6066 BFD_RELOC_CR16_DISP20
6068 BFD_RELOC_CR16_DISP24
6070 BFD_RELOC_CR16_DISP24a
6072 BFD_RELOC_CR16_SWITCH8
6074 BFD_RELOC_CR16_SWITCH16
6076 BFD_RELOC_CR16_SWITCH32
6078 BFD_RELOC_CR16_GOT_REGREL20
6080 BFD_RELOC_CR16_GOTC_REGREL20
6082 BFD_RELOC_CR16_GLOB_DAT
6084 NS CR16 Relocations.
6091 BFD_RELOC_CRX_REL8_CMP
6099 BFD_RELOC_CRX_REGREL12
6101 BFD_RELOC_CRX_REGREL22
6103 BFD_RELOC_CRX_REGREL28
6105 BFD_RELOC_CRX_REGREL32
6121 BFD_RELOC_CRX_SWITCH8
6123 BFD_RELOC_CRX_SWITCH16
6125 BFD_RELOC_CRX_SWITCH32
6130 BFD_RELOC_CRIS_BDISP8
6132 BFD_RELOC_CRIS_UNSIGNED_5
6134 BFD_RELOC_CRIS_SIGNED_6
6136 BFD_RELOC_CRIS_UNSIGNED_6
6138 BFD_RELOC_CRIS_SIGNED_8
6140 BFD_RELOC_CRIS_UNSIGNED_8
6142 BFD_RELOC_CRIS_SIGNED_16
6144 BFD_RELOC_CRIS_UNSIGNED_16
6146 BFD_RELOC_CRIS_LAPCQ_OFFSET
6148 BFD_RELOC_CRIS_UNSIGNED_4
6150 These relocs are only used within the CRIS assembler. They are not
6151 (at present) written to any object files.
6155 BFD_RELOC_CRIS_GLOB_DAT
6157 BFD_RELOC_CRIS_JUMP_SLOT
6159 BFD_RELOC_CRIS_RELATIVE
6161 Relocs used in ELF shared libraries for CRIS.
6163 BFD_RELOC_CRIS_32_GOT
6165 32-bit offset to symbol-entry within GOT.
6167 BFD_RELOC_CRIS_16_GOT
6169 16-bit offset to symbol-entry within GOT.
6171 BFD_RELOC_CRIS_32_GOTPLT
6173 32-bit offset to symbol-entry within GOT, with PLT handling.
6175 BFD_RELOC_CRIS_16_GOTPLT
6177 16-bit offset to symbol-entry within GOT, with PLT handling.
6179 BFD_RELOC_CRIS_32_GOTREL
6181 32-bit offset to symbol, relative to GOT.
6183 BFD_RELOC_CRIS_32_PLT_GOTREL
6185 32-bit offset to symbol with PLT entry, relative to GOT.
6187 BFD_RELOC_CRIS_32_PLT_PCREL
6189 32-bit offset to symbol with PLT entry, relative to this relocation.
6192 BFD_RELOC_CRIS_32_GOT_GD
6194 BFD_RELOC_CRIS_16_GOT_GD
6196 BFD_RELOC_CRIS_32_GD
6200 BFD_RELOC_CRIS_32_DTPREL
6202 BFD_RELOC_CRIS_16_DTPREL
6204 BFD_RELOC_CRIS_32_GOT_TPREL
6206 BFD_RELOC_CRIS_16_GOT_TPREL
6208 BFD_RELOC_CRIS_32_TPREL
6210 BFD_RELOC_CRIS_16_TPREL
6212 BFD_RELOC_CRIS_DTPMOD
6214 BFD_RELOC_CRIS_32_IE
6216 Relocs used in TLS code for CRIS.
6219 BFD_RELOC_OR1K_REL_26
6221 BFD_RELOC_OR1K_GOTPC_HI16
6223 BFD_RELOC_OR1K_GOTPC_LO16
6225 BFD_RELOC_OR1K_GOT16
6227 BFD_RELOC_OR1K_PLT26
6229 BFD_RELOC_OR1K_GOTOFF_HI16
6231 BFD_RELOC_OR1K_GOTOFF_LO16
6235 BFD_RELOC_OR1K_GLOB_DAT
6237 BFD_RELOC_OR1K_JMP_SLOT
6239 BFD_RELOC_OR1K_RELATIVE
6241 BFD_RELOC_OR1K_TLS_GD_HI16
6243 BFD_RELOC_OR1K_TLS_GD_LO16
6245 BFD_RELOC_OR1K_TLS_LDM_HI16
6247 BFD_RELOC_OR1K_TLS_LDM_LO16
6249 BFD_RELOC_OR1K_TLS_LDO_HI16
6251 BFD_RELOC_OR1K_TLS_LDO_LO16
6253 BFD_RELOC_OR1K_TLS_IE_HI16
6255 BFD_RELOC_OR1K_TLS_IE_LO16
6257 BFD_RELOC_OR1K_TLS_LE_HI16
6259 BFD_RELOC_OR1K_TLS_LE_LO16
6261 BFD_RELOC_OR1K_TLS_TPOFF
6263 BFD_RELOC_OR1K_TLS_DTPOFF
6265 BFD_RELOC_OR1K_TLS_DTPMOD
6267 OpenRISC 1000 Relocations.
6270 BFD_RELOC_H8_DIR16A8
6272 BFD_RELOC_H8_DIR16R8
6274 BFD_RELOC_H8_DIR24A8
6276 BFD_RELOC_H8_DIR24R8
6278 BFD_RELOC_H8_DIR32A16
6280 BFD_RELOC_H8_DISP32A16
6285 BFD_RELOC_XSTORMY16_REL_12
6287 BFD_RELOC_XSTORMY16_12
6289 BFD_RELOC_XSTORMY16_24
6291 BFD_RELOC_XSTORMY16_FPTR16
6293 Sony Xstormy16 Relocations.
6298 Self-describing complex relocations.
6310 Infineon Relocations.
6313 BFD_RELOC_VAX_GLOB_DAT
6315 BFD_RELOC_VAX_JMP_SLOT
6317 BFD_RELOC_VAX_RELATIVE
6319 Relocations used by VAX ELF.
6324 Morpho MT - 16 bit immediate relocation.
6328 Morpho MT - Hi 16 bits of an address.
6332 Morpho MT - Low 16 bits of an address.
6334 BFD_RELOC_MT_GNU_VTINHERIT
6336 Morpho MT - Used to tell the linker which vtable entries are used.
6338 BFD_RELOC_MT_GNU_VTENTRY
6340 Morpho MT - Used to tell the linker which vtable entries are used.
6342 BFD_RELOC_MT_PCINSN8
6344 Morpho MT - 8 bit immediate relocation.
6347 BFD_RELOC_MSP430_10_PCREL
6349 BFD_RELOC_MSP430_16_PCREL
6353 BFD_RELOC_MSP430_16_PCREL_BYTE
6355 BFD_RELOC_MSP430_16_BYTE
6357 BFD_RELOC_MSP430_2X_PCREL
6359 BFD_RELOC_MSP430_RL_PCREL
6361 BFD_RELOC_MSP430_ABS8
6363 BFD_RELOC_MSP430X_PCR20_EXT_SRC
6365 BFD_RELOC_MSP430X_PCR20_EXT_DST
6367 BFD_RELOC_MSP430X_PCR20_EXT_ODST
6369 BFD_RELOC_MSP430X_ABS20_EXT_SRC
6371 BFD_RELOC_MSP430X_ABS20_EXT_DST
6373 BFD_RELOC_MSP430X_ABS20_EXT_ODST
6375 BFD_RELOC_MSP430X_ABS20_ADR_SRC
6377 BFD_RELOC_MSP430X_ABS20_ADR_DST
6379 BFD_RELOC_MSP430X_PCR16
6381 BFD_RELOC_MSP430X_PCR20_CALL
6383 BFD_RELOC_MSP430X_ABS16
6385 BFD_RELOC_MSP430_ABS_HI16
6387 BFD_RELOC_MSP430_PREL31
6389 BFD_RELOC_MSP430_SYM_DIFF
6391 msp430 specific relocation codes
6398 BFD_RELOC_NIOS2_CALL26
6400 BFD_RELOC_NIOS2_IMM5
6402 BFD_RELOC_NIOS2_CACHE_OPX
6404 BFD_RELOC_NIOS2_IMM6
6406 BFD_RELOC_NIOS2_IMM8
6408 BFD_RELOC_NIOS2_HI16
6410 BFD_RELOC_NIOS2_LO16
6412 BFD_RELOC_NIOS2_HIADJ16
6414 BFD_RELOC_NIOS2_GPREL
6416 BFD_RELOC_NIOS2_UJMP
6418 BFD_RELOC_NIOS2_CJMP
6420 BFD_RELOC_NIOS2_CALLR
6422 BFD_RELOC_NIOS2_ALIGN
6424 BFD_RELOC_NIOS2_GOT16
6426 BFD_RELOC_NIOS2_CALL16
6428 BFD_RELOC_NIOS2_GOTOFF_LO
6430 BFD_RELOC_NIOS2_GOTOFF_HA
6432 BFD_RELOC_NIOS2_PCREL_LO
6434 BFD_RELOC_NIOS2_PCREL_HA
6436 BFD_RELOC_NIOS2_TLS_GD16
6438 BFD_RELOC_NIOS2_TLS_LDM16
6440 BFD_RELOC_NIOS2_TLS_LDO16
6442 BFD_RELOC_NIOS2_TLS_IE16
6444 BFD_RELOC_NIOS2_TLS_LE16
6446 BFD_RELOC_NIOS2_TLS_DTPMOD
6448 BFD_RELOC_NIOS2_TLS_DTPREL
6450 BFD_RELOC_NIOS2_TLS_TPREL
6452 BFD_RELOC_NIOS2_COPY
6454 BFD_RELOC_NIOS2_GLOB_DAT
6456 BFD_RELOC_NIOS2_JUMP_SLOT
6458 BFD_RELOC_NIOS2_RELATIVE
6460 BFD_RELOC_NIOS2_GOTOFF
6462 BFD_RELOC_NIOS2_CALL26_NOAT
6464 BFD_RELOC_NIOS2_GOT_LO
6466 BFD_RELOC_NIOS2_GOT_HA
6468 BFD_RELOC_NIOS2_CALL_LO
6470 BFD_RELOC_NIOS2_CALL_HA
6472 BFD_RELOC_NIOS2_R2_S12
6474 BFD_RELOC_NIOS2_R2_I10_1_PCREL
6476 BFD_RELOC_NIOS2_R2_T1I7_1_PCREL
6478 BFD_RELOC_NIOS2_R2_T1I7_2
6480 BFD_RELOC_NIOS2_R2_T2I4
6482 BFD_RELOC_NIOS2_R2_T2I4_1
6484 BFD_RELOC_NIOS2_R2_T2I4_2
6486 BFD_RELOC_NIOS2_R2_X1I7_2
6488 BFD_RELOC_NIOS2_R2_X2L5
6490 BFD_RELOC_NIOS2_R2_F1I5_2
6492 BFD_RELOC_NIOS2_R2_L5I4X1
6494 BFD_RELOC_NIOS2_R2_T1X1I6
6496 BFD_RELOC_NIOS2_R2_T1X1I6_2
6498 Relocations used by the Altera Nios II core.
6503 PRU LDI 16-bit unsigned data-memory relocation.
6505 BFD_RELOC_PRU_U16_PMEMIMM
6507 PRU LDI 16-bit unsigned instruction-memory relocation.
6511 PRU relocation for two consecutive LDI load instructions that load a
6512 32 bit value into a register. If the higher bits are all zero, then
6513 the second instruction may be relaxed.
6515 BFD_RELOC_PRU_S10_PCREL
6517 PRU QBBx 10-bit signed PC-relative relocation.
6519 BFD_RELOC_PRU_U8_PCREL
6521 PRU 8-bit unsigned relocation used for the LOOP instruction.
6523 BFD_RELOC_PRU_32_PMEM
6525 BFD_RELOC_PRU_16_PMEM
6527 PRU Program Memory relocations. Used to convert from byte addressing to
6528 32-bit word addressing.
6530 BFD_RELOC_PRU_GNU_DIFF8
6532 BFD_RELOC_PRU_GNU_DIFF16
6534 BFD_RELOC_PRU_GNU_DIFF32
6536 BFD_RELOC_PRU_GNU_DIFF16_PMEM
6538 BFD_RELOC_PRU_GNU_DIFF32_PMEM
6540 PRU relocations to mark the difference of two local symbols.
6541 These are only needed to support linker relaxation and can be ignored
6542 when not relaxing. The field is set to the value of the difference
6543 assuming no relaxation. The relocation encodes the position of the
6544 second symbol so the linker can determine whether to adjust the field
6545 value. The PMEM variants encode the word difference, instead of byte
6546 difference between symbols.
6549 BFD_RELOC_IQ2000_OFFSET_16
6551 BFD_RELOC_IQ2000_OFFSET_21
6553 BFD_RELOC_IQ2000_UHI16
6558 BFD_RELOC_XTENSA_RTLD
6560 Special Xtensa relocation used only by PLT entries in ELF shared
6561 objects to indicate that the runtime linker should set the value
6562 to one of its own internal functions or data structures.
6564 BFD_RELOC_XTENSA_GLOB_DAT
6566 BFD_RELOC_XTENSA_JMP_SLOT
6568 BFD_RELOC_XTENSA_RELATIVE
6570 Xtensa relocations for ELF shared objects.
6572 BFD_RELOC_XTENSA_PLT
6574 Xtensa relocation used in ELF object files for symbols that may require
6575 PLT entries. Otherwise, this is just a generic 32-bit relocation.
6577 BFD_RELOC_XTENSA_DIFF8
6579 BFD_RELOC_XTENSA_DIFF16
6581 BFD_RELOC_XTENSA_DIFF32
6583 Xtensa relocations to mark the difference of two local symbols.
6584 These are only needed to support linker relaxation and can be ignored
6585 when not relaxing. The field is set to the value of the difference
6586 assuming no relaxation. The relocation encodes the position of the
6587 first symbol so the linker can determine whether to adjust the field
6590 BFD_RELOC_XTENSA_SLOT0_OP
6592 BFD_RELOC_XTENSA_SLOT1_OP
6594 BFD_RELOC_XTENSA_SLOT2_OP
6596 BFD_RELOC_XTENSA_SLOT3_OP
6598 BFD_RELOC_XTENSA_SLOT4_OP
6600 BFD_RELOC_XTENSA_SLOT5_OP
6602 BFD_RELOC_XTENSA_SLOT6_OP
6604 BFD_RELOC_XTENSA_SLOT7_OP
6606 BFD_RELOC_XTENSA_SLOT8_OP
6608 BFD_RELOC_XTENSA_SLOT9_OP
6610 BFD_RELOC_XTENSA_SLOT10_OP
6612 BFD_RELOC_XTENSA_SLOT11_OP
6614 BFD_RELOC_XTENSA_SLOT12_OP
6616 BFD_RELOC_XTENSA_SLOT13_OP
6618 BFD_RELOC_XTENSA_SLOT14_OP
6620 Generic Xtensa relocations for instruction operands. Only the slot
6621 number is encoded in the relocation. The relocation applies to the
6622 last PC-relative immediate operand, or if there are no PC-relative
6623 immediates, to the last immediate operand.
6625 BFD_RELOC_XTENSA_SLOT0_ALT
6627 BFD_RELOC_XTENSA_SLOT1_ALT
6629 BFD_RELOC_XTENSA_SLOT2_ALT
6631 BFD_RELOC_XTENSA_SLOT3_ALT
6633 BFD_RELOC_XTENSA_SLOT4_ALT
6635 BFD_RELOC_XTENSA_SLOT5_ALT
6637 BFD_RELOC_XTENSA_SLOT6_ALT
6639 BFD_RELOC_XTENSA_SLOT7_ALT
6641 BFD_RELOC_XTENSA_SLOT8_ALT
6643 BFD_RELOC_XTENSA_SLOT9_ALT
6645 BFD_RELOC_XTENSA_SLOT10_ALT
6647 BFD_RELOC_XTENSA_SLOT11_ALT
6649 BFD_RELOC_XTENSA_SLOT12_ALT
6651 BFD_RELOC_XTENSA_SLOT13_ALT
6653 BFD_RELOC_XTENSA_SLOT14_ALT
6655 Alternate Xtensa relocations. Only the slot is encoded in the
6656 relocation. The meaning of these relocations is opcode-specific.
6658 BFD_RELOC_XTENSA_OP0
6660 BFD_RELOC_XTENSA_OP1
6662 BFD_RELOC_XTENSA_OP2
6664 Xtensa relocations for backward compatibility. These have all been
6665 replaced by BFD_RELOC_XTENSA_SLOT0_OP.
6667 BFD_RELOC_XTENSA_ASM_EXPAND
6669 Xtensa relocation to mark that the assembler expanded the
6670 instructions from an original target. The expansion size is
6671 encoded in the reloc size.
6673 BFD_RELOC_XTENSA_ASM_SIMPLIFY
6675 Xtensa relocation to mark that the linker should simplify
6676 assembler-expanded instructions. This is commonly used
6677 internally by the linker after analysis of a
6678 BFD_RELOC_XTENSA_ASM_EXPAND.
6680 BFD_RELOC_XTENSA_TLSDESC_FN
6682 BFD_RELOC_XTENSA_TLSDESC_ARG
6684 BFD_RELOC_XTENSA_TLS_DTPOFF
6686 BFD_RELOC_XTENSA_TLS_TPOFF
6688 BFD_RELOC_XTENSA_TLS_FUNC
6690 BFD_RELOC_XTENSA_TLS_ARG
6692 BFD_RELOC_XTENSA_TLS_CALL
6694 Xtensa TLS relocations.
6699 8 bit signed offset in (ix+d) or (iy+d).
6717 BFD_RELOC_LM32_BRANCH
6719 BFD_RELOC_LM32_16_GOT
6721 BFD_RELOC_LM32_GOTOFF_HI16
6723 BFD_RELOC_LM32_GOTOFF_LO16
6727 BFD_RELOC_LM32_GLOB_DAT
6729 BFD_RELOC_LM32_JMP_SLOT
6731 BFD_RELOC_LM32_RELATIVE
6733 Lattice Mico32 relocations.
6736 BFD_RELOC_MACH_O_SECTDIFF
6738 Difference between two section addreses. Must be followed by a
6739 BFD_RELOC_MACH_O_PAIR.
6741 BFD_RELOC_MACH_O_LOCAL_SECTDIFF
6743 Like BFD_RELOC_MACH_O_SECTDIFF but with a local symbol.
6745 BFD_RELOC_MACH_O_PAIR
6747 Pair of relocation. Contains the first symbol.
6749 BFD_RELOC_MACH_O_SUBTRACTOR32
6751 Symbol will be substracted. Must be followed by a BFD_RELOC_32.
6753 BFD_RELOC_MACH_O_SUBTRACTOR64
6755 Symbol will be substracted. Must be followed by a BFD_RELOC_64.
6758 BFD_RELOC_MACH_O_X86_64_BRANCH32
6760 BFD_RELOC_MACH_O_X86_64_BRANCH8
6762 PCREL relocations. They are marked as branch to create PLT entry if
6765 BFD_RELOC_MACH_O_X86_64_GOT
6767 Used when referencing a GOT entry.
6769 BFD_RELOC_MACH_O_X86_64_GOT_LOAD
6771 Used when loading a GOT entry with movq. It is specially marked so that
6772 the linker could optimize the movq to a leaq if possible.
6774 BFD_RELOC_MACH_O_X86_64_PCREL32_1
6776 Same as BFD_RELOC_32_PCREL but with an implicit -1 addend.
6778 BFD_RELOC_MACH_O_X86_64_PCREL32_2
6780 Same as BFD_RELOC_32_PCREL but with an implicit -2 addend.
6782 BFD_RELOC_MACH_O_X86_64_PCREL32_4
6784 Same as BFD_RELOC_32_PCREL but with an implicit -4 addend.
6788 BFD_RELOC_MACH_O_ARM64_ADDEND
6790 Addend for PAGE or PAGEOFF.
6792 BFD_RELOC_MACH_O_ARM64_GOT_LOAD_PAGE21
6794 Relative offset to page of GOT slot.
6796 BFD_RELOC_MACH_O_ARM64_GOT_LOAD_PAGEOFF12
6798 Relative offset within page of GOT slot.
6800 BFD_RELOC_MACH_O_ARM64_POINTER_TO_GOT
6802 Address of a GOT entry.
6805 BFD_RELOC_MICROBLAZE_32_LO
6807 This is a 32 bit reloc for the microblaze that stores the
6808 low 16 bits of a value
6810 BFD_RELOC_MICROBLAZE_32_LO_PCREL
6812 This is a 32 bit pc-relative reloc for the microblaze that
6813 stores the low 16 bits of a value
6815 BFD_RELOC_MICROBLAZE_32_ROSDA
6817 This is a 32 bit reloc for the microblaze that stores a
6818 value relative to the read-only small data area anchor
6820 BFD_RELOC_MICROBLAZE_32_RWSDA
6822 This is a 32 bit reloc for the microblaze that stores a
6823 value relative to the read-write small data area anchor
6825 BFD_RELOC_MICROBLAZE_32_SYM_OP_SYM
6827 This is a 32 bit reloc for the microblaze to handle
6828 expressions of the form "Symbol Op Symbol"
6830 BFD_RELOC_MICROBLAZE_64_NONE
6832 This is a 64 bit reloc that stores the 32 bit pc relative
6833 value in two words (with an imm instruction). No relocation is
6834 done here - only used for relaxing
6836 BFD_RELOC_MICROBLAZE_64_GOTPC
6838 This is a 64 bit reloc that stores the 32 bit pc relative
6839 value in two words (with an imm instruction). The relocation is
6840 PC-relative GOT offset
6842 BFD_RELOC_MICROBLAZE_64_GOT
6844 This is a 64 bit reloc that stores the 32 bit pc relative
6845 value in two words (with an imm instruction). The relocation is
6848 BFD_RELOC_MICROBLAZE_64_PLT
6850 This is a 64 bit reloc that stores the 32 bit pc relative
6851 value in two words (with an imm instruction). The relocation is
6852 PC-relative offset into PLT
6854 BFD_RELOC_MICROBLAZE_64_GOTOFF
6856 This is a 64 bit reloc that stores the 32 bit GOT relative
6857 value in two words (with an imm instruction). The relocation is
6858 relative offset from _GLOBAL_OFFSET_TABLE_
6860 BFD_RELOC_MICROBLAZE_32_GOTOFF
6862 This is a 32 bit reloc that stores the 32 bit GOT relative
6863 value in a word. The relocation is relative offset from
6864 _GLOBAL_OFFSET_TABLE_
6866 BFD_RELOC_MICROBLAZE_COPY
6868 This is used to tell the dynamic linker to copy the value out of
6869 the dynamic object into the runtime process image.
6871 BFD_RELOC_MICROBLAZE_64_TLS
6875 BFD_RELOC_MICROBLAZE_64_TLSGD
6877 This is a 64 bit reloc that stores the 32 bit GOT relative value
6878 of the GOT TLS GD info entry in two words (with an imm instruction). The
6879 relocation is GOT offset.
6881 BFD_RELOC_MICROBLAZE_64_TLSLD
6883 This is a 64 bit reloc that stores the 32 bit GOT relative value
6884 of the GOT TLS LD info entry in two words (with an imm instruction). The
6885 relocation is GOT offset.
6887 BFD_RELOC_MICROBLAZE_32_TLSDTPMOD
6889 This is a 32 bit reloc that stores the Module ID to GOT(n).
6891 BFD_RELOC_MICROBLAZE_32_TLSDTPREL
6893 This is a 32 bit reloc that stores TLS offset to GOT(n+1).
6895 BFD_RELOC_MICROBLAZE_64_TLSDTPREL
6897 This is a 32 bit reloc for storing TLS offset to two words (uses imm
6900 BFD_RELOC_MICROBLAZE_64_TLSGOTTPREL
6902 This is a 64 bit reloc that stores 32-bit thread pointer relative offset
6903 to two words (uses imm instruction).
6905 BFD_RELOC_MICROBLAZE_64_TLSTPREL
6907 This is a 64 bit reloc that stores 32-bit thread pointer relative offset
6908 to two words (uses imm instruction).
6911 BFD_RELOC_AARCH64_RELOC_START
6913 AArch64 pseudo relocation code to mark the start of the AArch64
6914 relocation enumerators. N.B. the order of the enumerators is
6915 important as several tables in the AArch64 bfd backend are indexed
6916 by these enumerators; make sure they are all synced.
6918 BFD_RELOC_AARCH64_NULL
6920 Deprecated AArch64 null relocation code.
6922 BFD_RELOC_AARCH64_NONE
6924 AArch64 null relocation code.
6926 BFD_RELOC_AARCH64_64
6928 BFD_RELOC_AARCH64_32
6930 BFD_RELOC_AARCH64_16
6932 Basic absolute relocations of N bits. These are equivalent to
6933 BFD_RELOC_N and they were added to assist the indexing of the howto
6936 BFD_RELOC_AARCH64_64_PCREL
6938 BFD_RELOC_AARCH64_32_PCREL
6940 BFD_RELOC_AARCH64_16_PCREL
6942 PC-relative relocations. These are equivalent to BFD_RELOC_N_PCREL
6943 and they were added to assist the indexing of the howto table.
6945 BFD_RELOC_AARCH64_MOVW_G0
6947 AArch64 MOV[NZK] instruction with most significant bits 0 to 15
6948 of an unsigned address/value.
6950 BFD_RELOC_AARCH64_MOVW_G0_NC
6952 AArch64 MOV[NZK] instruction with less significant bits 0 to 15 of
6953 an address/value. No overflow checking.
6955 BFD_RELOC_AARCH64_MOVW_G1
6957 AArch64 MOV[NZK] instruction with most significant bits 16 to 31
6958 of an unsigned address/value.
6960 BFD_RELOC_AARCH64_MOVW_G1_NC
6962 AArch64 MOV[NZK] instruction with less significant bits 16 to 31
6963 of an address/value. No overflow checking.
6965 BFD_RELOC_AARCH64_MOVW_G2
6967 AArch64 MOV[NZK] instruction with most significant bits 32 to 47
6968 of an unsigned address/value.
6970 BFD_RELOC_AARCH64_MOVW_G2_NC
6972 AArch64 MOV[NZK] instruction with less significant bits 32 to 47
6973 of an address/value. No overflow checking.
6975 BFD_RELOC_AARCH64_MOVW_G3
6977 AArch64 MOV[NZK] instruction with most signficant bits 48 to 64
6978 of a signed or unsigned address/value.
6980 BFD_RELOC_AARCH64_MOVW_G0_S
6982 AArch64 MOV[NZ] instruction with most significant bits 0 to 15
6983 of a signed value. Changes instruction to MOVZ or MOVN depending on the
6986 BFD_RELOC_AARCH64_MOVW_G1_S
6988 AArch64 MOV[NZ] instruction with most significant bits 16 to 31
6989 of a signed value. Changes instruction to MOVZ or MOVN depending on the
6992 BFD_RELOC_AARCH64_MOVW_G2_S
6994 AArch64 MOV[NZ] instruction with most significant bits 32 to 47
6995 of a signed value. Changes instruction to MOVZ or MOVN depending on the
6998 BFD_RELOC_AARCH64_MOVW_PREL_G0
7000 AArch64 MOV[NZ] instruction with most significant bits 0 to 15
7001 of a signed value. Changes instruction to MOVZ or MOVN depending on the
7004 BFD_RELOC_AARCH64_MOVW_PREL_G0_NC
7006 AArch64 MOV[NZ] instruction with most significant bits 0 to 15
7007 of a signed value. Changes instruction to MOVZ or MOVN depending on the
7010 BFD_RELOC_AARCH64_MOVW_PREL_G1
7012 AArch64 MOVK instruction with most significant bits 16 to 31
7015 BFD_RELOC_AARCH64_MOVW_PREL_G1_NC
7017 AArch64 MOVK instruction with most significant bits 16 to 31
7020 BFD_RELOC_AARCH64_MOVW_PREL_G2
7022 AArch64 MOVK instruction with most significant bits 32 to 47
7025 BFD_RELOC_AARCH64_MOVW_PREL_G2_NC
7027 AArch64 MOVK instruction with most significant bits 32 to 47
7030 BFD_RELOC_AARCH64_MOVW_PREL_G3
7032 AArch64 MOVK instruction with most significant bits 47 to 63
7035 BFD_RELOC_AARCH64_LD_LO19_PCREL
7037 AArch64 Load Literal instruction, holding a 19 bit pc-relative word
7038 offset. The lowest two bits must be zero and are not stored in the
7039 instruction, giving a 21 bit signed byte offset.
7041 BFD_RELOC_AARCH64_ADR_LO21_PCREL
7043 AArch64 ADR instruction, holding a simple 21 bit pc-relative byte offset.
7045 BFD_RELOC_AARCH64_ADR_HI21_PCREL
7047 AArch64 ADRP instruction, with bits 12 to 32 of a pc-relative page
7048 offset, giving a 4KB aligned page base address.
7050 BFD_RELOC_AARCH64_ADR_HI21_NC_PCREL
7052 AArch64 ADRP instruction, with bits 12 to 32 of a pc-relative page
7053 offset, giving a 4KB aligned page base address, but with no overflow
7056 BFD_RELOC_AARCH64_ADD_LO12
7058 AArch64 ADD immediate instruction, holding bits 0 to 11 of the address.
7059 Used in conjunction with BFD_RELOC_AARCH64_ADR_HI21_PCREL.
7061 BFD_RELOC_AARCH64_LDST8_LO12
7063 AArch64 8-bit load/store instruction, holding bits 0 to 11 of the
7064 address. Used in conjunction with BFD_RELOC_AARCH64_ADR_HI21_PCREL.
7066 BFD_RELOC_AARCH64_TSTBR14
7068 AArch64 14 bit pc-relative test bit and branch.
7069 The lowest two bits must be zero and are not stored in the instruction,
7070 giving a 16 bit signed byte offset.
7072 BFD_RELOC_AARCH64_BRANCH19
7074 AArch64 19 bit pc-relative conditional branch and compare & branch.
7075 The lowest two bits must be zero and are not stored in the instruction,
7076 giving a 21 bit signed byte offset.
7078 BFD_RELOC_AARCH64_JUMP26
7080 AArch64 26 bit pc-relative unconditional branch.
7081 The lowest two bits must be zero and are not stored in the instruction,
7082 giving a 28 bit signed byte offset.
7084 BFD_RELOC_AARCH64_CALL26
7086 AArch64 26 bit pc-relative unconditional branch and link.
7087 The lowest two bits must be zero and are not stored in the instruction,
7088 giving a 28 bit signed byte offset.
7090 BFD_RELOC_AARCH64_LDST16_LO12
7092 AArch64 16-bit load/store instruction, holding bits 0 to 11 of the
7093 address. Used in conjunction with BFD_RELOC_AARCH64_ADR_HI21_PCREL.
7095 BFD_RELOC_AARCH64_LDST32_LO12
7097 AArch64 32-bit load/store instruction, holding bits 0 to 11 of the
7098 address. Used in conjunction with BFD_RELOC_AARCH64_ADR_HI21_PCREL.
7100 BFD_RELOC_AARCH64_LDST64_LO12
7102 AArch64 64-bit load/store instruction, holding bits 0 to 11 of the
7103 address. Used in conjunction with BFD_RELOC_AARCH64_ADR_HI21_PCREL.
7105 BFD_RELOC_AARCH64_LDST128_LO12
7107 AArch64 128-bit load/store instruction, holding bits 0 to 11 of the
7108 address. Used in conjunction with BFD_RELOC_AARCH64_ADR_HI21_PCREL.
7110 BFD_RELOC_AARCH64_GOT_LD_PREL19
7112 AArch64 Load Literal instruction, holding a 19 bit PC relative word
7113 offset of the global offset table entry for a symbol. The lowest two
7114 bits must be zero and are not stored in the instruction, giving a 21
7115 bit signed byte offset. This relocation type requires signed overflow
7118 BFD_RELOC_AARCH64_ADR_GOT_PAGE
7120 Get to the page base of the global offset table entry for a symbol as
7121 part of an ADRP instruction using a 21 bit PC relative value.Used in
7122 conjunction with BFD_RELOC_AARCH64_LD64_GOT_LO12_NC.
7124 BFD_RELOC_AARCH64_LD64_GOT_LO12_NC
7126 Unsigned 12 bit byte offset for 64 bit load/store from the page of
7127 the GOT entry for this symbol. Used in conjunction with
7128 BFD_RELOC_AARCH64_ADR_GOT_PAGE. Valid in LP64 ABI only.
7130 BFD_RELOC_AARCH64_LD32_GOT_LO12_NC
7132 Unsigned 12 bit byte offset for 32 bit load/store from the page of
7133 the GOT entry for this symbol. Used in conjunction with
7134 BFD_RELOC_AARCH64_ADR_GOT_PAGE. Valid in ILP32 ABI only.
7136 BFD_RELOC_AARCH64_MOVW_GOTOFF_G0_NC
7138 Unsigned 16 bit byte offset for 64 bit load/store from the GOT entry
7139 for this symbol. Valid in LP64 ABI only.
7141 BFD_RELOC_AARCH64_MOVW_GOTOFF_G1
7143 Unsigned 16 bit byte higher offset for 64 bit load/store from the GOT entry
7144 for this symbol. Valid in LP64 ABI only.
7146 BFD_RELOC_AARCH64_LD64_GOTOFF_LO15
7148 Unsigned 15 bit byte offset for 64 bit load/store from the page of
7149 the GOT entry for this symbol. Valid in LP64 ABI only.
7151 BFD_RELOC_AARCH64_LD32_GOTPAGE_LO14
7153 Scaled 14 bit byte offset to the page base of the global offset table.
7155 BFD_RELOC_AARCH64_LD64_GOTPAGE_LO15
7157 Scaled 15 bit byte offset to the page base of the global offset table.
7159 BFD_RELOC_AARCH64_TLSGD_ADR_PAGE21
7161 Get to the page base of the global offset table entry for a symbols
7162 tls_index structure as part of an adrp instruction using a 21 bit PC
7163 relative value. Used in conjunction with
7164 BFD_RELOC_AARCH64_TLSGD_ADD_LO12_NC.
7166 BFD_RELOC_AARCH64_TLSGD_ADR_PREL21
7168 AArch64 TLS General Dynamic
7170 BFD_RELOC_AARCH64_TLSGD_ADD_LO12_NC
7172 Unsigned 12 bit byte offset to global offset table entry for a symbols
7173 tls_index structure. Used in conjunction with
7174 BFD_RELOC_AARCH64_TLSGD_ADR_PAGE21.
7176 BFD_RELOC_AARCH64_TLSGD_MOVW_G0_NC
7178 AArch64 TLS General Dynamic relocation.
7180 BFD_RELOC_AARCH64_TLSGD_MOVW_G1
7182 AArch64 TLS General Dynamic relocation.
7184 BFD_RELOC_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21
7186 AArch64 TLS INITIAL EXEC relocation.
7188 BFD_RELOC_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC
7190 AArch64 TLS INITIAL EXEC relocation.
7192 BFD_RELOC_AARCH64_TLSIE_LD32_GOTTPREL_LO12_NC
7194 AArch64 TLS INITIAL EXEC relocation.
7196 BFD_RELOC_AARCH64_TLSIE_LD_GOTTPREL_PREL19
7198 AArch64 TLS INITIAL EXEC relocation.
7200 BFD_RELOC_AARCH64_TLSIE_MOVW_GOTTPREL_G0_NC
7202 AArch64 TLS INITIAL EXEC relocation.
7204 BFD_RELOC_AARCH64_TLSIE_MOVW_GOTTPREL_G1
7206 AArch64 TLS INITIAL EXEC relocation.
7208 BFD_RELOC_AARCH64_TLSLD_ADD_DTPREL_HI12
7210 bit[23:12] of byte offset to module TLS base address.
7212 BFD_RELOC_AARCH64_TLSLD_ADD_DTPREL_LO12
7214 Unsigned 12 bit byte offset to module TLS base address.
7216 BFD_RELOC_AARCH64_TLSLD_ADD_DTPREL_LO12_NC
7218 No overflow check version of BFD_RELOC_AARCH64_TLSLD_ADD_DTPREL_LO12.
7220 BFD_RELOC_AARCH64_TLSLD_ADD_LO12_NC
7222 Unsigned 12 bit byte offset to global offset table entry for a symbols
7223 tls_index structure. Used in conjunction with
7224 BFD_RELOC_AARCH64_TLSLD_ADR_PAGE21.
7226 BFD_RELOC_AARCH64_TLSLD_ADR_PAGE21
7228 GOT entry page address for AArch64 TLS Local Dynamic, used with ADRP
7231 BFD_RELOC_AARCH64_TLSLD_ADR_PREL21
7233 GOT entry address for AArch64 TLS Local Dynamic, used with ADR instruction.
7235 BFD_RELOC_AARCH64_TLSLD_LDST16_DTPREL_LO12
7237 bit[11:1] of byte offset to module TLS base address, encoded in ldst
7240 BFD_RELOC_AARCH64_TLSLD_LDST16_DTPREL_LO12_NC
7242 Similar as BFD_RELOC_AARCH64_TLSLD_LDST16_DTPREL_LO12, but no overflow check.
7244 BFD_RELOC_AARCH64_TLSLD_LDST32_DTPREL_LO12
7246 bit[11:2] of byte offset to module TLS base address, encoded in ldst
7249 BFD_RELOC_AARCH64_TLSLD_LDST32_DTPREL_LO12_NC
7251 Similar as BFD_RELOC_AARCH64_TLSLD_LDST32_DTPREL_LO12, but no overflow check.
7253 BFD_RELOC_AARCH64_TLSLD_LDST64_DTPREL_LO12
7255 bit[11:3] of byte offset to module TLS base address, encoded in ldst
7258 BFD_RELOC_AARCH64_TLSLD_LDST64_DTPREL_LO12_NC
7260 Similar as BFD_RELOC_AARCH64_TLSLD_LDST64_DTPREL_LO12, but no overflow check.
7262 BFD_RELOC_AARCH64_TLSLD_LDST8_DTPREL_LO12
7264 bit[11:0] of byte offset to module TLS base address, encoded in ldst
7267 BFD_RELOC_AARCH64_TLSLD_LDST8_DTPREL_LO12_NC
7269 Similar as BFD_RELOC_AARCH64_TLSLD_LDST8_DTPREL_LO12, but no overflow check.
7271 BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G0
7273 bit[15:0] of byte offset to module TLS base address.
7275 BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G0_NC
7277 No overflow check version of BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G0
7279 BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G1
7281 bit[31:16] of byte offset to module TLS base address.
7283 BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G1_NC
7285 No overflow check version of BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G1
7287 BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G2
7289 bit[47:32] of byte offset to module TLS base address.
7291 BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G2
7293 AArch64 TLS LOCAL EXEC relocation.
7295 BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G1
7297 AArch64 TLS LOCAL EXEC relocation.
7299 BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G1_NC
7301 AArch64 TLS LOCAL EXEC relocation.
7303 BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G0
7305 AArch64 TLS LOCAL EXEC relocation.
7307 BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G0_NC
7309 AArch64 TLS LOCAL EXEC relocation.
7311 BFD_RELOC_AARCH64_TLSLE_ADD_TPREL_HI12
7313 AArch64 TLS LOCAL EXEC relocation.
7315 BFD_RELOC_AARCH64_TLSLE_ADD_TPREL_LO12
7317 AArch64 TLS LOCAL EXEC relocation.
7319 BFD_RELOC_AARCH64_TLSLE_ADD_TPREL_LO12_NC
7321 AArch64 TLS LOCAL EXEC relocation.
7323 BFD_RELOC_AARCH64_TLSLE_LDST16_TPREL_LO12
7325 bit[11:1] of byte offset to module TLS base address, encoded in ldst
7328 BFD_RELOC_AARCH64_TLSLE_LDST16_TPREL_LO12_NC
7330 Similar as BFD_RELOC_AARCH64_TLSLE_LDST16_TPREL_LO12, but no overflow check.
7332 BFD_RELOC_AARCH64_TLSLE_LDST32_TPREL_LO12
7334 bit[11:2] of byte offset to module TLS base address, encoded in ldst
7337 BFD_RELOC_AARCH64_TLSLE_LDST32_TPREL_LO12_NC
7339 Similar as BFD_RELOC_AARCH64_TLSLE_LDST32_TPREL_LO12, but no overflow check.
7341 BFD_RELOC_AARCH64_TLSLE_LDST64_TPREL_LO12
7343 bit[11:3] of byte offset to module TLS base address, encoded in ldst
7346 BFD_RELOC_AARCH64_TLSLE_LDST64_TPREL_LO12_NC
7348 Similar as BFD_RELOC_AARCH64_TLSLE_LDST64_TPREL_LO12, but no overflow check.
7350 BFD_RELOC_AARCH64_TLSLE_LDST8_TPREL_LO12
7352 bit[11:0] of byte offset to module TLS base address, encoded in ldst
7355 BFD_RELOC_AARCH64_TLSLE_LDST8_TPREL_LO12_NC
7357 Similar as BFD_RELOC_AARCH64_TLSLE_LDST8_TPREL_LO12, but no overflow check.
7359 BFD_RELOC_AARCH64_TLSDESC_LD_PREL19
7361 AArch64 TLS DESC relocation.
7363 BFD_RELOC_AARCH64_TLSDESC_ADR_PREL21
7365 AArch64 TLS DESC relocation.
7367 BFD_RELOC_AARCH64_TLSDESC_ADR_PAGE21
7369 AArch64 TLS DESC relocation.
7371 BFD_RELOC_AARCH64_TLSDESC_LD64_LO12
7373 AArch64 TLS DESC relocation.
7375 BFD_RELOC_AARCH64_TLSDESC_LD32_LO12_NC
7377 AArch64 TLS DESC relocation.
7379 BFD_RELOC_AARCH64_TLSDESC_ADD_LO12
7381 AArch64 TLS DESC relocation.
7383 BFD_RELOC_AARCH64_TLSDESC_OFF_G1
7385 AArch64 TLS DESC relocation.
7387 BFD_RELOC_AARCH64_TLSDESC_OFF_G0_NC
7389 AArch64 TLS DESC relocation.
7391 BFD_RELOC_AARCH64_TLSDESC_LDR
7393 AArch64 TLS DESC relocation.
7395 BFD_RELOC_AARCH64_TLSDESC_ADD
7397 AArch64 TLS DESC relocation.
7399 BFD_RELOC_AARCH64_TLSDESC_CALL
7401 AArch64 TLS DESC relocation.
7403 BFD_RELOC_AARCH64_COPY
7405 AArch64 TLS relocation.
7407 BFD_RELOC_AARCH64_GLOB_DAT
7409 AArch64 TLS relocation.
7411 BFD_RELOC_AARCH64_JUMP_SLOT
7413 AArch64 TLS relocation.
7415 BFD_RELOC_AARCH64_RELATIVE
7417 AArch64 TLS relocation.
7419 BFD_RELOC_AARCH64_TLS_DTPMOD
7421 AArch64 TLS relocation.
7423 BFD_RELOC_AARCH64_TLS_DTPREL
7425 AArch64 TLS relocation.
7427 BFD_RELOC_AARCH64_TLS_TPREL
7429 AArch64 TLS relocation.
7431 BFD_RELOC_AARCH64_TLSDESC
7433 AArch64 TLS relocation.
7435 BFD_RELOC_AARCH64_IRELATIVE
7437 AArch64 support for STT_GNU_IFUNC.
7439 BFD_RELOC_AARCH64_RELOC_END
7441 AArch64 pseudo relocation code to mark the end of the AArch64
7442 relocation enumerators that have direct mapping to ELF reloc codes.
7443 There are a few more enumerators after this one; those are mainly
7444 used by the AArch64 assembler for the internal fixup or to select
7445 one of the above enumerators.
7447 BFD_RELOC_AARCH64_GAS_INTERNAL_FIXUP
7449 AArch64 pseudo relocation code to be used internally by the AArch64
7450 assembler and not (currently) written to any object files.
7452 BFD_RELOC_AARCH64_LDST_LO12
7454 AArch64 unspecified load/store instruction, holding bits 0 to 11 of the
7455 address. Used in conjunction with BFD_RELOC_AARCH64_ADR_HI21_PCREL.
7457 BFD_RELOC_AARCH64_TLSLD_LDST_DTPREL_LO12
7459 AArch64 pseudo relocation code for TLS local dynamic mode. It's to be
7460 used internally by the AArch64 assembler and not (currently) written to
7463 BFD_RELOC_AARCH64_TLSLD_LDST_DTPREL_LO12_NC
7465 Similar as BFD_RELOC_AARCH64_TLSLD_LDST_DTPREL_LO12, but no overflow check.
7467 BFD_RELOC_AARCH64_TLSLE_LDST_TPREL_LO12
7469 AArch64 pseudo relocation code for TLS local exec mode. It's to be
7470 used internally by the AArch64 assembler and not (currently) written to
7473 BFD_RELOC_AARCH64_TLSLE_LDST_TPREL_LO12_NC
7475 Similar as BFD_RELOC_AARCH64_TLSLE_LDST_TPREL_LO12, but no overflow check.
7477 BFD_RELOC_AARCH64_LD_GOT_LO12_NC
7479 AArch64 pseudo relocation code to be used internally by the AArch64
7480 assembler and not (currently) written to any object files.
7482 BFD_RELOC_AARCH64_TLSIE_LD_GOTTPREL_LO12_NC
7484 AArch64 pseudo relocation code to be used internally by the AArch64
7485 assembler and not (currently) written to any object files.
7487 BFD_RELOC_AARCH64_TLSDESC_LD_LO12_NC
7489 AArch64 pseudo relocation code to be used internally by the AArch64
7490 assembler and not (currently) written to any object files.
7492 BFD_RELOC_TILEPRO_COPY
7494 BFD_RELOC_TILEPRO_GLOB_DAT
7496 BFD_RELOC_TILEPRO_JMP_SLOT
7498 BFD_RELOC_TILEPRO_RELATIVE
7500 BFD_RELOC_TILEPRO_BROFF_X1
7502 BFD_RELOC_TILEPRO_JOFFLONG_X1
7504 BFD_RELOC_TILEPRO_JOFFLONG_X1_PLT
7506 BFD_RELOC_TILEPRO_IMM8_X0
7508 BFD_RELOC_TILEPRO_IMM8_Y0
7510 BFD_RELOC_TILEPRO_IMM8_X1
7512 BFD_RELOC_TILEPRO_IMM8_Y1
7514 BFD_RELOC_TILEPRO_DEST_IMM8_X1
7516 BFD_RELOC_TILEPRO_MT_IMM15_X1
7518 BFD_RELOC_TILEPRO_MF_IMM15_X1
7520 BFD_RELOC_TILEPRO_IMM16_X0
7522 BFD_RELOC_TILEPRO_IMM16_X1
7524 BFD_RELOC_TILEPRO_IMM16_X0_LO
7526 BFD_RELOC_TILEPRO_IMM16_X1_LO
7528 BFD_RELOC_TILEPRO_IMM16_X0_HI
7530 BFD_RELOC_TILEPRO_IMM16_X1_HI
7532 BFD_RELOC_TILEPRO_IMM16_X0_HA
7534 BFD_RELOC_TILEPRO_IMM16_X1_HA
7536 BFD_RELOC_TILEPRO_IMM16_X0_PCREL
7538 BFD_RELOC_TILEPRO_IMM16_X1_PCREL
7540 BFD_RELOC_TILEPRO_IMM16_X0_LO_PCREL
7542 BFD_RELOC_TILEPRO_IMM16_X1_LO_PCREL
7544 BFD_RELOC_TILEPRO_IMM16_X0_HI_PCREL
7546 BFD_RELOC_TILEPRO_IMM16_X1_HI_PCREL
7548 BFD_RELOC_TILEPRO_IMM16_X0_HA_PCREL
7550 BFD_RELOC_TILEPRO_IMM16_X1_HA_PCREL
7552 BFD_RELOC_TILEPRO_IMM16_X0_GOT
7554 BFD_RELOC_TILEPRO_IMM16_X1_GOT
7556 BFD_RELOC_TILEPRO_IMM16_X0_GOT_LO
7558 BFD_RELOC_TILEPRO_IMM16_X1_GOT_LO
7560 BFD_RELOC_TILEPRO_IMM16_X0_GOT_HI
7562 BFD_RELOC_TILEPRO_IMM16_X1_GOT_HI
7564 BFD_RELOC_TILEPRO_IMM16_X0_GOT_HA
7566 BFD_RELOC_TILEPRO_IMM16_X1_GOT_HA
7568 BFD_RELOC_TILEPRO_MMSTART_X0
7570 BFD_RELOC_TILEPRO_MMEND_X0
7572 BFD_RELOC_TILEPRO_MMSTART_X1
7574 BFD_RELOC_TILEPRO_MMEND_X1
7576 BFD_RELOC_TILEPRO_SHAMT_X0
7578 BFD_RELOC_TILEPRO_SHAMT_X1
7580 BFD_RELOC_TILEPRO_SHAMT_Y0
7582 BFD_RELOC_TILEPRO_SHAMT_Y1
7584 BFD_RELOC_TILEPRO_TLS_GD_CALL
7586 BFD_RELOC_TILEPRO_IMM8_X0_TLS_GD_ADD
7588 BFD_RELOC_TILEPRO_IMM8_X1_TLS_GD_ADD
7590 BFD_RELOC_TILEPRO_IMM8_Y0_TLS_GD_ADD
7592 BFD_RELOC_TILEPRO_IMM8_Y1_TLS_GD_ADD
7594 BFD_RELOC_TILEPRO_TLS_IE_LOAD
7596 BFD_RELOC_TILEPRO_IMM16_X0_TLS_GD
7598 BFD_RELOC_TILEPRO_IMM16_X1_TLS_GD
7600 BFD_RELOC_TILEPRO_IMM16_X0_TLS_GD_LO
7602 BFD_RELOC_TILEPRO_IMM16_X1_TLS_GD_LO
7604 BFD_RELOC_TILEPRO_IMM16_X0_TLS_GD_HI
7606 BFD_RELOC_TILEPRO_IMM16_X1_TLS_GD_HI
7608 BFD_RELOC_TILEPRO_IMM16_X0_TLS_GD_HA
7610 BFD_RELOC_TILEPRO_IMM16_X1_TLS_GD_HA
7612 BFD_RELOC_TILEPRO_IMM16_X0_TLS_IE
7614 BFD_RELOC_TILEPRO_IMM16_X1_TLS_IE
7616 BFD_RELOC_TILEPRO_IMM16_X0_TLS_IE_LO
7618 BFD_RELOC_TILEPRO_IMM16_X1_TLS_IE_LO
7620 BFD_RELOC_TILEPRO_IMM16_X0_TLS_IE_HI
7622 BFD_RELOC_TILEPRO_IMM16_X1_TLS_IE_HI
7624 BFD_RELOC_TILEPRO_IMM16_X0_TLS_IE_HA
7626 BFD_RELOC_TILEPRO_IMM16_X1_TLS_IE_HA
7628 BFD_RELOC_TILEPRO_TLS_DTPMOD32
7630 BFD_RELOC_TILEPRO_TLS_DTPOFF32
7632 BFD_RELOC_TILEPRO_TLS_TPOFF32
7634 BFD_RELOC_TILEPRO_IMM16_X0_TLS_LE
7636 BFD_RELOC_TILEPRO_IMM16_X1_TLS_LE
7638 BFD_RELOC_TILEPRO_IMM16_X0_TLS_LE_LO
7640 BFD_RELOC_TILEPRO_IMM16_X1_TLS_LE_LO
7642 BFD_RELOC_TILEPRO_IMM16_X0_TLS_LE_HI
7644 BFD_RELOC_TILEPRO_IMM16_X1_TLS_LE_HI
7646 BFD_RELOC_TILEPRO_IMM16_X0_TLS_LE_HA
7648 BFD_RELOC_TILEPRO_IMM16_X1_TLS_LE_HA
7650 Tilera TILEPro Relocations.
7652 BFD_RELOC_TILEGX_HW0
7654 BFD_RELOC_TILEGX_HW1
7656 BFD_RELOC_TILEGX_HW2
7658 BFD_RELOC_TILEGX_HW3
7660 BFD_RELOC_TILEGX_HW0_LAST
7662 BFD_RELOC_TILEGX_HW1_LAST
7664 BFD_RELOC_TILEGX_HW2_LAST
7666 BFD_RELOC_TILEGX_COPY
7668 BFD_RELOC_TILEGX_GLOB_DAT
7670 BFD_RELOC_TILEGX_JMP_SLOT
7672 BFD_RELOC_TILEGX_RELATIVE
7674 BFD_RELOC_TILEGX_BROFF_X1
7676 BFD_RELOC_TILEGX_JUMPOFF_X1
7678 BFD_RELOC_TILEGX_JUMPOFF_X1_PLT
7680 BFD_RELOC_TILEGX_IMM8_X0
7682 BFD_RELOC_TILEGX_IMM8_Y0
7684 BFD_RELOC_TILEGX_IMM8_X1
7686 BFD_RELOC_TILEGX_IMM8_Y1
7688 BFD_RELOC_TILEGX_DEST_IMM8_X1
7690 BFD_RELOC_TILEGX_MT_IMM14_X1
7692 BFD_RELOC_TILEGX_MF_IMM14_X1
7694 BFD_RELOC_TILEGX_MMSTART_X0
7696 BFD_RELOC_TILEGX_MMEND_X0
7698 BFD_RELOC_TILEGX_SHAMT_X0
7700 BFD_RELOC_TILEGX_SHAMT_X1
7702 BFD_RELOC_TILEGX_SHAMT_Y0
7704 BFD_RELOC_TILEGX_SHAMT_Y1
7706 BFD_RELOC_TILEGX_IMM16_X0_HW0
7708 BFD_RELOC_TILEGX_IMM16_X1_HW0
7710 BFD_RELOC_TILEGX_IMM16_X0_HW1
7712 BFD_RELOC_TILEGX_IMM16_X1_HW1
7714 BFD_RELOC_TILEGX_IMM16_X0_HW2
7716 BFD_RELOC_TILEGX_IMM16_X1_HW2
7718 BFD_RELOC_TILEGX_IMM16_X0_HW3
7720 BFD_RELOC_TILEGX_IMM16_X1_HW3
7722 BFD_RELOC_TILEGX_IMM16_X0_HW0_LAST
7724 BFD_RELOC_TILEGX_IMM16_X1_HW0_LAST
7726 BFD_RELOC_TILEGX_IMM16_X0_HW1_LAST
7728 BFD_RELOC_TILEGX_IMM16_X1_HW1_LAST
7730 BFD_RELOC_TILEGX_IMM16_X0_HW2_LAST
7732 BFD_RELOC_TILEGX_IMM16_X1_HW2_LAST
7734 BFD_RELOC_TILEGX_IMM16_X0_HW0_PCREL
7736 BFD_RELOC_TILEGX_IMM16_X1_HW0_PCREL
7738 BFD_RELOC_TILEGX_IMM16_X0_HW1_PCREL
7740 BFD_RELOC_TILEGX_IMM16_X1_HW1_PCREL
7742 BFD_RELOC_TILEGX_IMM16_X0_HW2_PCREL
7744 BFD_RELOC_TILEGX_IMM16_X1_HW2_PCREL
7746 BFD_RELOC_TILEGX_IMM16_X0_HW3_PCREL
7748 BFD_RELOC_TILEGX_IMM16_X1_HW3_PCREL
7750 BFD_RELOC_TILEGX_IMM16_X0_HW0_LAST_PCREL
7752 BFD_RELOC_TILEGX_IMM16_X1_HW0_LAST_PCREL
7754 BFD_RELOC_TILEGX_IMM16_X0_HW1_LAST_PCREL
7756 BFD_RELOC_TILEGX_IMM16_X1_HW1_LAST_PCREL
7758 BFD_RELOC_TILEGX_IMM16_X0_HW2_LAST_PCREL
7760 BFD_RELOC_TILEGX_IMM16_X1_HW2_LAST_PCREL
7762 BFD_RELOC_TILEGX_IMM16_X0_HW0_GOT
7764 BFD_RELOC_TILEGX_IMM16_X1_HW0_GOT
7766 BFD_RELOC_TILEGX_IMM16_X0_HW0_PLT_PCREL
7768 BFD_RELOC_TILEGX_IMM16_X1_HW0_PLT_PCREL
7770 BFD_RELOC_TILEGX_IMM16_X0_HW1_PLT_PCREL
7772 BFD_RELOC_TILEGX_IMM16_X1_HW1_PLT_PCREL
7774 BFD_RELOC_TILEGX_IMM16_X0_HW2_PLT_PCREL
7776 BFD_RELOC_TILEGX_IMM16_X1_HW2_PLT_PCREL
7778 BFD_RELOC_TILEGX_IMM16_X0_HW0_LAST_GOT
7780 BFD_RELOC_TILEGX_IMM16_X1_HW0_LAST_GOT
7782 BFD_RELOC_TILEGX_IMM16_X0_HW1_LAST_GOT
7784 BFD_RELOC_TILEGX_IMM16_X1_HW1_LAST_GOT
7786 BFD_RELOC_TILEGX_IMM16_X0_HW3_PLT_PCREL
7788 BFD_RELOC_TILEGX_IMM16_X1_HW3_PLT_PCREL
7790 BFD_RELOC_TILEGX_IMM16_X0_HW0_TLS_GD
7792 BFD_RELOC_TILEGX_IMM16_X1_HW0_TLS_GD
7794 BFD_RELOC_TILEGX_IMM16_X0_HW0_TLS_LE
7796 BFD_RELOC_TILEGX_IMM16_X1_HW0_TLS_LE
7798 BFD_RELOC_TILEGX_IMM16_X0_HW0_LAST_TLS_LE
7800 BFD_RELOC_TILEGX_IMM16_X1_HW0_LAST_TLS_LE
7802 BFD_RELOC_TILEGX_IMM16_X0_HW1_LAST_TLS_LE
7804 BFD_RELOC_TILEGX_IMM16_X1_HW1_LAST_TLS_LE
7806 BFD_RELOC_TILEGX_IMM16_X0_HW0_LAST_TLS_GD
7808 BFD_RELOC_TILEGX_IMM16_X1_HW0_LAST_TLS_GD
7810 BFD_RELOC_TILEGX_IMM16_X0_HW1_LAST_TLS_GD
7812 BFD_RELOC_TILEGX_IMM16_X1_HW1_LAST_TLS_GD
7814 BFD_RELOC_TILEGX_IMM16_X0_HW0_TLS_IE
7816 BFD_RELOC_TILEGX_IMM16_X1_HW0_TLS_IE
7818 BFD_RELOC_TILEGX_IMM16_X0_HW0_LAST_PLT_PCREL
7820 BFD_RELOC_TILEGX_IMM16_X1_HW0_LAST_PLT_PCREL
7822 BFD_RELOC_TILEGX_IMM16_X0_HW1_LAST_PLT_PCREL
7824 BFD_RELOC_TILEGX_IMM16_X1_HW1_LAST_PLT_PCREL
7826 BFD_RELOC_TILEGX_IMM16_X0_HW2_LAST_PLT_PCREL
7828 BFD_RELOC_TILEGX_IMM16_X1_HW2_LAST_PLT_PCREL
7830 BFD_RELOC_TILEGX_IMM16_X0_HW0_LAST_TLS_IE
7832 BFD_RELOC_TILEGX_IMM16_X1_HW0_LAST_TLS_IE
7834 BFD_RELOC_TILEGX_IMM16_X0_HW1_LAST_TLS_IE
7836 BFD_RELOC_TILEGX_IMM16_X1_HW1_LAST_TLS_IE
7838 BFD_RELOC_TILEGX_TLS_DTPMOD64
7840 BFD_RELOC_TILEGX_TLS_DTPOFF64
7842 BFD_RELOC_TILEGX_TLS_TPOFF64
7844 BFD_RELOC_TILEGX_TLS_DTPMOD32
7846 BFD_RELOC_TILEGX_TLS_DTPOFF32
7848 BFD_RELOC_TILEGX_TLS_TPOFF32
7850 BFD_RELOC_TILEGX_TLS_GD_CALL
7852 BFD_RELOC_TILEGX_IMM8_X0_TLS_GD_ADD
7854 BFD_RELOC_TILEGX_IMM8_X1_TLS_GD_ADD
7856 BFD_RELOC_TILEGX_IMM8_Y0_TLS_GD_ADD
7858 BFD_RELOC_TILEGX_IMM8_Y1_TLS_GD_ADD
7860 BFD_RELOC_TILEGX_TLS_IE_LOAD
7862 BFD_RELOC_TILEGX_IMM8_X0_TLS_ADD
7864 BFD_RELOC_TILEGX_IMM8_X1_TLS_ADD
7866 BFD_RELOC_TILEGX_IMM8_Y0_TLS_ADD
7868 BFD_RELOC_TILEGX_IMM8_Y1_TLS_ADD
7870 Tilera TILE-Gx Relocations.
7873 BFD_RELOC_EPIPHANY_SIMM8
7875 Adapteva EPIPHANY - 8 bit signed pc-relative displacement
7877 BFD_RELOC_EPIPHANY_SIMM24
7879 Adapteva EPIPHANY - 24 bit signed pc-relative displacement
7881 BFD_RELOC_EPIPHANY_HIGH
7883 Adapteva EPIPHANY - 16 most-significant bits of absolute address
7885 BFD_RELOC_EPIPHANY_LOW
7887 Adapteva EPIPHANY - 16 least-significant bits of absolute address
7889 BFD_RELOC_EPIPHANY_SIMM11
7891 Adapteva EPIPHANY - 11 bit signed number - add/sub immediate
7893 BFD_RELOC_EPIPHANY_IMM11
7895 Adapteva EPIPHANY - 11 bit sign-magnitude number (ld/st displacement)
7897 BFD_RELOC_EPIPHANY_IMM8
7899 Adapteva EPIPHANY - 8 bit immediate for 16 bit mov instruction.
7902 BFD_RELOC_VISIUM_HI16
7904 BFD_RELOC_VISIUM_LO16
7906 BFD_RELOC_VISIUM_IM16
7908 BFD_RELOC_VISIUM_REL16
7910 BFD_RELOC_VISIUM_HI16_PCREL
7912 BFD_RELOC_VISIUM_LO16_PCREL
7914 BFD_RELOC_VISIUM_IM16_PCREL
7919 BFD_RELOC_WASM32_LEB128
7921 BFD_RELOC_WASM32_LEB128_GOT
7923 BFD_RELOC_WASM32_LEB128_GOT_CODE
7925 BFD_RELOC_WASM32_LEB128_PLT
7927 BFD_RELOC_WASM32_PLT_INDEX
7929 BFD_RELOC_WASM32_ABS32_CODE
7931 BFD_RELOC_WASM32_COPY
7933 BFD_RELOC_WASM32_CODE_POINTER
7935 BFD_RELOC_WASM32_INDEX
7937 BFD_RELOC_WASM32_PLT_SIG
7939 WebAssembly relocations.
7945 .typedef enum bfd_reloc_code_real bfd_reloc_code_real_type;
7950 bfd_reloc_type_lookup
7951 bfd_reloc_name_lookup
7954 reloc_howto_type *bfd_reloc_type_lookup
7955 (bfd *abfd, bfd_reloc_code_real_type code);
7956 reloc_howto_type *bfd_reloc_name_lookup
7957 (bfd *abfd, const char *reloc_name);
7960 Return a pointer to a howto structure which, when
7961 invoked, will perform the relocation @var{code} on data from the
7967 bfd_reloc_type_lookup (bfd *abfd, bfd_reloc_code_real_type code)
7969 return BFD_SEND (abfd, reloc_type_lookup, (abfd, code));
7973 bfd_reloc_name_lookup (bfd *abfd, const char *reloc_name)
7975 return BFD_SEND (abfd, reloc_name_lookup, (abfd, reloc_name));
7978 static reloc_howto_type bfd_howto_32 =
7979 HOWTO (0, 00, 2, 32, FALSE, 0, complain_overflow_dont, 0, "VRT32", FALSE, 0xffffffff, 0xffffffff, TRUE);
7983 bfd_default_reloc_type_lookup
7986 reloc_howto_type *bfd_default_reloc_type_lookup
7987 (bfd *abfd, bfd_reloc_code_real_type code);
7990 Provides a default relocation lookup routine for any architecture.
7995 bfd_default_reloc_type_lookup (bfd *abfd, bfd_reloc_code_real_type code)
7999 case BFD_RELOC_CTOR:
8000 /* The type of reloc used in a ctor, which will be as wide as the
8001 address - so either a 64, 32, or 16 bitter. */
8002 switch (bfd_arch_bits_per_address (abfd))
8008 return &bfd_howto_32;
8024 bfd_get_reloc_code_name
8027 const char *bfd_get_reloc_code_name (bfd_reloc_code_real_type code);
8030 Provides a printable name for the supplied relocation code.
8031 Useful mainly for printing error messages.
8035 bfd_get_reloc_code_name (bfd_reloc_code_real_type code)
8037 if (code > BFD_RELOC_UNUSED)
8039 return bfd_reloc_code_real_names[code];
8044 bfd_generic_relax_section
8047 bfd_boolean bfd_generic_relax_section
8050 struct bfd_link_info *,
8054 Provides default handling for relaxing for back ends which
8059 bfd_generic_relax_section (bfd *abfd ATTRIBUTE_UNUSED,
8060 asection *section ATTRIBUTE_UNUSED,
8061 struct bfd_link_info *link_info ATTRIBUTE_UNUSED,
8064 if (bfd_link_relocatable (link_info))
8065 (*link_info->callbacks->einfo)
8066 (_("%P%F: --relax and -r may not be used together\n"));
8074 bfd_generic_gc_sections
8077 bfd_boolean bfd_generic_gc_sections
8078 (bfd *, struct bfd_link_info *);
8081 Provides default handling for relaxing for back ends which
8082 don't do section gc -- i.e., does nothing.
8086 bfd_generic_gc_sections (bfd *abfd ATTRIBUTE_UNUSED,
8087 struct bfd_link_info *info ATTRIBUTE_UNUSED)
8094 bfd_generic_lookup_section_flags
8097 bfd_boolean bfd_generic_lookup_section_flags
8098 (struct bfd_link_info *, struct flag_info *, asection *);
8101 Provides default handling for section flags lookup
8102 -- i.e., does nothing.
8103 Returns FALSE if the section should be omitted, otherwise TRUE.
8107 bfd_generic_lookup_section_flags (struct bfd_link_info *info ATTRIBUTE_UNUSED,
8108 struct flag_info *flaginfo,
8109 asection *section ATTRIBUTE_UNUSED)
8111 if (flaginfo != NULL)
8113 _bfd_error_handler (_("INPUT_SECTION_FLAGS are not supported"));
8121 bfd_generic_merge_sections
8124 bfd_boolean bfd_generic_merge_sections
8125 (bfd *, struct bfd_link_info *);
8128 Provides default handling for SEC_MERGE section merging for back ends
8129 which don't have SEC_MERGE support -- i.e., does nothing.
8133 bfd_generic_merge_sections (bfd *abfd ATTRIBUTE_UNUSED,
8134 struct bfd_link_info *link_info ATTRIBUTE_UNUSED)
8141 bfd_generic_get_relocated_section_contents
8144 bfd_byte *bfd_generic_get_relocated_section_contents
8146 struct bfd_link_info *link_info,
8147 struct bfd_link_order *link_order,
8149 bfd_boolean relocatable,
8153 Provides default handling of relocation effort for back ends
8154 which can't be bothered to do it efficiently.
8159 bfd_generic_get_relocated_section_contents (bfd *abfd,
8160 struct bfd_link_info *link_info,
8161 struct bfd_link_order *link_order,
8163 bfd_boolean relocatable,
8166 bfd *input_bfd = link_order->u.indirect.section->owner;
8167 asection *input_section = link_order->u.indirect.section;
8169 arelent **reloc_vector;
8172 reloc_size = bfd_get_reloc_upper_bound (input_bfd, input_section);
8176 /* Read in the section. */
8177 if (!bfd_get_full_section_contents (input_bfd, input_section, &data))
8183 if (reloc_size == 0)
8186 reloc_vector = (arelent **) bfd_malloc (reloc_size);
8187 if (reloc_vector == NULL)
8190 reloc_count = bfd_canonicalize_reloc (input_bfd,
8194 if (reloc_count < 0)
8197 if (reloc_count > 0)
8201 for (parent = reloc_vector; *parent != NULL; parent++)
8203 char *error_message = NULL;
8205 bfd_reloc_status_type r;
8207 symbol = *(*parent)->sym_ptr_ptr;
8208 /* PR ld/19628: A specially crafted input file
8209 can result in a NULL symbol pointer here. */
8212 link_info->callbacks->einfo
8213 /* xgettext:c-format */
8214 (_("%X%P: %pB(%pA): error: relocation for offset %V has no value\n"),
8215 abfd, input_section, (* parent)->address);
8219 if (symbol->section && discarded_section (symbol->section))
8222 static reloc_howto_type none_howto
8223 = HOWTO (0, 0, 0, 0, FALSE, 0, complain_overflow_dont, NULL,
8224 "unused", FALSE, 0, 0, FALSE);
8226 p = data + (*parent)->address * bfd_octets_per_byte (input_bfd);
8227 _bfd_clear_contents ((*parent)->howto, input_bfd, input_section,
8229 (*parent)->sym_ptr_ptr = bfd_abs_section_ptr->symbol_ptr_ptr;
8230 (*parent)->addend = 0;
8231 (*parent)->howto = &none_howto;
8235 r = bfd_perform_relocation (input_bfd,
8239 relocatable ? abfd : NULL,
8244 asection *os = input_section->output_section;
8246 /* A partial link, so keep the relocs. */
8247 os->orelocation[os->reloc_count] = *parent;
8251 if (r != bfd_reloc_ok)
8255 case bfd_reloc_undefined:
8256 (*link_info->callbacks->undefined_symbol)
8257 (link_info, bfd_asymbol_name (*(*parent)->sym_ptr_ptr),
8258 input_bfd, input_section, (*parent)->address, TRUE);
8260 case bfd_reloc_dangerous:
8261 BFD_ASSERT (error_message != NULL);
8262 (*link_info->callbacks->reloc_dangerous)
8263 (link_info, error_message,
8264 input_bfd, input_section, (*parent)->address);
8266 case bfd_reloc_overflow:
8267 (*link_info->callbacks->reloc_overflow)
8269 bfd_asymbol_name (*(*parent)->sym_ptr_ptr),
8270 (*parent)->howto->name, (*parent)->addend,
8271 input_bfd, input_section, (*parent)->address);
8273 case bfd_reloc_outofrange:
8275 This error can result when processing some partially
8276 complete binaries. Do not abort, but issue an error
8278 link_info->callbacks->einfo
8279 /* xgettext:c-format */
8280 (_("%X%P: %pB(%pA): relocation \"%pR\" goes out of range\n"),
8281 abfd, input_section, * parent);
8284 case bfd_reloc_notsupported:
8286 This error can result when processing a corrupt binary.
8287 Do not abort. Issue an error message instead. */
8288 link_info->callbacks->einfo
8289 /* xgettext:c-format */
8290 (_("%X%P: %pB(%pA): relocation \"%pR\" is not supported\n"),
8291 abfd, input_section, * parent);
8295 /* PR 17512; file: 90c2a92e.
8296 Report unexpected results, without aborting. */
8297 link_info->callbacks->einfo
8298 /* xgettext:c-format */
8299 (_("%X%P: %pB(%pA): relocation \"%pR\" returns an unrecognized value %x\n"),
8300 abfd, input_section, * parent, r);
8308 free (reloc_vector);
8312 free (reloc_vector);
8318 _bfd_generic_set_reloc
8321 void _bfd_generic_set_reloc
8325 unsigned int count);
8328 Installs a new set of internal relocations in SECTION.
8332 _bfd_generic_set_reloc (bfd *abfd ATTRIBUTE_UNUSED,
8337 section->orelocation = relptr;
8338 section->reloc_count = count;
8343 _bfd_unrecognized_reloc
8346 bfd_boolean _bfd_unrecognized_reloc
8349 unsigned int r_type);
8352 Reports an unrecognized reloc.
8353 Written as a function in order to reduce code duplication.
8354 Returns FALSE so that it can be called from a return statement.
8358 _bfd_unrecognized_reloc (bfd * abfd, sec_ptr section, unsigned int r_type)
8360 /* xgettext:c-format */
8361 _bfd_error_handler (_("%pB: unrecognized relocation type %#x in section `%pA'"),
8362 abfd, r_type, section);
8364 /* PR 21803: Suggest the most likely cause of this error. */
8365 _bfd_error_handler (_("is this version of the linker - %s - out of date ?"),
8366 BFD_VERSION_STRING);
8368 bfd_set_error (bfd_error_bad_value);
8373 _bfd_norelocs_bfd_reloc_type_lookup
8375 bfd_reloc_code_real_type code ATTRIBUTE_UNUSED)
8377 return (reloc_howto_type *) _bfd_ptr_bfd_null_error (abfd);
8381 _bfd_norelocs_bfd_reloc_name_lookup (bfd *abfd,
8382 const char *reloc_name ATTRIBUTE_UNUSED)
8384 return (reloc_howto_type *) _bfd_ptr_bfd_null_error (abfd);
8388 _bfd_nodynamic_canonicalize_dynamic_reloc (bfd *abfd,
8389 arelent **relp ATTRIBUTE_UNUSED,
8390 asymbol **symp ATTRIBUTE_UNUSED)
8392 return _bfd_long_bfd_n1_error (abfd);