1 // SPDX-License-Identifier: GPL-2.0
3 * Copyright (c) 2018 Google, Inc
7 #include <debug_uart.h>
16 #include <asm/processor.h>
17 #include <asm-generic/sections.h>
19 DECLARE_GLOBAL_DATA_PTR;
21 __weak int arch_cpu_init_dm(void)
26 static int x86_tpl_init(void)
30 debug("%s starting\n", __func__);
31 ret = x86_cpu_init_tpl();
33 debug("%s: x86_cpu_init_tpl() failed\n", __func__);
38 debug("%s: spl_init() failed\n", __func__);
41 ret = arch_cpu_init();
43 debug("%s: arch_cpu_init() failed\n", __func__);
46 ret = arch_cpu_init_dm();
48 debug("%s: arch_cpu_init_dm() failed\n", __func__);
51 preloader_console_init();
56 void board_init_f(ulong flags)
62 debug("Error %d\n", ret);
63 panic("x86_tpl_init fail");
66 /* Uninit CAR and jump to board_init_f_r() */
70 void board_init_f_r(void)
72 /* Not used since we never call board_init_f_r_trampoline() */
76 u32 spl_boot_device(void)
78 return IS_ENABLED(CONFIG_CHROMEOS_VBOOT) ? BOOT_DEVICE_CROS_VBOOT :
82 int spl_start_uboot(void)
87 void spl_board_announce_boot_device(void)
92 static int spl_board_load_image(struct spl_image_info *spl_image,
93 struct spl_boot_device *bootdev)
95 spl_image->size = CONFIG_SYS_MONITOR_LEN; /* We don't know SPL size */
96 spl_image->entry_point = CONFIG_SPL_TEXT_BASE;
97 spl_image->load_addr = CONFIG_SPL_TEXT_BASE;
98 spl_image->os = IH_OS_U_BOOT;
99 spl_image->name = "U-Boot";
101 debug("Loading to %lx\n", spl_image->load_addr);
105 SPL_LOAD_IMAGE_METHOD("SPI", 5, BOOT_DEVICE_SPI_MMAP, spl_board_load_image);
107 int spl_spi_load_image(void)
112 void __noreturn jump_to_image_no_args(struct spl_image_info *spl_image)
114 debug("Jumping to %s at %lx\n", spl_phase_name(spl_next_phase()),
115 (ulong)spl_image->entry_point);
117 print_buffer(spl_image->entry_point, (void *)spl_image->entry_point, 1,
120 jump_to_spl(spl_image->entry_point);
124 void spl_board_init(void)
126 preloader_console_init();
129 #if !CONFIG_IS_ENABLED(PCI)
131 * This is a fake PCI bus for TPL when it doesn't have proper PCI. It is enough
132 * to bind the devices on the PCI bus, some of which have early-regs properties
133 * providing fixed BARs. Individual drivers program these BARs themselves so
134 * that they can access the devices. The BARs are allocated statically in the
137 * Once SPL is running it enables PCI properly, but does not auto-assign BARs
138 * for devices, so the TPL BARs continue to be used. Once U-Boot starts it does
139 * the auto allocation (after relocation).
141 #if !CONFIG_IS_ENABLED(OF_PLATDATA)
142 static const struct udevice_id tpl_fake_pci_ids[] = {
143 { .compatible = "pci-x86" },
148 U_BOOT_DRIVER(pci_x86) = {
150 .id = UCLASS_SIMPLE_BUS,
151 .of_match = of_match_ptr(tpl_fake_pci_ids),