1 // SPDX-License-Identifier: GPL-2.0-only
3 * Kernel-based Virtual Machine driver for Linux
5 * derived from drivers/kvm/kvm_main.c
7 * Copyright (C) 2006 Qumranet, Inc.
8 * Copyright (C) 2008 Qumranet, Inc.
9 * Copyright IBM Corporation, 2008
10 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
13 * Avi Kivity <avi@qumranet.com>
14 * Yaniv Kamay <yaniv@qumranet.com>
15 * Amit Shah <amit.shah@qumranet.com>
16 * Ben-Ami Yassour <benami@il.ibm.com>
19 #include <linux/kvm_host.h>
25 #include "kvm_cache_regs.h"
26 #include "kvm_emulate.h"
34 #include <linux/clocksource.h>
35 #include <linux/interrupt.h>
36 #include <linux/kvm.h>
38 #include <linux/vmalloc.h>
39 #include <linux/export.h>
40 #include <linux/moduleparam.h>
41 #include <linux/mman.h>
42 #include <linux/highmem.h>
43 #include <linux/iommu.h>
44 #include <linux/intel-iommu.h>
45 #include <linux/cpufreq.h>
46 #include <linux/user-return-notifier.h>
47 #include <linux/srcu.h>
48 #include <linux/slab.h>
49 #include <linux/perf_event.h>
50 #include <linux/uaccess.h>
51 #include <linux/hash.h>
52 #include <linux/pci.h>
53 #include <linux/timekeeper_internal.h>
54 #include <linux/pvclock_gtod.h>
55 #include <linux/kvm_irqfd.h>
56 #include <linux/irqbypass.h>
57 #include <linux/sched/stat.h>
58 #include <linux/sched/isolation.h>
59 #include <linux/mem_encrypt.h>
60 #include <linux/entry-kvm.h>
62 #include <trace/events/kvm.h>
64 #include <asm/debugreg.h>
68 #include <linux/kernel_stat.h>
69 #include <asm/fpu/internal.h> /* Ugh! */
70 #include <asm/pvclock.h>
71 #include <asm/div64.h>
72 #include <asm/irq_remapping.h>
73 #include <asm/mshyperv.h>
74 #include <asm/hypervisor.h>
75 #include <asm/tlbflush.h>
76 #include <asm/intel_pt.h>
77 #include <asm/emulate_prefix.h>
79 #include <clocksource/hyperv_timer.h>
81 #define CREATE_TRACE_POINTS
84 #define MAX_IO_MSRS 256
85 #define KVM_MAX_MCE_BANKS 32
86 u64 __read_mostly kvm_mce_cap_supported = MCG_CTL_P | MCG_SER_P;
87 EXPORT_SYMBOL_GPL(kvm_mce_cap_supported);
89 #define emul_to_vcpu(ctxt) \
90 ((struct kvm_vcpu *)(ctxt)->vcpu)
93 * - enable syscall per default because its emulated by KVM
94 * - enable LME and LMA per default on 64 bit KVM
98 u64 __read_mostly efer_reserved_bits = ~((u64)(EFER_SCE | EFER_LME | EFER_LMA));
100 static u64 __read_mostly efer_reserved_bits = ~((u64)EFER_SCE);
103 static u64 __read_mostly cr4_reserved_bits = CR4_RESERVED_BITS;
105 #define KVM_X2APIC_API_VALID_FLAGS (KVM_X2APIC_API_USE_32BIT_IDS | \
106 KVM_X2APIC_API_DISABLE_BROADCAST_QUIRK)
108 static void update_cr8_intercept(struct kvm_vcpu *vcpu);
109 static void process_nmi(struct kvm_vcpu *vcpu);
110 static void process_smi(struct kvm_vcpu *vcpu);
111 static void enter_smm(struct kvm_vcpu *vcpu);
112 static void __kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags);
113 static void store_regs(struct kvm_vcpu *vcpu);
114 static int sync_regs(struct kvm_vcpu *vcpu);
116 struct kvm_x86_ops kvm_x86_ops __read_mostly;
117 EXPORT_SYMBOL_GPL(kvm_x86_ops);
119 #define KVM_X86_OP(func) \
120 DEFINE_STATIC_CALL_NULL(kvm_x86_##func, \
121 *(((struct kvm_x86_ops *)0)->func));
122 #define KVM_X86_OP_NULL KVM_X86_OP
123 #include <asm/kvm-x86-ops.h>
124 EXPORT_STATIC_CALL_GPL(kvm_x86_get_cs_db_l_bits);
125 EXPORT_STATIC_CALL_GPL(kvm_x86_cache_reg);
126 EXPORT_STATIC_CALL_GPL(kvm_x86_tlb_flush_current);
128 static bool __read_mostly ignore_msrs = 0;
129 module_param(ignore_msrs, bool, S_IRUGO | S_IWUSR);
131 bool __read_mostly report_ignored_msrs = true;
132 module_param(report_ignored_msrs, bool, S_IRUGO | S_IWUSR);
133 EXPORT_SYMBOL_GPL(report_ignored_msrs);
135 unsigned int min_timer_period_us = 200;
136 module_param(min_timer_period_us, uint, S_IRUGO | S_IWUSR);
138 static bool __read_mostly kvmclock_periodic_sync = true;
139 module_param(kvmclock_periodic_sync, bool, S_IRUGO);
141 bool __read_mostly kvm_has_tsc_control;
142 EXPORT_SYMBOL_GPL(kvm_has_tsc_control);
143 u32 __read_mostly kvm_max_guest_tsc_khz;
144 EXPORT_SYMBOL_GPL(kvm_max_guest_tsc_khz);
145 u8 __read_mostly kvm_tsc_scaling_ratio_frac_bits;
146 EXPORT_SYMBOL_GPL(kvm_tsc_scaling_ratio_frac_bits);
147 u64 __read_mostly kvm_max_tsc_scaling_ratio;
148 EXPORT_SYMBOL_GPL(kvm_max_tsc_scaling_ratio);
149 u64 __read_mostly kvm_default_tsc_scaling_ratio;
150 EXPORT_SYMBOL_GPL(kvm_default_tsc_scaling_ratio);
151 bool __read_mostly kvm_has_bus_lock_exit;
152 EXPORT_SYMBOL_GPL(kvm_has_bus_lock_exit);
154 /* tsc tolerance in parts per million - default to 1/2 of the NTP threshold */
155 static u32 __read_mostly tsc_tolerance_ppm = 250;
156 module_param(tsc_tolerance_ppm, uint, S_IRUGO | S_IWUSR);
159 * lapic timer advance (tscdeadline mode only) in nanoseconds. '-1' enables
160 * adaptive tuning starting from default advancement of 1000ns. '0' disables
161 * advancement entirely. Any other value is used as-is and disables adaptive
162 * tuning, i.e. allows privileged userspace to set an exact advancement time.
164 static int __read_mostly lapic_timer_advance_ns = -1;
165 module_param(lapic_timer_advance_ns, int, S_IRUGO | S_IWUSR);
167 static bool __read_mostly vector_hashing = true;
168 module_param(vector_hashing, bool, S_IRUGO);
170 bool __read_mostly enable_vmware_backdoor = false;
171 module_param(enable_vmware_backdoor, bool, S_IRUGO);
172 EXPORT_SYMBOL_GPL(enable_vmware_backdoor);
174 static bool __read_mostly force_emulation_prefix = false;
175 module_param(force_emulation_prefix, bool, S_IRUGO);
177 int __read_mostly pi_inject_timer = -1;
178 module_param(pi_inject_timer, bint, S_IRUGO | S_IWUSR);
181 * Restoring the host value for MSRs that are only consumed when running in
182 * usermode, e.g. SYSCALL MSRs and TSC_AUX, can be deferred until the CPU
183 * returns to userspace, i.e. the kernel can run with the guest's value.
185 #define KVM_MAX_NR_USER_RETURN_MSRS 16
187 struct kvm_user_return_msrs {
188 struct user_return_notifier urn;
190 struct kvm_user_return_msr_values {
193 } values[KVM_MAX_NR_USER_RETURN_MSRS];
196 u32 __read_mostly kvm_nr_uret_msrs;
197 EXPORT_SYMBOL_GPL(kvm_nr_uret_msrs);
198 static u32 __read_mostly kvm_uret_msrs_list[KVM_MAX_NR_USER_RETURN_MSRS];
199 static struct kvm_user_return_msrs __percpu *user_return_msrs;
201 #define KVM_SUPPORTED_XCR0 (XFEATURE_MASK_FP | XFEATURE_MASK_SSE \
202 | XFEATURE_MASK_YMM | XFEATURE_MASK_BNDREGS \
203 | XFEATURE_MASK_BNDCSR | XFEATURE_MASK_AVX512 \
204 | XFEATURE_MASK_PKRU)
206 u64 __read_mostly host_efer;
207 EXPORT_SYMBOL_GPL(host_efer);
209 bool __read_mostly allow_smaller_maxphyaddr = 0;
210 EXPORT_SYMBOL_GPL(allow_smaller_maxphyaddr);
212 u64 __read_mostly host_xss;
213 EXPORT_SYMBOL_GPL(host_xss);
214 u64 __read_mostly supported_xss;
215 EXPORT_SYMBOL_GPL(supported_xss);
217 struct kvm_stats_debugfs_item debugfs_entries[] = {
218 VCPU_STAT("pf_fixed", pf_fixed),
219 VCPU_STAT("pf_guest", pf_guest),
220 VCPU_STAT("tlb_flush", tlb_flush),
221 VCPU_STAT("invlpg", invlpg),
222 VCPU_STAT("exits", exits),
223 VCPU_STAT("io_exits", io_exits),
224 VCPU_STAT("mmio_exits", mmio_exits),
225 VCPU_STAT("signal_exits", signal_exits),
226 VCPU_STAT("irq_window", irq_window_exits),
227 VCPU_STAT("nmi_window", nmi_window_exits),
228 VCPU_STAT("halt_exits", halt_exits),
229 VCPU_STAT("halt_successful_poll", halt_successful_poll),
230 VCPU_STAT("halt_attempted_poll", halt_attempted_poll),
231 VCPU_STAT("halt_poll_invalid", halt_poll_invalid),
232 VCPU_STAT("halt_wakeup", halt_wakeup),
233 VCPU_STAT("hypercalls", hypercalls),
234 VCPU_STAT("request_irq", request_irq_exits),
235 VCPU_STAT("irq_exits", irq_exits),
236 VCPU_STAT("host_state_reload", host_state_reload),
237 VCPU_STAT("fpu_reload", fpu_reload),
238 VCPU_STAT("insn_emulation", insn_emulation),
239 VCPU_STAT("insn_emulation_fail", insn_emulation_fail),
240 VCPU_STAT("irq_injections", irq_injections),
241 VCPU_STAT("nmi_injections", nmi_injections),
242 VCPU_STAT("req_event", req_event),
243 VCPU_STAT("l1d_flush", l1d_flush),
244 VCPU_STAT("halt_poll_success_ns", halt_poll_success_ns),
245 VCPU_STAT("halt_poll_fail_ns", halt_poll_fail_ns),
246 VCPU_STAT("nested_run", nested_run),
247 VCPU_STAT("directed_yield_attempted", directed_yield_attempted),
248 VCPU_STAT("directed_yield_successful", directed_yield_successful),
249 VM_STAT("mmu_shadow_zapped", mmu_shadow_zapped),
250 VM_STAT("mmu_pte_write", mmu_pte_write),
251 VM_STAT("mmu_pde_zapped", mmu_pde_zapped),
252 VM_STAT("mmu_flooded", mmu_flooded),
253 VM_STAT("mmu_recycled", mmu_recycled),
254 VM_STAT("mmu_cache_miss", mmu_cache_miss),
255 VM_STAT("mmu_unsync", mmu_unsync),
256 VM_STAT("remote_tlb_flush", remote_tlb_flush),
257 VM_STAT("largepages", lpages, .mode = 0444),
258 VM_STAT("nx_largepages_splitted", nx_lpage_splits, .mode = 0444),
259 VM_STAT("max_mmu_page_hash_collisions", max_mmu_page_hash_collisions),
263 u64 __read_mostly host_xcr0;
264 u64 __read_mostly supported_xcr0;
265 EXPORT_SYMBOL_GPL(supported_xcr0);
267 static struct kmem_cache *x86_fpu_cache;
269 static struct kmem_cache *x86_emulator_cache;
272 * When called, it means the previous get/set msr reached an invalid msr.
273 * Return true if we want to ignore/silent this failed msr access.
275 static bool kvm_msr_ignored_check(u32 msr, u64 data, bool write)
277 const char *op = write ? "wrmsr" : "rdmsr";
280 if (report_ignored_msrs)
281 kvm_pr_unimpl("ignored %s: 0x%x data 0x%llx\n",
286 kvm_debug_ratelimited("unhandled %s: 0x%x data 0x%llx\n",
292 static struct kmem_cache *kvm_alloc_emulator_cache(void)
294 unsigned int useroffset = offsetof(struct x86_emulate_ctxt, src);
295 unsigned int size = sizeof(struct x86_emulate_ctxt);
297 return kmem_cache_create_usercopy("x86_emulator", size,
298 __alignof__(struct x86_emulate_ctxt),
299 SLAB_ACCOUNT, useroffset,
300 size - useroffset, NULL);
303 static int emulator_fix_hypercall(struct x86_emulate_ctxt *ctxt);
305 static inline void kvm_async_pf_hash_reset(struct kvm_vcpu *vcpu)
308 for (i = 0; i < ASYNC_PF_PER_VCPU; i++)
309 vcpu->arch.apf.gfns[i] = ~0;
312 static void kvm_on_user_return(struct user_return_notifier *urn)
315 struct kvm_user_return_msrs *msrs
316 = container_of(urn, struct kvm_user_return_msrs, urn);
317 struct kvm_user_return_msr_values *values;
321 * Disabling irqs at this point since the following code could be
322 * interrupted and executed through kvm_arch_hardware_disable()
324 local_irq_save(flags);
325 if (msrs->registered) {
326 msrs->registered = false;
327 user_return_notifier_unregister(urn);
329 local_irq_restore(flags);
330 for (slot = 0; slot < kvm_nr_uret_msrs; ++slot) {
331 values = &msrs->values[slot];
332 if (values->host != values->curr) {
333 wrmsrl(kvm_uret_msrs_list[slot], values->host);
334 values->curr = values->host;
339 static int kvm_probe_user_return_msr(u32 msr)
345 ret = rdmsrl_safe(msr, &val);
348 ret = wrmsrl_safe(msr, val);
354 int kvm_add_user_return_msr(u32 msr)
356 BUG_ON(kvm_nr_uret_msrs >= KVM_MAX_NR_USER_RETURN_MSRS);
358 if (kvm_probe_user_return_msr(msr))
361 kvm_uret_msrs_list[kvm_nr_uret_msrs] = msr;
362 return kvm_nr_uret_msrs++;
364 EXPORT_SYMBOL_GPL(kvm_add_user_return_msr);
366 int kvm_find_user_return_msr(u32 msr)
370 for (i = 0; i < kvm_nr_uret_msrs; ++i) {
371 if (kvm_uret_msrs_list[i] == msr)
376 EXPORT_SYMBOL_GPL(kvm_find_user_return_msr);
378 static void kvm_user_return_msr_cpu_online(void)
380 unsigned int cpu = smp_processor_id();
381 struct kvm_user_return_msrs *msrs = per_cpu_ptr(user_return_msrs, cpu);
385 for (i = 0; i < kvm_nr_uret_msrs; ++i) {
386 rdmsrl_safe(kvm_uret_msrs_list[i], &value);
387 msrs->values[i].host = value;
388 msrs->values[i].curr = value;
392 int kvm_set_user_return_msr(unsigned slot, u64 value, u64 mask)
394 unsigned int cpu = smp_processor_id();
395 struct kvm_user_return_msrs *msrs = per_cpu_ptr(user_return_msrs, cpu);
398 value = (value & mask) | (msrs->values[slot].host & ~mask);
399 if (value == msrs->values[slot].curr)
401 err = wrmsrl_safe(kvm_uret_msrs_list[slot], value);
405 msrs->values[slot].curr = value;
406 if (!msrs->registered) {
407 msrs->urn.on_user_return = kvm_on_user_return;
408 user_return_notifier_register(&msrs->urn);
409 msrs->registered = true;
413 EXPORT_SYMBOL_GPL(kvm_set_user_return_msr);
415 static void drop_user_return_notifiers(void)
417 unsigned int cpu = smp_processor_id();
418 struct kvm_user_return_msrs *msrs = per_cpu_ptr(user_return_msrs, cpu);
420 if (msrs->registered)
421 kvm_on_user_return(&msrs->urn);
424 u64 kvm_get_apic_base(struct kvm_vcpu *vcpu)
426 return vcpu->arch.apic_base;
428 EXPORT_SYMBOL_GPL(kvm_get_apic_base);
430 enum lapic_mode kvm_get_apic_mode(struct kvm_vcpu *vcpu)
432 return kvm_apic_mode(kvm_get_apic_base(vcpu));
434 EXPORT_SYMBOL_GPL(kvm_get_apic_mode);
436 int kvm_set_apic_base(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
438 enum lapic_mode old_mode = kvm_get_apic_mode(vcpu);
439 enum lapic_mode new_mode = kvm_apic_mode(msr_info->data);
440 u64 reserved_bits = kvm_vcpu_reserved_gpa_bits_raw(vcpu) | 0x2ff |
441 (guest_cpuid_has(vcpu, X86_FEATURE_X2APIC) ? 0 : X2APIC_ENABLE);
443 if ((msr_info->data & reserved_bits) != 0 || new_mode == LAPIC_MODE_INVALID)
445 if (!msr_info->host_initiated) {
446 if (old_mode == LAPIC_MODE_X2APIC && new_mode == LAPIC_MODE_XAPIC)
448 if (old_mode == LAPIC_MODE_DISABLED && new_mode == LAPIC_MODE_X2APIC)
452 kvm_lapic_set_base(vcpu, msr_info->data);
453 kvm_recalculate_apic_map(vcpu->kvm);
456 EXPORT_SYMBOL_GPL(kvm_set_apic_base);
458 asmlinkage __visible noinstr void kvm_spurious_fault(void)
460 /* Fault while not rebooting. We want the trace. */
461 BUG_ON(!kvm_rebooting);
463 EXPORT_SYMBOL_GPL(kvm_spurious_fault);
465 #define EXCPT_BENIGN 0
466 #define EXCPT_CONTRIBUTORY 1
469 static int exception_class(int vector)
479 return EXCPT_CONTRIBUTORY;
486 #define EXCPT_FAULT 0
488 #define EXCPT_ABORT 2
489 #define EXCPT_INTERRUPT 3
491 static int exception_type(int vector)
495 if (WARN_ON(vector > 31 || vector == NMI_VECTOR))
496 return EXCPT_INTERRUPT;
500 /* #DB is trap, as instruction watchpoints are handled elsewhere */
501 if (mask & ((1 << DB_VECTOR) | (1 << BP_VECTOR) | (1 << OF_VECTOR)))
504 if (mask & ((1 << DF_VECTOR) | (1 << MC_VECTOR)))
507 /* Reserved exceptions will result in fault */
511 void kvm_deliver_exception_payload(struct kvm_vcpu *vcpu)
513 unsigned nr = vcpu->arch.exception.nr;
514 bool has_payload = vcpu->arch.exception.has_payload;
515 unsigned long payload = vcpu->arch.exception.payload;
523 * "Certain debug exceptions may clear bit 0-3. The
524 * remaining contents of the DR6 register are never
525 * cleared by the processor".
527 vcpu->arch.dr6 &= ~DR_TRAP_BITS;
529 * In order to reflect the #DB exception payload in guest
530 * dr6, three components need to be considered: active low
531 * bit, FIXED_1 bits and active high bits (e.g. DR6_BD,
533 * DR6_ACTIVE_LOW contains the FIXED_1 and active low bits.
534 * In the target guest dr6:
535 * FIXED_1 bits should always be set.
536 * Active low bits should be cleared if 1-setting in payload.
537 * Active high bits should be set if 1-setting in payload.
539 * Note, the payload is compatible with the pending debug
540 * exceptions/exit qualification under VMX, that active_low bits
541 * are active high in payload.
542 * So they need to be flipped for DR6.
544 vcpu->arch.dr6 |= DR6_ACTIVE_LOW;
545 vcpu->arch.dr6 |= payload;
546 vcpu->arch.dr6 ^= payload & DR6_ACTIVE_LOW;
549 * The #DB payload is defined as compatible with the 'pending
550 * debug exceptions' field under VMX, not DR6. While bit 12 is
551 * defined in the 'pending debug exceptions' field (enabled
552 * breakpoint), it is reserved and must be zero in DR6.
554 vcpu->arch.dr6 &= ~BIT(12);
557 vcpu->arch.cr2 = payload;
561 vcpu->arch.exception.has_payload = false;
562 vcpu->arch.exception.payload = 0;
564 EXPORT_SYMBOL_GPL(kvm_deliver_exception_payload);
566 static void kvm_multiple_exception(struct kvm_vcpu *vcpu,
567 unsigned nr, bool has_error, u32 error_code,
568 bool has_payload, unsigned long payload, bool reinject)
573 kvm_make_request(KVM_REQ_EVENT, vcpu);
575 if (!vcpu->arch.exception.pending && !vcpu->arch.exception.injected) {
579 * On vmentry, vcpu->arch.exception.pending is only
580 * true if an event injection was blocked by
581 * nested_run_pending. In that case, however,
582 * vcpu_enter_guest requests an immediate exit,
583 * and the guest shouldn't proceed far enough to
586 WARN_ON_ONCE(vcpu->arch.exception.pending);
587 vcpu->arch.exception.injected = true;
588 if (WARN_ON_ONCE(has_payload)) {
590 * A reinjected event has already
591 * delivered its payload.
597 vcpu->arch.exception.pending = true;
598 vcpu->arch.exception.injected = false;
600 vcpu->arch.exception.has_error_code = has_error;
601 vcpu->arch.exception.nr = nr;
602 vcpu->arch.exception.error_code = error_code;
603 vcpu->arch.exception.has_payload = has_payload;
604 vcpu->arch.exception.payload = payload;
605 if (!is_guest_mode(vcpu))
606 kvm_deliver_exception_payload(vcpu);
610 /* to check exception */
611 prev_nr = vcpu->arch.exception.nr;
612 if (prev_nr == DF_VECTOR) {
613 /* triple fault -> shutdown */
614 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
617 class1 = exception_class(prev_nr);
618 class2 = exception_class(nr);
619 if ((class1 == EXCPT_CONTRIBUTORY && class2 == EXCPT_CONTRIBUTORY)
620 || (class1 == EXCPT_PF && class2 != EXCPT_BENIGN)) {
622 * Generate double fault per SDM Table 5-5. Set
623 * exception.pending = true so that the double fault
624 * can trigger a nested vmexit.
626 vcpu->arch.exception.pending = true;
627 vcpu->arch.exception.injected = false;
628 vcpu->arch.exception.has_error_code = true;
629 vcpu->arch.exception.nr = DF_VECTOR;
630 vcpu->arch.exception.error_code = 0;
631 vcpu->arch.exception.has_payload = false;
632 vcpu->arch.exception.payload = 0;
634 /* replace previous exception with a new one in a hope
635 that instruction re-execution will regenerate lost
640 void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr)
642 kvm_multiple_exception(vcpu, nr, false, 0, false, 0, false);
644 EXPORT_SYMBOL_GPL(kvm_queue_exception);
646 void kvm_requeue_exception(struct kvm_vcpu *vcpu, unsigned nr)
648 kvm_multiple_exception(vcpu, nr, false, 0, false, 0, true);
650 EXPORT_SYMBOL_GPL(kvm_requeue_exception);
652 void kvm_queue_exception_p(struct kvm_vcpu *vcpu, unsigned nr,
653 unsigned long payload)
655 kvm_multiple_exception(vcpu, nr, false, 0, true, payload, false);
657 EXPORT_SYMBOL_GPL(kvm_queue_exception_p);
659 static void kvm_queue_exception_e_p(struct kvm_vcpu *vcpu, unsigned nr,
660 u32 error_code, unsigned long payload)
662 kvm_multiple_exception(vcpu, nr, true, error_code,
663 true, payload, false);
666 int kvm_complete_insn_gp(struct kvm_vcpu *vcpu, int err)
669 kvm_inject_gp(vcpu, 0);
671 return kvm_skip_emulated_instruction(vcpu);
675 EXPORT_SYMBOL_GPL(kvm_complete_insn_gp);
677 void kvm_inject_page_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault)
679 ++vcpu->stat.pf_guest;
680 vcpu->arch.exception.nested_apf =
681 is_guest_mode(vcpu) && fault->async_page_fault;
682 if (vcpu->arch.exception.nested_apf) {
683 vcpu->arch.apf.nested_apf_token = fault->address;
684 kvm_queue_exception_e(vcpu, PF_VECTOR, fault->error_code);
686 kvm_queue_exception_e_p(vcpu, PF_VECTOR, fault->error_code,
690 EXPORT_SYMBOL_GPL(kvm_inject_page_fault);
692 bool kvm_inject_emulated_page_fault(struct kvm_vcpu *vcpu,
693 struct x86_exception *fault)
695 struct kvm_mmu *fault_mmu;
696 WARN_ON_ONCE(fault->vector != PF_VECTOR);
698 fault_mmu = fault->nested_page_fault ? vcpu->arch.mmu :
702 * Invalidate the TLB entry for the faulting address, if it exists,
703 * else the access will fault indefinitely (and to emulate hardware).
705 if ((fault->error_code & PFERR_PRESENT_MASK) &&
706 !(fault->error_code & PFERR_RSVD_MASK))
707 kvm_mmu_invalidate_gva(vcpu, fault_mmu, fault->address,
708 fault_mmu->root_hpa);
710 fault_mmu->inject_page_fault(vcpu, fault);
711 return fault->nested_page_fault;
713 EXPORT_SYMBOL_GPL(kvm_inject_emulated_page_fault);
715 void kvm_inject_nmi(struct kvm_vcpu *vcpu)
717 atomic_inc(&vcpu->arch.nmi_queued);
718 kvm_make_request(KVM_REQ_NMI, vcpu);
720 EXPORT_SYMBOL_GPL(kvm_inject_nmi);
722 void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code)
724 kvm_multiple_exception(vcpu, nr, true, error_code, false, 0, false);
726 EXPORT_SYMBOL_GPL(kvm_queue_exception_e);
728 void kvm_requeue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code)
730 kvm_multiple_exception(vcpu, nr, true, error_code, false, 0, true);
732 EXPORT_SYMBOL_GPL(kvm_requeue_exception_e);
735 * Checks if cpl <= required_cpl; if true, return true. Otherwise queue
736 * a #GP and return false.
738 bool kvm_require_cpl(struct kvm_vcpu *vcpu, int required_cpl)
740 if (static_call(kvm_x86_get_cpl)(vcpu) <= required_cpl)
742 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
745 EXPORT_SYMBOL_GPL(kvm_require_cpl);
747 bool kvm_require_dr(struct kvm_vcpu *vcpu, int dr)
749 if ((dr != 4 && dr != 5) || !kvm_read_cr4_bits(vcpu, X86_CR4_DE))
752 kvm_queue_exception(vcpu, UD_VECTOR);
755 EXPORT_SYMBOL_GPL(kvm_require_dr);
758 * This function will be used to read from the physical memory of the currently
759 * running guest. The difference to kvm_vcpu_read_guest_page is that this function
760 * can read from guest physical or from the guest's guest physical memory.
762 int kvm_read_guest_page_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
763 gfn_t ngfn, void *data, int offset, int len,
766 struct x86_exception exception;
770 ngpa = gfn_to_gpa(ngfn);
771 real_gfn = mmu->translate_gpa(vcpu, ngpa, access, &exception);
772 if (real_gfn == UNMAPPED_GVA)
775 real_gfn = gpa_to_gfn(real_gfn);
777 return kvm_vcpu_read_guest_page(vcpu, real_gfn, data, offset, len);
779 EXPORT_SYMBOL_GPL(kvm_read_guest_page_mmu);
781 static int kvm_read_nested_guest_page(struct kvm_vcpu *vcpu, gfn_t gfn,
782 void *data, int offset, int len, u32 access)
784 return kvm_read_guest_page_mmu(vcpu, vcpu->arch.walk_mmu, gfn,
785 data, offset, len, access);
788 static inline u64 pdptr_rsvd_bits(struct kvm_vcpu *vcpu)
790 return vcpu->arch.reserved_gpa_bits | rsvd_bits(5, 8) | rsvd_bits(1, 2);
794 * Load the pae pdptrs. Return 1 if they are all valid, 0 otherwise.
796 int load_pdptrs(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, unsigned long cr3)
798 gfn_t pdpt_gfn = cr3 >> PAGE_SHIFT;
799 unsigned offset = ((cr3 & (PAGE_SIZE-1)) >> 5) << 2;
802 u64 pdpte[ARRAY_SIZE(mmu->pdptrs)];
804 ret = kvm_read_guest_page_mmu(vcpu, mmu, pdpt_gfn, pdpte,
805 offset * sizeof(u64), sizeof(pdpte),
806 PFERR_USER_MASK|PFERR_WRITE_MASK);
811 for (i = 0; i < ARRAY_SIZE(pdpte); ++i) {
812 if ((pdpte[i] & PT_PRESENT_MASK) &&
813 (pdpte[i] & pdptr_rsvd_bits(vcpu))) {
820 memcpy(mmu->pdptrs, pdpte, sizeof(mmu->pdptrs));
821 kvm_register_mark_dirty(vcpu, VCPU_EXREG_PDPTR);
827 EXPORT_SYMBOL_GPL(load_pdptrs);
829 bool pdptrs_changed(struct kvm_vcpu *vcpu)
831 u64 pdpte[ARRAY_SIZE(vcpu->arch.walk_mmu->pdptrs)];
836 if (!is_pae_paging(vcpu))
839 if (!kvm_register_is_available(vcpu, VCPU_EXREG_PDPTR))
842 gfn = (kvm_read_cr3(vcpu) & 0xffffffe0ul) >> PAGE_SHIFT;
843 offset = (kvm_read_cr3(vcpu) & 0xffffffe0ul) & (PAGE_SIZE - 1);
844 r = kvm_read_nested_guest_page(vcpu, gfn, pdpte, offset, sizeof(pdpte),
845 PFERR_USER_MASK | PFERR_WRITE_MASK);
849 return memcmp(pdpte, vcpu->arch.walk_mmu->pdptrs, sizeof(pdpte)) != 0;
851 EXPORT_SYMBOL_GPL(pdptrs_changed);
853 void kvm_post_set_cr0(struct kvm_vcpu *vcpu, unsigned long old_cr0, unsigned long cr0)
855 unsigned long update_bits = X86_CR0_PG | X86_CR0_WP;
857 if ((cr0 ^ old_cr0) & X86_CR0_PG) {
858 kvm_clear_async_pf_completion_queue(vcpu);
859 kvm_async_pf_hash_reset(vcpu);
862 if ((cr0 ^ old_cr0) & update_bits)
863 kvm_mmu_reset_context(vcpu);
865 if (((cr0 ^ old_cr0) & X86_CR0_CD) &&
866 kvm_arch_has_noncoherent_dma(vcpu->kvm) &&
867 !kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
868 kvm_zap_gfn_range(vcpu->kvm, 0, ~0ULL);
870 EXPORT_SYMBOL_GPL(kvm_post_set_cr0);
872 int kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
874 unsigned long old_cr0 = kvm_read_cr0(vcpu);
875 unsigned long pdptr_bits = X86_CR0_CD | X86_CR0_NW | X86_CR0_PG;
880 if (cr0 & 0xffffffff00000000UL)
884 cr0 &= ~CR0_RESERVED_BITS;
886 if ((cr0 & X86_CR0_NW) && !(cr0 & X86_CR0_CD))
889 if ((cr0 & X86_CR0_PG) && !(cr0 & X86_CR0_PE))
893 if ((vcpu->arch.efer & EFER_LME) && !is_paging(vcpu) &&
894 (cr0 & X86_CR0_PG)) {
899 static_call(kvm_x86_get_cs_db_l_bits)(vcpu, &cs_db, &cs_l);
904 if (!(vcpu->arch.efer & EFER_LME) && (cr0 & X86_CR0_PG) &&
905 is_pae(vcpu) && ((cr0 ^ old_cr0) & pdptr_bits) &&
906 !load_pdptrs(vcpu, vcpu->arch.walk_mmu, kvm_read_cr3(vcpu)))
909 if (!(cr0 & X86_CR0_PG) && kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE))
912 static_call(kvm_x86_set_cr0)(vcpu, cr0);
914 kvm_post_set_cr0(vcpu, old_cr0, cr0);
918 EXPORT_SYMBOL_GPL(kvm_set_cr0);
920 void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw)
922 (void)kvm_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~0x0eul) | (msw & 0x0f));
924 EXPORT_SYMBOL_GPL(kvm_lmsw);
926 void kvm_load_guest_xsave_state(struct kvm_vcpu *vcpu)
928 if (vcpu->arch.guest_state_protected)
931 if (kvm_read_cr4_bits(vcpu, X86_CR4_OSXSAVE)) {
933 if (vcpu->arch.xcr0 != host_xcr0)
934 xsetbv(XCR_XFEATURE_ENABLED_MASK, vcpu->arch.xcr0);
936 if (vcpu->arch.xsaves_enabled &&
937 vcpu->arch.ia32_xss != host_xss)
938 wrmsrl(MSR_IA32_XSS, vcpu->arch.ia32_xss);
941 if (static_cpu_has(X86_FEATURE_PKU) &&
942 (kvm_read_cr4_bits(vcpu, X86_CR4_PKE) ||
943 (vcpu->arch.xcr0 & XFEATURE_MASK_PKRU)) &&
944 vcpu->arch.pkru != vcpu->arch.host_pkru)
945 __write_pkru(vcpu->arch.pkru);
947 EXPORT_SYMBOL_GPL(kvm_load_guest_xsave_state);
949 void kvm_load_host_xsave_state(struct kvm_vcpu *vcpu)
951 if (vcpu->arch.guest_state_protected)
954 if (static_cpu_has(X86_FEATURE_PKU) &&
955 (kvm_read_cr4_bits(vcpu, X86_CR4_PKE) ||
956 (vcpu->arch.xcr0 & XFEATURE_MASK_PKRU))) {
957 vcpu->arch.pkru = rdpkru();
958 if (vcpu->arch.pkru != vcpu->arch.host_pkru)
959 __write_pkru(vcpu->arch.host_pkru);
962 if (kvm_read_cr4_bits(vcpu, X86_CR4_OSXSAVE)) {
964 if (vcpu->arch.xcr0 != host_xcr0)
965 xsetbv(XCR_XFEATURE_ENABLED_MASK, host_xcr0);
967 if (vcpu->arch.xsaves_enabled &&
968 vcpu->arch.ia32_xss != host_xss)
969 wrmsrl(MSR_IA32_XSS, host_xss);
973 EXPORT_SYMBOL_GPL(kvm_load_host_xsave_state);
975 static int __kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr)
978 u64 old_xcr0 = vcpu->arch.xcr0;
981 /* Only support XCR_XFEATURE_ENABLED_MASK(xcr0) now */
982 if (index != XCR_XFEATURE_ENABLED_MASK)
984 if (!(xcr0 & XFEATURE_MASK_FP))
986 if ((xcr0 & XFEATURE_MASK_YMM) && !(xcr0 & XFEATURE_MASK_SSE))
990 * Do not allow the guest to set bits that we do not support
991 * saving. However, xcr0 bit 0 is always set, even if the
992 * emulated CPU does not support XSAVE (see fx_init).
994 valid_bits = vcpu->arch.guest_supported_xcr0 | XFEATURE_MASK_FP;
995 if (xcr0 & ~valid_bits)
998 if ((!(xcr0 & XFEATURE_MASK_BNDREGS)) !=
999 (!(xcr0 & XFEATURE_MASK_BNDCSR)))
1002 if (xcr0 & XFEATURE_MASK_AVX512) {
1003 if (!(xcr0 & XFEATURE_MASK_YMM))
1005 if ((xcr0 & XFEATURE_MASK_AVX512) != XFEATURE_MASK_AVX512)
1008 vcpu->arch.xcr0 = xcr0;
1010 if ((xcr0 ^ old_xcr0) & XFEATURE_MASK_EXTEND)
1011 kvm_update_cpuid_runtime(vcpu);
1015 int kvm_emulate_xsetbv(struct kvm_vcpu *vcpu)
1017 if (static_call(kvm_x86_get_cpl)(vcpu) != 0 ||
1018 __kvm_set_xcr(vcpu, kvm_rcx_read(vcpu), kvm_read_edx_eax(vcpu))) {
1019 kvm_inject_gp(vcpu, 0);
1023 return kvm_skip_emulated_instruction(vcpu);
1025 EXPORT_SYMBOL_GPL(kvm_emulate_xsetbv);
1027 bool kvm_is_valid_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
1029 if (cr4 & cr4_reserved_bits)
1032 if (cr4 & vcpu->arch.cr4_guest_rsvd_bits)
1035 return static_call(kvm_x86_is_valid_cr4)(vcpu, cr4);
1037 EXPORT_SYMBOL_GPL(kvm_is_valid_cr4);
1039 void kvm_post_set_cr4(struct kvm_vcpu *vcpu, unsigned long old_cr4, unsigned long cr4)
1041 unsigned long mmu_role_bits = X86_CR4_PGE | X86_CR4_PSE | X86_CR4_PAE |
1042 X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE;
1044 if (((cr4 ^ old_cr4) & mmu_role_bits) ||
1045 (!(cr4 & X86_CR4_PCIDE) && (old_cr4 & X86_CR4_PCIDE)))
1046 kvm_mmu_reset_context(vcpu);
1048 EXPORT_SYMBOL_GPL(kvm_post_set_cr4);
1050 int kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
1052 unsigned long old_cr4 = kvm_read_cr4(vcpu);
1053 unsigned long pdptr_bits = X86_CR4_PGE | X86_CR4_PSE | X86_CR4_PAE |
1056 if (!kvm_is_valid_cr4(vcpu, cr4))
1059 if (is_long_mode(vcpu)) {
1060 if (!(cr4 & X86_CR4_PAE))
1062 if ((cr4 ^ old_cr4) & X86_CR4_LA57)
1064 } else if (is_paging(vcpu) && (cr4 & X86_CR4_PAE)
1065 && ((cr4 ^ old_cr4) & pdptr_bits)
1066 && !load_pdptrs(vcpu, vcpu->arch.walk_mmu,
1067 kvm_read_cr3(vcpu)))
1070 if ((cr4 & X86_CR4_PCIDE) && !(old_cr4 & X86_CR4_PCIDE)) {
1071 if (!guest_cpuid_has(vcpu, X86_FEATURE_PCID))
1074 /* PCID can not be enabled when cr3[11:0]!=000H or EFER.LMA=0 */
1075 if ((kvm_read_cr3(vcpu) & X86_CR3_PCID_MASK) || !is_long_mode(vcpu))
1079 static_call(kvm_x86_set_cr4)(vcpu, cr4);
1081 kvm_post_set_cr4(vcpu, old_cr4, cr4);
1085 EXPORT_SYMBOL_GPL(kvm_set_cr4);
1087 int kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
1089 bool skip_tlb_flush = false;
1090 #ifdef CONFIG_X86_64
1091 bool pcid_enabled = kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE);
1094 skip_tlb_flush = cr3 & X86_CR3_PCID_NOFLUSH;
1095 cr3 &= ~X86_CR3_PCID_NOFLUSH;
1099 if (cr3 == kvm_read_cr3(vcpu) && !pdptrs_changed(vcpu)) {
1100 if (!skip_tlb_flush) {
1101 kvm_mmu_sync_roots(vcpu);
1102 kvm_make_request(KVM_REQ_TLB_FLUSH_CURRENT, vcpu);
1108 * Do not condition the GPA check on long mode, this helper is used to
1109 * stuff CR3, e.g. for RSM emulation, and there is no guarantee that
1110 * the current vCPU mode is accurate.
1112 if (kvm_vcpu_is_illegal_gpa(vcpu, cr3))
1115 if (is_pae_paging(vcpu) && !load_pdptrs(vcpu, vcpu->arch.walk_mmu, cr3))
1118 kvm_mmu_new_pgd(vcpu, cr3, skip_tlb_flush, skip_tlb_flush);
1119 vcpu->arch.cr3 = cr3;
1120 kvm_register_mark_available(vcpu, VCPU_EXREG_CR3);
1124 EXPORT_SYMBOL_GPL(kvm_set_cr3);
1126 int kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8)
1128 if (cr8 & CR8_RESERVED_BITS)
1130 if (lapic_in_kernel(vcpu))
1131 kvm_lapic_set_tpr(vcpu, cr8);
1133 vcpu->arch.cr8 = cr8;
1136 EXPORT_SYMBOL_GPL(kvm_set_cr8);
1138 unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu)
1140 if (lapic_in_kernel(vcpu))
1141 return kvm_lapic_get_cr8(vcpu);
1143 return vcpu->arch.cr8;
1145 EXPORT_SYMBOL_GPL(kvm_get_cr8);
1147 static void kvm_update_dr0123(struct kvm_vcpu *vcpu)
1151 if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)) {
1152 for (i = 0; i < KVM_NR_DB_REGS; i++)
1153 vcpu->arch.eff_db[i] = vcpu->arch.db[i];
1154 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_RELOAD;
1158 void kvm_update_dr7(struct kvm_vcpu *vcpu)
1162 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)
1163 dr7 = vcpu->arch.guest_debug_dr7;
1165 dr7 = vcpu->arch.dr7;
1166 static_call(kvm_x86_set_dr7)(vcpu, dr7);
1167 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_BP_ENABLED;
1168 if (dr7 & DR7_BP_EN_MASK)
1169 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_BP_ENABLED;
1171 EXPORT_SYMBOL_GPL(kvm_update_dr7);
1173 static u64 kvm_dr6_fixed(struct kvm_vcpu *vcpu)
1175 u64 fixed = DR6_FIXED_1;
1177 if (!guest_cpuid_has(vcpu, X86_FEATURE_RTM))
1180 if (!guest_cpuid_has(vcpu, X86_FEATURE_BUS_LOCK_DETECT))
1181 fixed |= DR6_BUS_LOCK;
1185 int kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val)
1187 size_t size = ARRAY_SIZE(vcpu->arch.db);
1191 vcpu->arch.db[array_index_nospec(dr, size)] = val;
1192 if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP))
1193 vcpu->arch.eff_db[dr] = val;
1197 if (!kvm_dr6_valid(val))
1199 vcpu->arch.dr6 = (val & DR6_VOLATILE) | kvm_dr6_fixed(vcpu);
1203 if (!kvm_dr7_valid(val))
1205 vcpu->arch.dr7 = (val & DR7_VOLATILE) | DR7_FIXED_1;
1206 kvm_update_dr7(vcpu);
1212 EXPORT_SYMBOL_GPL(kvm_set_dr);
1214 void kvm_get_dr(struct kvm_vcpu *vcpu, int dr, unsigned long *val)
1216 size_t size = ARRAY_SIZE(vcpu->arch.db);
1220 *val = vcpu->arch.db[array_index_nospec(dr, size)];
1224 *val = vcpu->arch.dr6;
1228 *val = vcpu->arch.dr7;
1232 EXPORT_SYMBOL_GPL(kvm_get_dr);
1234 int kvm_emulate_rdpmc(struct kvm_vcpu *vcpu)
1236 u32 ecx = kvm_rcx_read(vcpu);
1239 if (kvm_pmu_rdpmc(vcpu, ecx, &data)) {
1240 kvm_inject_gp(vcpu, 0);
1244 kvm_rax_write(vcpu, (u32)data);
1245 kvm_rdx_write(vcpu, data >> 32);
1246 return kvm_skip_emulated_instruction(vcpu);
1248 EXPORT_SYMBOL_GPL(kvm_emulate_rdpmc);
1251 * List of msr numbers which we expose to userspace through KVM_GET_MSRS
1252 * and KVM_SET_MSRS, and KVM_GET_MSR_INDEX_LIST.
1254 * The three MSR lists(msrs_to_save, emulated_msrs, msr_based_features)
1255 * extract the supported MSRs from the related const lists.
1256 * msrs_to_save is selected from the msrs_to_save_all to reflect the
1257 * capabilities of the host cpu. This capabilities test skips MSRs that are
1258 * kvm-specific. Those are put in emulated_msrs_all; filtering of emulated_msrs
1259 * may depend on host virtualization features rather than host cpu features.
1262 static const u32 msrs_to_save_all[] = {
1263 MSR_IA32_SYSENTER_CS, MSR_IA32_SYSENTER_ESP, MSR_IA32_SYSENTER_EIP,
1265 #ifdef CONFIG_X86_64
1266 MSR_CSTAR, MSR_KERNEL_GS_BASE, MSR_SYSCALL_MASK, MSR_LSTAR,
1268 MSR_IA32_TSC, MSR_IA32_CR_PAT, MSR_VM_HSAVE_PA,
1269 MSR_IA32_FEAT_CTL, MSR_IA32_BNDCFGS, MSR_TSC_AUX,
1271 MSR_IA32_RTIT_CTL, MSR_IA32_RTIT_STATUS, MSR_IA32_RTIT_CR3_MATCH,
1272 MSR_IA32_RTIT_OUTPUT_BASE, MSR_IA32_RTIT_OUTPUT_MASK,
1273 MSR_IA32_RTIT_ADDR0_A, MSR_IA32_RTIT_ADDR0_B,
1274 MSR_IA32_RTIT_ADDR1_A, MSR_IA32_RTIT_ADDR1_B,
1275 MSR_IA32_RTIT_ADDR2_A, MSR_IA32_RTIT_ADDR2_B,
1276 MSR_IA32_RTIT_ADDR3_A, MSR_IA32_RTIT_ADDR3_B,
1277 MSR_IA32_UMWAIT_CONTROL,
1279 MSR_ARCH_PERFMON_FIXED_CTR0, MSR_ARCH_PERFMON_FIXED_CTR1,
1280 MSR_ARCH_PERFMON_FIXED_CTR0 + 2, MSR_ARCH_PERFMON_FIXED_CTR0 + 3,
1281 MSR_CORE_PERF_FIXED_CTR_CTRL, MSR_CORE_PERF_GLOBAL_STATUS,
1282 MSR_CORE_PERF_GLOBAL_CTRL, MSR_CORE_PERF_GLOBAL_OVF_CTRL,
1283 MSR_ARCH_PERFMON_PERFCTR0, MSR_ARCH_PERFMON_PERFCTR1,
1284 MSR_ARCH_PERFMON_PERFCTR0 + 2, MSR_ARCH_PERFMON_PERFCTR0 + 3,
1285 MSR_ARCH_PERFMON_PERFCTR0 + 4, MSR_ARCH_PERFMON_PERFCTR0 + 5,
1286 MSR_ARCH_PERFMON_PERFCTR0 + 6, MSR_ARCH_PERFMON_PERFCTR0 + 7,
1287 MSR_ARCH_PERFMON_PERFCTR0 + 8, MSR_ARCH_PERFMON_PERFCTR0 + 9,
1288 MSR_ARCH_PERFMON_PERFCTR0 + 10, MSR_ARCH_PERFMON_PERFCTR0 + 11,
1289 MSR_ARCH_PERFMON_PERFCTR0 + 12, MSR_ARCH_PERFMON_PERFCTR0 + 13,
1290 MSR_ARCH_PERFMON_PERFCTR0 + 14, MSR_ARCH_PERFMON_PERFCTR0 + 15,
1291 MSR_ARCH_PERFMON_PERFCTR0 + 16, MSR_ARCH_PERFMON_PERFCTR0 + 17,
1292 MSR_ARCH_PERFMON_EVENTSEL0, MSR_ARCH_PERFMON_EVENTSEL1,
1293 MSR_ARCH_PERFMON_EVENTSEL0 + 2, MSR_ARCH_PERFMON_EVENTSEL0 + 3,
1294 MSR_ARCH_PERFMON_EVENTSEL0 + 4, MSR_ARCH_PERFMON_EVENTSEL0 + 5,
1295 MSR_ARCH_PERFMON_EVENTSEL0 + 6, MSR_ARCH_PERFMON_EVENTSEL0 + 7,
1296 MSR_ARCH_PERFMON_EVENTSEL0 + 8, MSR_ARCH_PERFMON_EVENTSEL0 + 9,
1297 MSR_ARCH_PERFMON_EVENTSEL0 + 10, MSR_ARCH_PERFMON_EVENTSEL0 + 11,
1298 MSR_ARCH_PERFMON_EVENTSEL0 + 12, MSR_ARCH_PERFMON_EVENTSEL0 + 13,
1299 MSR_ARCH_PERFMON_EVENTSEL0 + 14, MSR_ARCH_PERFMON_EVENTSEL0 + 15,
1300 MSR_ARCH_PERFMON_EVENTSEL0 + 16, MSR_ARCH_PERFMON_EVENTSEL0 + 17,
1303 static u32 msrs_to_save[ARRAY_SIZE(msrs_to_save_all)];
1304 static unsigned num_msrs_to_save;
1306 static const u32 emulated_msrs_all[] = {
1307 MSR_KVM_SYSTEM_TIME, MSR_KVM_WALL_CLOCK,
1308 MSR_KVM_SYSTEM_TIME_NEW, MSR_KVM_WALL_CLOCK_NEW,
1309 HV_X64_MSR_GUEST_OS_ID, HV_X64_MSR_HYPERCALL,
1310 HV_X64_MSR_TIME_REF_COUNT, HV_X64_MSR_REFERENCE_TSC,
1311 HV_X64_MSR_TSC_FREQUENCY, HV_X64_MSR_APIC_FREQUENCY,
1312 HV_X64_MSR_CRASH_P0, HV_X64_MSR_CRASH_P1, HV_X64_MSR_CRASH_P2,
1313 HV_X64_MSR_CRASH_P3, HV_X64_MSR_CRASH_P4, HV_X64_MSR_CRASH_CTL,
1315 HV_X64_MSR_VP_INDEX,
1316 HV_X64_MSR_VP_RUNTIME,
1317 HV_X64_MSR_SCONTROL,
1318 HV_X64_MSR_STIMER0_CONFIG,
1319 HV_X64_MSR_VP_ASSIST_PAGE,
1320 HV_X64_MSR_REENLIGHTENMENT_CONTROL, HV_X64_MSR_TSC_EMULATION_CONTROL,
1321 HV_X64_MSR_TSC_EMULATION_STATUS,
1322 HV_X64_MSR_SYNDBG_OPTIONS,
1323 HV_X64_MSR_SYNDBG_CONTROL, HV_X64_MSR_SYNDBG_STATUS,
1324 HV_X64_MSR_SYNDBG_SEND_BUFFER, HV_X64_MSR_SYNDBG_RECV_BUFFER,
1325 HV_X64_MSR_SYNDBG_PENDING_BUFFER,
1327 MSR_KVM_ASYNC_PF_EN, MSR_KVM_STEAL_TIME,
1328 MSR_KVM_PV_EOI_EN, MSR_KVM_ASYNC_PF_INT, MSR_KVM_ASYNC_PF_ACK,
1330 MSR_IA32_TSC_ADJUST,
1331 MSR_IA32_TSC_DEADLINE,
1332 MSR_IA32_ARCH_CAPABILITIES,
1333 MSR_IA32_PERF_CAPABILITIES,
1334 MSR_IA32_MISC_ENABLE,
1335 MSR_IA32_MCG_STATUS,
1337 MSR_IA32_MCG_EXT_CTL,
1341 MSR_MISC_FEATURES_ENABLES,
1342 MSR_AMD64_VIRT_SPEC_CTRL,
1347 * The following list leaves out MSRs whose values are determined
1348 * by arch/x86/kvm/vmx/nested.c based on CPUID or other MSRs.
1349 * We always support the "true" VMX control MSRs, even if the host
1350 * processor does not, so I am putting these registers here rather
1351 * than in msrs_to_save_all.
1354 MSR_IA32_VMX_TRUE_PINBASED_CTLS,
1355 MSR_IA32_VMX_TRUE_PROCBASED_CTLS,
1356 MSR_IA32_VMX_TRUE_EXIT_CTLS,
1357 MSR_IA32_VMX_TRUE_ENTRY_CTLS,
1359 MSR_IA32_VMX_CR0_FIXED0,
1360 MSR_IA32_VMX_CR4_FIXED0,
1361 MSR_IA32_VMX_VMCS_ENUM,
1362 MSR_IA32_VMX_PROCBASED_CTLS2,
1363 MSR_IA32_VMX_EPT_VPID_CAP,
1364 MSR_IA32_VMX_VMFUNC,
1367 MSR_KVM_POLL_CONTROL,
1370 static u32 emulated_msrs[ARRAY_SIZE(emulated_msrs_all)];
1371 static unsigned num_emulated_msrs;
1374 * List of msr numbers which are used to expose MSR-based features that
1375 * can be used by a hypervisor to validate requested CPU features.
1377 static const u32 msr_based_features_all[] = {
1379 MSR_IA32_VMX_TRUE_PINBASED_CTLS,
1380 MSR_IA32_VMX_PINBASED_CTLS,
1381 MSR_IA32_VMX_TRUE_PROCBASED_CTLS,
1382 MSR_IA32_VMX_PROCBASED_CTLS,
1383 MSR_IA32_VMX_TRUE_EXIT_CTLS,
1384 MSR_IA32_VMX_EXIT_CTLS,
1385 MSR_IA32_VMX_TRUE_ENTRY_CTLS,
1386 MSR_IA32_VMX_ENTRY_CTLS,
1388 MSR_IA32_VMX_CR0_FIXED0,
1389 MSR_IA32_VMX_CR0_FIXED1,
1390 MSR_IA32_VMX_CR4_FIXED0,
1391 MSR_IA32_VMX_CR4_FIXED1,
1392 MSR_IA32_VMX_VMCS_ENUM,
1393 MSR_IA32_VMX_PROCBASED_CTLS2,
1394 MSR_IA32_VMX_EPT_VPID_CAP,
1395 MSR_IA32_VMX_VMFUNC,
1399 MSR_IA32_ARCH_CAPABILITIES,
1400 MSR_IA32_PERF_CAPABILITIES,
1403 static u32 msr_based_features[ARRAY_SIZE(msr_based_features_all)];
1404 static unsigned int num_msr_based_features;
1406 static u64 kvm_get_arch_capabilities(void)
1410 if (boot_cpu_has(X86_FEATURE_ARCH_CAPABILITIES))
1411 rdmsrl(MSR_IA32_ARCH_CAPABILITIES, data);
1414 * If nx_huge_pages is enabled, KVM's shadow paging will ensure that
1415 * the nested hypervisor runs with NX huge pages. If it is not,
1416 * L1 is anyway vulnerable to ITLB_MULTIHIT exploits from other
1417 * L1 guests, so it need not worry about its own (L2) guests.
1419 data |= ARCH_CAP_PSCHANGE_MC_NO;
1422 * If we're doing cache flushes (either "always" or "cond")
1423 * we will do one whenever the guest does a vmlaunch/vmresume.
1424 * If an outer hypervisor is doing the cache flush for us
1425 * (VMENTER_L1D_FLUSH_NESTED_VM), we can safely pass that
1426 * capability to the guest too, and if EPT is disabled we're not
1427 * vulnerable. Overall, only VMENTER_L1D_FLUSH_NEVER will
1428 * require a nested hypervisor to do a flush of its own.
1430 if (l1tf_vmx_mitigation != VMENTER_L1D_FLUSH_NEVER)
1431 data |= ARCH_CAP_SKIP_VMENTRY_L1DFLUSH;
1433 if (!boot_cpu_has_bug(X86_BUG_CPU_MELTDOWN))
1434 data |= ARCH_CAP_RDCL_NO;
1435 if (!boot_cpu_has_bug(X86_BUG_SPEC_STORE_BYPASS))
1436 data |= ARCH_CAP_SSB_NO;
1437 if (!boot_cpu_has_bug(X86_BUG_MDS))
1438 data |= ARCH_CAP_MDS_NO;
1440 if (!boot_cpu_has(X86_FEATURE_RTM)) {
1442 * If RTM=0 because the kernel has disabled TSX, the host might
1443 * have TAA_NO or TSX_CTRL. Clear TAA_NO (the guest sees RTM=0
1444 * and therefore knows that there cannot be TAA) but keep
1445 * TSX_CTRL: some buggy userspaces leave it set on tsx=on hosts,
1446 * and we want to allow migrating those guests to tsx=off hosts.
1448 data &= ~ARCH_CAP_TAA_NO;
1449 } else if (!boot_cpu_has_bug(X86_BUG_TAA)) {
1450 data |= ARCH_CAP_TAA_NO;
1453 * Nothing to do here; we emulate TSX_CTRL if present on the
1454 * host so the guest can choose between disabling TSX or
1455 * using VERW to clear CPU buffers.
1462 static int kvm_get_msr_feature(struct kvm_msr_entry *msr)
1464 switch (msr->index) {
1465 case MSR_IA32_ARCH_CAPABILITIES:
1466 msr->data = kvm_get_arch_capabilities();
1468 case MSR_IA32_UCODE_REV:
1469 rdmsrl_safe(msr->index, &msr->data);
1472 return static_call(kvm_x86_get_msr_feature)(msr);
1477 static int do_get_msr_feature(struct kvm_vcpu *vcpu, unsigned index, u64 *data)
1479 struct kvm_msr_entry msr;
1483 r = kvm_get_msr_feature(&msr);
1485 if (r == KVM_MSR_RET_INVALID) {
1486 /* Unconditionally clear the output for simplicity */
1488 if (kvm_msr_ignored_check(index, 0, false))
1500 static bool __kvm_valid_efer(struct kvm_vcpu *vcpu, u64 efer)
1502 if (efer & EFER_FFXSR && !guest_cpuid_has(vcpu, X86_FEATURE_FXSR_OPT))
1505 if (efer & EFER_SVME && !guest_cpuid_has(vcpu, X86_FEATURE_SVM))
1508 if (efer & (EFER_LME | EFER_LMA) &&
1509 !guest_cpuid_has(vcpu, X86_FEATURE_LM))
1512 if (efer & EFER_NX && !guest_cpuid_has(vcpu, X86_FEATURE_NX))
1518 bool kvm_valid_efer(struct kvm_vcpu *vcpu, u64 efer)
1520 if (efer & efer_reserved_bits)
1523 return __kvm_valid_efer(vcpu, efer);
1525 EXPORT_SYMBOL_GPL(kvm_valid_efer);
1527 static int set_efer(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
1529 u64 old_efer = vcpu->arch.efer;
1530 u64 efer = msr_info->data;
1533 if (efer & efer_reserved_bits)
1536 if (!msr_info->host_initiated) {
1537 if (!__kvm_valid_efer(vcpu, efer))
1540 if (is_paging(vcpu) &&
1541 (vcpu->arch.efer & EFER_LME) != (efer & EFER_LME))
1546 efer |= vcpu->arch.efer & EFER_LMA;
1548 r = static_call(kvm_x86_set_efer)(vcpu, efer);
1554 /* Update reserved bits */
1555 if ((efer ^ old_efer) & EFER_NX)
1556 kvm_mmu_reset_context(vcpu);
1561 void kvm_enable_efer_bits(u64 mask)
1563 efer_reserved_bits &= ~mask;
1565 EXPORT_SYMBOL_GPL(kvm_enable_efer_bits);
1567 bool kvm_msr_allowed(struct kvm_vcpu *vcpu, u32 index, u32 type)
1569 struct kvm_x86_msr_filter *msr_filter;
1570 struct msr_bitmap_range *ranges;
1571 struct kvm *kvm = vcpu->kvm;
1576 /* x2APIC MSRs do not support filtering. */
1577 if (index >= 0x800 && index <= 0x8ff)
1580 idx = srcu_read_lock(&kvm->srcu);
1582 msr_filter = srcu_dereference(kvm->arch.msr_filter, &kvm->srcu);
1588 allowed = msr_filter->default_allow;
1589 ranges = msr_filter->ranges;
1591 for (i = 0; i < msr_filter->count; i++) {
1592 u32 start = ranges[i].base;
1593 u32 end = start + ranges[i].nmsrs;
1594 u32 flags = ranges[i].flags;
1595 unsigned long *bitmap = ranges[i].bitmap;
1597 if ((index >= start) && (index < end) && (flags & type)) {
1598 allowed = !!test_bit(index - start, bitmap);
1604 srcu_read_unlock(&kvm->srcu, idx);
1608 EXPORT_SYMBOL_GPL(kvm_msr_allowed);
1611 * Write @data into the MSR specified by @index. Select MSR specific fault
1612 * checks are bypassed if @host_initiated is %true.
1613 * Returns 0 on success, non-0 otherwise.
1614 * Assumes vcpu_load() was already called.
1616 static int __kvm_set_msr(struct kvm_vcpu *vcpu, u32 index, u64 data,
1617 bool host_initiated)
1619 struct msr_data msr;
1621 if (!host_initiated && !kvm_msr_allowed(vcpu, index, KVM_MSR_FILTER_WRITE))
1622 return KVM_MSR_RET_FILTERED;
1627 case MSR_KERNEL_GS_BASE:
1630 if (is_noncanonical_address(data, vcpu))
1633 case MSR_IA32_SYSENTER_EIP:
1634 case MSR_IA32_SYSENTER_ESP:
1636 * IA32_SYSENTER_ESP and IA32_SYSENTER_EIP cause #GP if
1637 * non-canonical address is written on Intel but not on
1638 * AMD (which ignores the top 32-bits, because it does
1639 * not implement 64-bit SYSENTER).
1641 * 64-bit code should hence be able to write a non-canonical
1642 * value on AMD. Making the address canonical ensures that
1643 * vmentry does not fail on Intel after writing a non-canonical
1644 * value, and that something deterministic happens if the guest
1645 * invokes 64-bit SYSENTER.
1647 data = get_canonical(data, vcpu_virt_addr_bits(vcpu));
1650 if (!kvm_is_supported_user_return_msr(MSR_TSC_AUX))
1653 if (!host_initiated &&
1654 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP) &&
1655 !guest_cpuid_has(vcpu, X86_FEATURE_RDPID))
1659 * Per Intel's SDM, bits 63:32 are reserved, but AMD's APM has
1660 * incomplete and conflicting architectural behavior. Current
1661 * AMD CPUs completely ignore bits 63:32, i.e. they aren't
1662 * reserved and always read as zeros. Enforce Intel's reserved
1663 * bits check if and only if the guest CPU is Intel, and clear
1664 * the bits in all other cases. This ensures cross-vendor
1665 * migration will provide consistent behavior for the guest.
1667 if (guest_cpuid_is_intel(vcpu) && (data >> 32) != 0)
1676 msr.host_initiated = host_initiated;
1678 return static_call(kvm_x86_set_msr)(vcpu, &msr);
1681 static int kvm_set_msr_ignored_check(struct kvm_vcpu *vcpu,
1682 u32 index, u64 data, bool host_initiated)
1684 int ret = __kvm_set_msr(vcpu, index, data, host_initiated);
1686 if (ret == KVM_MSR_RET_INVALID)
1687 if (kvm_msr_ignored_check(index, data, true))
1694 * Read the MSR specified by @index into @data. Select MSR specific fault
1695 * checks are bypassed if @host_initiated is %true.
1696 * Returns 0 on success, non-0 otherwise.
1697 * Assumes vcpu_load() was already called.
1699 int __kvm_get_msr(struct kvm_vcpu *vcpu, u32 index, u64 *data,
1700 bool host_initiated)
1702 struct msr_data msr;
1705 if (!host_initiated && !kvm_msr_allowed(vcpu, index, KVM_MSR_FILTER_READ))
1706 return KVM_MSR_RET_FILTERED;
1710 if (!kvm_is_supported_user_return_msr(MSR_TSC_AUX))
1713 if (!host_initiated &&
1714 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP) &&
1715 !guest_cpuid_has(vcpu, X86_FEATURE_RDPID))
1721 msr.host_initiated = host_initiated;
1723 ret = static_call(kvm_x86_get_msr)(vcpu, &msr);
1729 static int kvm_get_msr_ignored_check(struct kvm_vcpu *vcpu,
1730 u32 index, u64 *data, bool host_initiated)
1732 int ret = __kvm_get_msr(vcpu, index, data, host_initiated);
1734 if (ret == KVM_MSR_RET_INVALID) {
1735 /* Unconditionally clear *data for simplicity */
1737 if (kvm_msr_ignored_check(index, 0, false))
1744 int kvm_get_msr(struct kvm_vcpu *vcpu, u32 index, u64 *data)
1746 return kvm_get_msr_ignored_check(vcpu, index, data, false);
1748 EXPORT_SYMBOL_GPL(kvm_get_msr);
1750 int kvm_set_msr(struct kvm_vcpu *vcpu, u32 index, u64 data)
1752 return kvm_set_msr_ignored_check(vcpu, index, data, false);
1754 EXPORT_SYMBOL_GPL(kvm_set_msr);
1756 static int complete_emulated_rdmsr(struct kvm_vcpu *vcpu)
1758 int err = vcpu->run->msr.error;
1760 kvm_rax_write(vcpu, (u32)vcpu->run->msr.data);
1761 kvm_rdx_write(vcpu, vcpu->run->msr.data >> 32);
1764 return static_call(kvm_x86_complete_emulated_msr)(vcpu, err);
1767 static int complete_emulated_wrmsr(struct kvm_vcpu *vcpu)
1769 return static_call(kvm_x86_complete_emulated_msr)(vcpu, vcpu->run->msr.error);
1772 static u64 kvm_msr_reason(int r)
1775 case KVM_MSR_RET_INVALID:
1776 return KVM_MSR_EXIT_REASON_UNKNOWN;
1777 case KVM_MSR_RET_FILTERED:
1778 return KVM_MSR_EXIT_REASON_FILTER;
1780 return KVM_MSR_EXIT_REASON_INVAL;
1784 static int kvm_msr_user_space(struct kvm_vcpu *vcpu, u32 index,
1785 u32 exit_reason, u64 data,
1786 int (*completion)(struct kvm_vcpu *vcpu),
1789 u64 msr_reason = kvm_msr_reason(r);
1791 /* Check if the user wanted to know about this MSR fault */
1792 if (!(vcpu->kvm->arch.user_space_msr_mask & msr_reason))
1795 vcpu->run->exit_reason = exit_reason;
1796 vcpu->run->msr.error = 0;
1797 memset(vcpu->run->msr.pad, 0, sizeof(vcpu->run->msr.pad));
1798 vcpu->run->msr.reason = msr_reason;
1799 vcpu->run->msr.index = index;
1800 vcpu->run->msr.data = data;
1801 vcpu->arch.complete_userspace_io = completion;
1806 static int kvm_get_msr_user_space(struct kvm_vcpu *vcpu, u32 index, int r)
1808 return kvm_msr_user_space(vcpu, index, KVM_EXIT_X86_RDMSR, 0,
1809 complete_emulated_rdmsr, r);
1812 static int kvm_set_msr_user_space(struct kvm_vcpu *vcpu, u32 index, u64 data, int r)
1814 return kvm_msr_user_space(vcpu, index, KVM_EXIT_X86_WRMSR, data,
1815 complete_emulated_wrmsr, r);
1818 int kvm_emulate_rdmsr(struct kvm_vcpu *vcpu)
1820 u32 ecx = kvm_rcx_read(vcpu);
1824 r = kvm_get_msr(vcpu, ecx, &data);
1826 /* MSR read failed? See if we should ask user space */
1827 if (r && kvm_get_msr_user_space(vcpu, ecx, r)) {
1828 /* Bounce to user space */
1833 trace_kvm_msr_read(ecx, data);
1835 kvm_rax_write(vcpu, data & -1u);
1836 kvm_rdx_write(vcpu, (data >> 32) & -1u);
1838 trace_kvm_msr_read_ex(ecx);
1841 return static_call(kvm_x86_complete_emulated_msr)(vcpu, r);
1843 EXPORT_SYMBOL_GPL(kvm_emulate_rdmsr);
1845 int kvm_emulate_wrmsr(struct kvm_vcpu *vcpu)
1847 u32 ecx = kvm_rcx_read(vcpu);
1848 u64 data = kvm_read_edx_eax(vcpu);
1851 r = kvm_set_msr(vcpu, ecx, data);
1853 /* MSR write failed? See if we should ask user space */
1854 if (r && kvm_set_msr_user_space(vcpu, ecx, data, r))
1855 /* Bounce to user space */
1858 /* Signal all other negative errors to userspace */
1863 trace_kvm_msr_write(ecx, data);
1865 trace_kvm_msr_write_ex(ecx, data);
1867 return static_call(kvm_x86_complete_emulated_msr)(vcpu, r);
1869 EXPORT_SYMBOL_GPL(kvm_emulate_wrmsr);
1871 int kvm_emulate_as_nop(struct kvm_vcpu *vcpu)
1873 return kvm_skip_emulated_instruction(vcpu);
1875 EXPORT_SYMBOL_GPL(kvm_emulate_as_nop);
1877 int kvm_emulate_invd(struct kvm_vcpu *vcpu)
1879 /* Treat an INVD instruction as a NOP and just skip it. */
1880 return kvm_emulate_as_nop(vcpu);
1882 EXPORT_SYMBOL_GPL(kvm_emulate_invd);
1884 int kvm_emulate_mwait(struct kvm_vcpu *vcpu)
1886 pr_warn_once("kvm: MWAIT instruction emulated as NOP!\n");
1887 return kvm_emulate_as_nop(vcpu);
1889 EXPORT_SYMBOL_GPL(kvm_emulate_mwait);
1891 int kvm_handle_invalid_op(struct kvm_vcpu *vcpu)
1893 kvm_queue_exception(vcpu, UD_VECTOR);
1896 EXPORT_SYMBOL_GPL(kvm_handle_invalid_op);
1898 int kvm_emulate_monitor(struct kvm_vcpu *vcpu)
1900 pr_warn_once("kvm: MONITOR instruction emulated as NOP!\n");
1901 return kvm_emulate_as_nop(vcpu);
1903 EXPORT_SYMBOL_GPL(kvm_emulate_monitor);
1905 static inline bool kvm_vcpu_exit_request(struct kvm_vcpu *vcpu)
1907 xfer_to_guest_mode_prepare();
1908 return vcpu->mode == EXITING_GUEST_MODE || kvm_request_pending(vcpu) ||
1909 xfer_to_guest_mode_work_pending();
1913 * The fast path for frequent and performance sensitive wrmsr emulation,
1914 * i.e. the sending of IPI, sending IPI early in the VM-Exit flow reduces
1915 * the latency of virtual IPI by avoiding the expensive bits of transitioning
1916 * from guest to host, e.g. reacquiring KVM's SRCU lock. In contrast to the
1917 * other cases which must be called after interrupts are enabled on the host.
1919 static int handle_fastpath_set_x2apic_icr_irqoff(struct kvm_vcpu *vcpu, u64 data)
1921 if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(vcpu->arch.apic))
1924 if (((data & APIC_SHORT_MASK) == APIC_DEST_NOSHORT) &&
1925 ((data & APIC_DEST_MASK) == APIC_DEST_PHYSICAL) &&
1926 ((data & APIC_MODE_MASK) == APIC_DM_FIXED) &&
1927 ((u32)(data >> 32) != X2APIC_BROADCAST)) {
1930 kvm_apic_send_ipi(vcpu->arch.apic, (u32)data, (u32)(data >> 32));
1931 kvm_lapic_set_reg(vcpu->arch.apic, APIC_ICR2, (u32)(data >> 32));
1932 kvm_lapic_set_reg(vcpu->arch.apic, APIC_ICR, (u32)data);
1933 trace_kvm_apic_write(APIC_ICR, (u32)data);
1940 static int handle_fastpath_set_tscdeadline(struct kvm_vcpu *vcpu, u64 data)
1942 if (!kvm_can_use_hv_timer(vcpu))
1945 kvm_set_lapic_tscdeadline_msr(vcpu, data);
1949 fastpath_t handle_fastpath_set_msr_irqoff(struct kvm_vcpu *vcpu)
1951 u32 msr = kvm_rcx_read(vcpu);
1953 fastpath_t ret = EXIT_FASTPATH_NONE;
1956 case APIC_BASE_MSR + (APIC_ICR >> 4):
1957 data = kvm_read_edx_eax(vcpu);
1958 if (!handle_fastpath_set_x2apic_icr_irqoff(vcpu, data)) {
1959 kvm_skip_emulated_instruction(vcpu);
1960 ret = EXIT_FASTPATH_EXIT_HANDLED;
1963 case MSR_IA32_TSC_DEADLINE:
1964 data = kvm_read_edx_eax(vcpu);
1965 if (!handle_fastpath_set_tscdeadline(vcpu, data)) {
1966 kvm_skip_emulated_instruction(vcpu);
1967 ret = EXIT_FASTPATH_REENTER_GUEST;
1974 if (ret != EXIT_FASTPATH_NONE)
1975 trace_kvm_msr_write(msr, data);
1979 EXPORT_SYMBOL_GPL(handle_fastpath_set_msr_irqoff);
1982 * Adapt set_msr() to msr_io()'s calling convention
1984 static int do_get_msr(struct kvm_vcpu *vcpu, unsigned index, u64 *data)
1986 return kvm_get_msr_ignored_check(vcpu, index, data, true);
1989 static int do_set_msr(struct kvm_vcpu *vcpu, unsigned index, u64 *data)
1991 return kvm_set_msr_ignored_check(vcpu, index, *data, true);
1994 #ifdef CONFIG_X86_64
1995 struct pvclock_clock {
2005 struct pvclock_gtod_data {
2008 struct pvclock_clock clock; /* extract of a clocksource struct */
2009 struct pvclock_clock raw_clock; /* extract of a clocksource struct */
2015 static struct pvclock_gtod_data pvclock_gtod_data;
2017 static void update_pvclock_gtod(struct timekeeper *tk)
2019 struct pvclock_gtod_data *vdata = &pvclock_gtod_data;
2021 write_seqcount_begin(&vdata->seq);
2023 /* copy pvclock gtod data */
2024 vdata->clock.vclock_mode = tk->tkr_mono.clock->vdso_clock_mode;
2025 vdata->clock.cycle_last = tk->tkr_mono.cycle_last;
2026 vdata->clock.mask = tk->tkr_mono.mask;
2027 vdata->clock.mult = tk->tkr_mono.mult;
2028 vdata->clock.shift = tk->tkr_mono.shift;
2029 vdata->clock.base_cycles = tk->tkr_mono.xtime_nsec;
2030 vdata->clock.offset = tk->tkr_mono.base;
2032 vdata->raw_clock.vclock_mode = tk->tkr_raw.clock->vdso_clock_mode;
2033 vdata->raw_clock.cycle_last = tk->tkr_raw.cycle_last;
2034 vdata->raw_clock.mask = tk->tkr_raw.mask;
2035 vdata->raw_clock.mult = tk->tkr_raw.mult;
2036 vdata->raw_clock.shift = tk->tkr_raw.shift;
2037 vdata->raw_clock.base_cycles = tk->tkr_raw.xtime_nsec;
2038 vdata->raw_clock.offset = tk->tkr_raw.base;
2040 vdata->wall_time_sec = tk->xtime_sec;
2042 vdata->offs_boot = tk->offs_boot;
2044 write_seqcount_end(&vdata->seq);
2047 static s64 get_kvmclock_base_ns(void)
2049 /* Count up from boot time, but with the frequency of the raw clock. */
2050 return ktime_to_ns(ktime_add(ktime_get_raw(), pvclock_gtod_data.offs_boot));
2053 static s64 get_kvmclock_base_ns(void)
2055 /* Master clock not used, so we can just use CLOCK_BOOTTIME. */
2056 return ktime_get_boottime_ns();
2060 void kvm_write_wall_clock(struct kvm *kvm, gpa_t wall_clock, int sec_hi_ofs)
2064 struct pvclock_wall_clock wc;
2071 r = kvm_read_guest(kvm, wall_clock, &version, sizeof(version));
2076 ++version; /* first time write, random junk */
2080 if (kvm_write_guest(kvm, wall_clock, &version, sizeof(version)))
2084 * The guest calculates current wall clock time by adding
2085 * system time (updated by kvm_guest_time_update below) to the
2086 * wall clock specified here. We do the reverse here.
2088 wall_nsec = ktime_get_real_ns() - get_kvmclock_ns(kvm);
2090 wc.nsec = do_div(wall_nsec, 1000000000);
2091 wc.sec = (u32)wall_nsec; /* overflow in 2106 guest time */
2092 wc.version = version;
2094 kvm_write_guest(kvm, wall_clock, &wc, sizeof(wc));
2097 wc_sec_hi = wall_nsec >> 32;
2098 kvm_write_guest(kvm, wall_clock + sec_hi_ofs,
2099 &wc_sec_hi, sizeof(wc_sec_hi));
2103 kvm_write_guest(kvm, wall_clock, &version, sizeof(version));
2106 static void kvm_write_system_time(struct kvm_vcpu *vcpu, gpa_t system_time,
2107 bool old_msr, bool host_initiated)
2109 struct kvm_arch *ka = &vcpu->kvm->arch;
2111 if (vcpu->vcpu_id == 0 && !host_initiated) {
2112 if (ka->boot_vcpu_runs_old_kvmclock != old_msr)
2113 kvm_make_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu);
2115 ka->boot_vcpu_runs_old_kvmclock = old_msr;
2118 vcpu->arch.time = system_time;
2119 kvm_make_request(KVM_REQ_GLOBAL_CLOCK_UPDATE, vcpu);
2121 /* we verify if the enable bit is set... */
2122 vcpu->arch.pv_time_enabled = false;
2123 if (!(system_time & 1))
2126 if (!kvm_gfn_to_hva_cache_init(vcpu->kvm,
2127 &vcpu->arch.pv_time, system_time & ~1ULL,
2128 sizeof(struct pvclock_vcpu_time_info)))
2129 vcpu->arch.pv_time_enabled = true;
2134 static uint32_t div_frac(uint32_t dividend, uint32_t divisor)
2136 do_shl32_div32(dividend, divisor);
2140 static void kvm_get_time_scale(uint64_t scaled_hz, uint64_t base_hz,
2141 s8 *pshift, u32 *pmultiplier)
2149 scaled64 = scaled_hz;
2150 while (tps64 > scaled64*2 || tps64 & 0xffffffff00000000ULL) {
2155 tps32 = (uint32_t)tps64;
2156 while (tps32 <= scaled64 || scaled64 & 0xffffffff00000000ULL) {
2157 if (scaled64 & 0xffffffff00000000ULL || tps32 & 0x80000000)
2165 *pmultiplier = div_frac(scaled64, tps32);
2168 #ifdef CONFIG_X86_64
2169 static atomic_t kvm_guest_has_master_clock = ATOMIC_INIT(0);
2172 static DEFINE_PER_CPU(unsigned long, cpu_tsc_khz);
2173 static unsigned long max_tsc_khz;
2175 static u32 adjust_tsc_khz(u32 khz, s32 ppm)
2177 u64 v = (u64)khz * (1000000 + ppm);
2182 static int set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale)
2186 /* Guest TSC same frequency as host TSC? */
2188 vcpu->arch.tsc_scaling_ratio = kvm_default_tsc_scaling_ratio;
2192 /* TSC scaling supported? */
2193 if (!kvm_has_tsc_control) {
2194 if (user_tsc_khz > tsc_khz) {
2195 vcpu->arch.tsc_catchup = 1;
2196 vcpu->arch.tsc_always_catchup = 1;
2199 pr_warn_ratelimited("user requested TSC rate below hardware speed\n");
2204 /* TSC scaling required - calculate ratio */
2205 ratio = mul_u64_u32_div(1ULL << kvm_tsc_scaling_ratio_frac_bits,
2206 user_tsc_khz, tsc_khz);
2208 if (ratio == 0 || ratio >= kvm_max_tsc_scaling_ratio) {
2209 pr_warn_ratelimited("Invalid TSC scaling ratio - virtual-tsc-khz=%u\n",
2214 vcpu->arch.tsc_scaling_ratio = ratio;
2218 static int kvm_set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz)
2220 u32 thresh_lo, thresh_hi;
2221 int use_scaling = 0;
2223 /* tsc_khz can be zero if TSC calibration fails */
2224 if (user_tsc_khz == 0) {
2225 /* set tsc_scaling_ratio to a safe value */
2226 vcpu->arch.tsc_scaling_ratio = kvm_default_tsc_scaling_ratio;
2230 /* Compute a scale to convert nanoseconds in TSC cycles */
2231 kvm_get_time_scale(user_tsc_khz * 1000LL, NSEC_PER_SEC,
2232 &vcpu->arch.virtual_tsc_shift,
2233 &vcpu->arch.virtual_tsc_mult);
2234 vcpu->arch.virtual_tsc_khz = user_tsc_khz;
2237 * Compute the variation in TSC rate which is acceptable
2238 * within the range of tolerance and decide if the
2239 * rate being applied is within that bounds of the hardware
2240 * rate. If so, no scaling or compensation need be done.
2242 thresh_lo = adjust_tsc_khz(tsc_khz, -tsc_tolerance_ppm);
2243 thresh_hi = adjust_tsc_khz(tsc_khz, tsc_tolerance_ppm);
2244 if (user_tsc_khz < thresh_lo || user_tsc_khz > thresh_hi) {
2245 pr_debug("kvm: requested TSC rate %u falls outside tolerance [%u,%u]\n", user_tsc_khz, thresh_lo, thresh_hi);
2248 return set_tsc_khz(vcpu, user_tsc_khz, use_scaling);
2251 static u64 compute_guest_tsc(struct kvm_vcpu *vcpu, s64 kernel_ns)
2253 u64 tsc = pvclock_scale_delta(kernel_ns-vcpu->arch.this_tsc_nsec,
2254 vcpu->arch.virtual_tsc_mult,
2255 vcpu->arch.virtual_tsc_shift);
2256 tsc += vcpu->arch.this_tsc_write;
2260 static inline int gtod_is_based_on_tsc(int mode)
2262 return mode == VDSO_CLOCKMODE_TSC || mode == VDSO_CLOCKMODE_HVCLOCK;
2265 static void kvm_track_tsc_matching(struct kvm_vcpu *vcpu)
2267 #ifdef CONFIG_X86_64
2269 struct kvm_arch *ka = &vcpu->kvm->arch;
2270 struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
2272 vcpus_matched = (ka->nr_vcpus_matched_tsc + 1 ==
2273 atomic_read(&vcpu->kvm->online_vcpus));
2276 * Once the masterclock is enabled, always perform request in
2277 * order to update it.
2279 * In order to enable masterclock, the host clocksource must be TSC
2280 * and the vcpus need to have matched TSCs. When that happens,
2281 * perform request to enable masterclock.
2283 if (ka->use_master_clock ||
2284 (gtod_is_based_on_tsc(gtod->clock.vclock_mode) && vcpus_matched))
2285 kvm_make_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu);
2287 trace_kvm_track_tsc(vcpu->vcpu_id, ka->nr_vcpus_matched_tsc,
2288 atomic_read(&vcpu->kvm->online_vcpus),
2289 ka->use_master_clock, gtod->clock.vclock_mode);
2294 * Multiply tsc by a fixed point number represented by ratio.
2296 * The most significant 64-N bits (mult) of ratio represent the
2297 * integral part of the fixed point number; the remaining N bits
2298 * (frac) represent the fractional part, ie. ratio represents a fixed
2299 * point number (mult + frac * 2^(-N)).
2301 * N equals to kvm_tsc_scaling_ratio_frac_bits.
2303 static inline u64 __scale_tsc(u64 ratio, u64 tsc)
2305 return mul_u64_u64_shr(tsc, ratio, kvm_tsc_scaling_ratio_frac_bits);
2308 u64 kvm_scale_tsc(struct kvm_vcpu *vcpu, u64 tsc)
2311 u64 ratio = vcpu->arch.tsc_scaling_ratio;
2313 if (ratio != kvm_default_tsc_scaling_ratio)
2314 _tsc = __scale_tsc(ratio, tsc);
2318 EXPORT_SYMBOL_GPL(kvm_scale_tsc);
2320 static u64 kvm_compute_tsc_offset(struct kvm_vcpu *vcpu, u64 target_tsc)
2324 tsc = kvm_scale_tsc(vcpu, rdtsc());
2326 return target_tsc - tsc;
2329 u64 kvm_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc)
2331 return vcpu->arch.l1_tsc_offset + kvm_scale_tsc(vcpu, host_tsc);
2333 EXPORT_SYMBOL_GPL(kvm_read_l1_tsc);
2335 static void kvm_vcpu_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
2337 vcpu->arch.l1_tsc_offset = offset;
2338 vcpu->arch.tsc_offset = static_call(kvm_x86_write_l1_tsc_offset)(vcpu, offset);
2341 static inline bool kvm_check_tsc_unstable(void)
2343 #ifdef CONFIG_X86_64
2345 * TSC is marked unstable when we're running on Hyper-V,
2346 * 'TSC page' clocksource is good.
2348 if (pvclock_gtod_data.clock.vclock_mode == VDSO_CLOCKMODE_HVCLOCK)
2351 return check_tsc_unstable();
2354 static void kvm_synchronize_tsc(struct kvm_vcpu *vcpu, u64 data)
2356 struct kvm *kvm = vcpu->kvm;
2357 u64 offset, ns, elapsed;
2358 unsigned long flags;
2360 bool already_matched;
2361 bool synchronizing = false;
2363 raw_spin_lock_irqsave(&kvm->arch.tsc_write_lock, flags);
2364 offset = kvm_compute_tsc_offset(vcpu, data);
2365 ns = get_kvmclock_base_ns();
2366 elapsed = ns - kvm->arch.last_tsc_nsec;
2368 if (vcpu->arch.virtual_tsc_khz) {
2371 * detection of vcpu initialization -- need to sync
2372 * with other vCPUs. This particularly helps to keep
2373 * kvm_clock stable after CPU hotplug
2375 synchronizing = true;
2377 u64 tsc_exp = kvm->arch.last_tsc_write +
2378 nsec_to_cycles(vcpu, elapsed);
2379 u64 tsc_hz = vcpu->arch.virtual_tsc_khz * 1000LL;
2381 * Special case: TSC write with a small delta (1 second)
2382 * of virtual cycle time against real time is
2383 * interpreted as an attempt to synchronize the CPU.
2385 synchronizing = data < tsc_exp + tsc_hz &&
2386 data + tsc_hz > tsc_exp;
2391 * For a reliable TSC, we can match TSC offsets, and for an unstable
2392 * TSC, we add elapsed time in this computation. We could let the
2393 * compensation code attempt to catch up if we fall behind, but
2394 * it's better to try to match offsets from the beginning.
2396 if (synchronizing &&
2397 vcpu->arch.virtual_tsc_khz == kvm->arch.last_tsc_khz) {
2398 if (!kvm_check_tsc_unstable()) {
2399 offset = kvm->arch.cur_tsc_offset;
2401 u64 delta = nsec_to_cycles(vcpu, elapsed);
2403 offset = kvm_compute_tsc_offset(vcpu, data);
2406 already_matched = (vcpu->arch.this_tsc_generation == kvm->arch.cur_tsc_generation);
2409 * We split periods of matched TSC writes into generations.
2410 * For each generation, we track the original measured
2411 * nanosecond time, offset, and write, so if TSCs are in
2412 * sync, we can match exact offset, and if not, we can match
2413 * exact software computation in compute_guest_tsc()
2415 * These values are tracked in kvm->arch.cur_xxx variables.
2417 kvm->arch.cur_tsc_generation++;
2418 kvm->arch.cur_tsc_nsec = ns;
2419 kvm->arch.cur_tsc_write = data;
2420 kvm->arch.cur_tsc_offset = offset;
2425 * We also track th most recent recorded KHZ, write and time to
2426 * allow the matching interval to be extended at each write.
2428 kvm->arch.last_tsc_nsec = ns;
2429 kvm->arch.last_tsc_write = data;
2430 kvm->arch.last_tsc_khz = vcpu->arch.virtual_tsc_khz;
2432 vcpu->arch.last_guest_tsc = data;
2434 /* Keep track of which generation this VCPU has synchronized to */
2435 vcpu->arch.this_tsc_generation = kvm->arch.cur_tsc_generation;
2436 vcpu->arch.this_tsc_nsec = kvm->arch.cur_tsc_nsec;
2437 vcpu->arch.this_tsc_write = kvm->arch.cur_tsc_write;
2439 kvm_vcpu_write_tsc_offset(vcpu, offset);
2440 raw_spin_unlock_irqrestore(&kvm->arch.tsc_write_lock, flags);
2442 spin_lock_irqsave(&kvm->arch.pvclock_gtod_sync_lock, flags);
2444 kvm->arch.nr_vcpus_matched_tsc = 0;
2445 } else if (!already_matched) {
2446 kvm->arch.nr_vcpus_matched_tsc++;
2449 kvm_track_tsc_matching(vcpu);
2450 spin_unlock_irqrestore(&kvm->arch.pvclock_gtod_sync_lock, flags);
2453 static inline void adjust_tsc_offset_guest(struct kvm_vcpu *vcpu,
2456 u64 tsc_offset = vcpu->arch.l1_tsc_offset;
2457 kvm_vcpu_write_tsc_offset(vcpu, tsc_offset + adjustment);
2460 static inline void adjust_tsc_offset_host(struct kvm_vcpu *vcpu, s64 adjustment)
2462 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio)
2463 WARN_ON(adjustment < 0);
2464 adjustment = kvm_scale_tsc(vcpu, (u64) adjustment);
2465 adjust_tsc_offset_guest(vcpu, adjustment);
2468 #ifdef CONFIG_X86_64
2470 static u64 read_tsc(void)
2472 u64 ret = (u64)rdtsc_ordered();
2473 u64 last = pvclock_gtod_data.clock.cycle_last;
2475 if (likely(ret >= last))
2479 * GCC likes to generate cmov here, but this branch is extremely
2480 * predictable (it's just a function of time and the likely is
2481 * very likely) and there's a data dependence, so force GCC
2482 * to generate a branch instead. I don't barrier() because
2483 * we don't actually need a barrier, and if this function
2484 * ever gets inlined it will generate worse code.
2490 static inline u64 vgettsc(struct pvclock_clock *clock, u64 *tsc_timestamp,
2496 switch (clock->vclock_mode) {
2497 case VDSO_CLOCKMODE_HVCLOCK:
2498 tsc_pg_val = hv_read_tsc_page_tsc(hv_get_tsc_page(),
2500 if (tsc_pg_val != U64_MAX) {
2501 /* TSC page valid */
2502 *mode = VDSO_CLOCKMODE_HVCLOCK;
2503 v = (tsc_pg_val - clock->cycle_last) &
2506 /* TSC page invalid */
2507 *mode = VDSO_CLOCKMODE_NONE;
2510 case VDSO_CLOCKMODE_TSC:
2511 *mode = VDSO_CLOCKMODE_TSC;
2512 *tsc_timestamp = read_tsc();
2513 v = (*tsc_timestamp - clock->cycle_last) &
2517 *mode = VDSO_CLOCKMODE_NONE;
2520 if (*mode == VDSO_CLOCKMODE_NONE)
2521 *tsc_timestamp = v = 0;
2523 return v * clock->mult;
2526 static int do_monotonic_raw(s64 *t, u64 *tsc_timestamp)
2528 struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
2534 seq = read_seqcount_begin(>od->seq);
2535 ns = gtod->raw_clock.base_cycles;
2536 ns += vgettsc(>od->raw_clock, tsc_timestamp, &mode);
2537 ns >>= gtod->raw_clock.shift;
2538 ns += ktime_to_ns(ktime_add(gtod->raw_clock.offset, gtod->offs_boot));
2539 } while (unlikely(read_seqcount_retry(>od->seq, seq)));
2545 static int do_realtime(struct timespec64 *ts, u64 *tsc_timestamp)
2547 struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
2553 seq = read_seqcount_begin(>od->seq);
2554 ts->tv_sec = gtod->wall_time_sec;
2555 ns = gtod->clock.base_cycles;
2556 ns += vgettsc(>od->clock, tsc_timestamp, &mode);
2557 ns >>= gtod->clock.shift;
2558 } while (unlikely(read_seqcount_retry(>od->seq, seq)));
2560 ts->tv_sec += __iter_div_u64_rem(ns, NSEC_PER_SEC, &ns);
2566 /* returns true if host is using TSC based clocksource */
2567 static bool kvm_get_time_and_clockread(s64 *kernel_ns, u64 *tsc_timestamp)
2569 /* checked again under seqlock below */
2570 if (!gtod_is_based_on_tsc(pvclock_gtod_data.clock.vclock_mode))
2573 return gtod_is_based_on_tsc(do_monotonic_raw(kernel_ns,
2577 /* returns true if host is using TSC based clocksource */
2578 static bool kvm_get_walltime_and_clockread(struct timespec64 *ts,
2581 /* checked again under seqlock below */
2582 if (!gtod_is_based_on_tsc(pvclock_gtod_data.clock.vclock_mode))
2585 return gtod_is_based_on_tsc(do_realtime(ts, tsc_timestamp));
2591 * Assuming a stable TSC across physical CPUS, and a stable TSC
2592 * across virtual CPUs, the following condition is possible.
2593 * Each numbered line represents an event visible to both
2594 * CPUs at the next numbered event.
2596 * "timespecX" represents host monotonic time. "tscX" represents
2599 * VCPU0 on CPU0 | VCPU1 on CPU1
2601 * 1. read timespec0,tsc0
2602 * 2. | timespec1 = timespec0 + N
2604 * 3. transition to guest | transition to guest
2605 * 4. ret0 = timespec0 + (rdtsc - tsc0) |
2606 * 5. | ret1 = timespec1 + (rdtsc - tsc1)
2607 * | ret1 = timespec0 + N + (rdtsc - (tsc0 + M))
2609 * Since ret0 update is visible to VCPU1 at time 5, to obey monotonicity:
2612 * - timespec0 + (rdtsc - tsc0) < timespec0 + N + (rdtsc - (tsc0 + M))
2614 * - 0 < N - M => M < N
2616 * That is, when timespec0 != timespec1, M < N. Unfortunately that is not
2617 * always the case (the difference between two distinct xtime instances
2618 * might be smaller then the difference between corresponding TSC reads,
2619 * when updating guest vcpus pvclock areas).
2621 * To avoid that problem, do not allow visibility of distinct
2622 * system_timestamp/tsc_timestamp values simultaneously: use a master
2623 * copy of host monotonic time values. Update that master copy
2626 * Rely on synchronization of host TSCs and guest TSCs for monotonicity.
2630 static void pvclock_update_vm_gtod_copy(struct kvm *kvm)
2632 #ifdef CONFIG_X86_64
2633 struct kvm_arch *ka = &kvm->arch;
2635 bool host_tsc_clocksource, vcpus_matched;
2637 vcpus_matched = (ka->nr_vcpus_matched_tsc + 1 ==
2638 atomic_read(&kvm->online_vcpus));
2641 * If the host uses TSC clock, then passthrough TSC as stable
2644 host_tsc_clocksource = kvm_get_time_and_clockread(
2645 &ka->master_kernel_ns,
2646 &ka->master_cycle_now);
2648 ka->use_master_clock = host_tsc_clocksource && vcpus_matched
2649 && !ka->backwards_tsc_observed
2650 && !ka->boot_vcpu_runs_old_kvmclock;
2652 if (ka->use_master_clock)
2653 atomic_set(&kvm_guest_has_master_clock, 1);
2655 vclock_mode = pvclock_gtod_data.clock.vclock_mode;
2656 trace_kvm_update_master_clock(ka->use_master_clock, vclock_mode,
2661 void kvm_make_mclock_inprogress_request(struct kvm *kvm)
2663 kvm_make_all_cpus_request(kvm, KVM_REQ_MCLOCK_INPROGRESS);
2666 static void kvm_gen_update_masterclock(struct kvm *kvm)
2668 #ifdef CONFIG_X86_64
2670 struct kvm_vcpu *vcpu;
2671 struct kvm_arch *ka = &kvm->arch;
2672 unsigned long flags;
2674 kvm_hv_invalidate_tsc_page(kvm);
2676 kvm_make_mclock_inprogress_request(kvm);
2678 /* no guest entries from this point */
2679 spin_lock_irqsave(&ka->pvclock_gtod_sync_lock, flags);
2680 pvclock_update_vm_gtod_copy(kvm);
2681 spin_unlock_irqrestore(&ka->pvclock_gtod_sync_lock, flags);
2683 kvm_for_each_vcpu(i, vcpu, kvm)
2684 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
2686 /* guest entries allowed */
2687 kvm_for_each_vcpu(i, vcpu, kvm)
2688 kvm_clear_request(KVM_REQ_MCLOCK_INPROGRESS, vcpu);
2692 u64 get_kvmclock_ns(struct kvm *kvm)
2694 struct kvm_arch *ka = &kvm->arch;
2695 struct pvclock_vcpu_time_info hv_clock;
2696 unsigned long flags;
2699 spin_lock_irqsave(&ka->pvclock_gtod_sync_lock, flags);
2700 if (!ka->use_master_clock) {
2701 spin_unlock_irqrestore(&ka->pvclock_gtod_sync_lock, flags);
2702 return get_kvmclock_base_ns() + ka->kvmclock_offset;
2705 hv_clock.tsc_timestamp = ka->master_cycle_now;
2706 hv_clock.system_time = ka->master_kernel_ns + ka->kvmclock_offset;
2707 spin_unlock_irqrestore(&ka->pvclock_gtod_sync_lock, flags);
2709 /* both __this_cpu_read() and rdtsc() should be on the same cpu */
2712 if (__this_cpu_read(cpu_tsc_khz)) {
2713 kvm_get_time_scale(NSEC_PER_SEC, __this_cpu_read(cpu_tsc_khz) * 1000LL,
2714 &hv_clock.tsc_shift,
2715 &hv_clock.tsc_to_system_mul);
2716 ret = __pvclock_read_cycles(&hv_clock, rdtsc());
2718 ret = get_kvmclock_base_ns() + ka->kvmclock_offset;
2725 static void kvm_setup_pvclock_page(struct kvm_vcpu *v,
2726 struct gfn_to_hva_cache *cache,
2727 unsigned int offset)
2729 struct kvm_vcpu_arch *vcpu = &v->arch;
2730 struct pvclock_vcpu_time_info guest_hv_clock;
2732 if (unlikely(kvm_read_guest_offset_cached(v->kvm, cache,
2733 &guest_hv_clock, offset, sizeof(guest_hv_clock))))
2736 /* This VCPU is paused, but it's legal for a guest to read another
2737 * VCPU's kvmclock, so we really have to follow the specification where
2738 * it says that version is odd if data is being modified, and even after
2741 * Version field updates must be kept separate. This is because
2742 * kvm_write_guest_cached might use a "rep movs" instruction, and
2743 * writes within a string instruction are weakly ordered. So there
2744 * are three writes overall.
2746 * As a small optimization, only write the version field in the first
2747 * and third write. The vcpu->pv_time cache is still valid, because the
2748 * version field is the first in the struct.
2750 BUILD_BUG_ON(offsetof(struct pvclock_vcpu_time_info, version) != 0);
2752 if (guest_hv_clock.version & 1)
2753 ++guest_hv_clock.version; /* first time write, random junk */
2755 vcpu->hv_clock.version = guest_hv_clock.version + 1;
2756 kvm_write_guest_offset_cached(v->kvm, cache,
2757 &vcpu->hv_clock, offset,
2758 sizeof(vcpu->hv_clock.version));
2762 /* retain PVCLOCK_GUEST_STOPPED if set in guest copy */
2763 vcpu->hv_clock.flags |= (guest_hv_clock.flags & PVCLOCK_GUEST_STOPPED);
2765 if (vcpu->pvclock_set_guest_stopped_request) {
2766 vcpu->hv_clock.flags |= PVCLOCK_GUEST_STOPPED;
2767 vcpu->pvclock_set_guest_stopped_request = false;
2770 trace_kvm_pvclock_update(v->vcpu_id, &vcpu->hv_clock);
2772 kvm_write_guest_offset_cached(v->kvm, cache,
2773 &vcpu->hv_clock, offset,
2774 sizeof(vcpu->hv_clock));
2778 vcpu->hv_clock.version++;
2779 kvm_write_guest_offset_cached(v->kvm, cache,
2780 &vcpu->hv_clock, offset,
2781 sizeof(vcpu->hv_clock.version));
2784 static int kvm_guest_time_update(struct kvm_vcpu *v)
2786 unsigned long flags, tgt_tsc_khz;
2787 struct kvm_vcpu_arch *vcpu = &v->arch;
2788 struct kvm_arch *ka = &v->kvm->arch;
2790 u64 tsc_timestamp, host_tsc;
2792 bool use_master_clock;
2798 * If the host uses TSC clock, then passthrough TSC as stable
2801 spin_lock_irqsave(&ka->pvclock_gtod_sync_lock, flags);
2802 use_master_clock = ka->use_master_clock;
2803 if (use_master_clock) {
2804 host_tsc = ka->master_cycle_now;
2805 kernel_ns = ka->master_kernel_ns;
2807 spin_unlock_irqrestore(&ka->pvclock_gtod_sync_lock, flags);
2809 /* Keep irq disabled to prevent changes to the clock */
2810 local_irq_save(flags);
2811 tgt_tsc_khz = __this_cpu_read(cpu_tsc_khz);
2812 if (unlikely(tgt_tsc_khz == 0)) {
2813 local_irq_restore(flags);
2814 kvm_make_request(KVM_REQ_CLOCK_UPDATE, v);
2817 if (!use_master_clock) {
2819 kernel_ns = get_kvmclock_base_ns();
2822 tsc_timestamp = kvm_read_l1_tsc(v, host_tsc);
2825 * We may have to catch up the TSC to match elapsed wall clock
2826 * time for two reasons, even if kvmclock is used.
2827 * 1) CPU could have been running below the maximum TSC rate
2828 * 2) Broken TSC compensation resets the base at each VCPU
2829 * entry to avoid unknown leaps of TSC even when running
2830 * again on the same CPU. This may cause apparent elapsed
2831 * time to disappear, and the guest to stand still or run
2834 if (vcpu->tsc_catchup) {
2835 u64 tsc = compute_guest_tsc(v, kernel_ns);
2836 if (tsc > tsc_timestamp) {
2837 adjust_tsc_offset_guest(v, tsc - tsc_timestamp);
2838 tsc_timestamp = tsc;
2842 local_irq_restore(flags);
2844 /* With all the info we got, fill in the values */
2846 if (kvm_has_tsc_control)
2847 tgt_tsc_khz = kvm_scale_tsc(v, tgt_tsc_khz);
2849 if (unlikely(vcpu->hw_tsc_khz != tgt_tsc_khz)) {
2850 kvm_get_time_scale(NSEC_PER_SEC, tgt_tsc_khz * 1000LL,
2851 &vcpu->hv_clock.tsc_shift,
2852 &vcpu->hv_clock.tsc_to_system_mul);
2853 vcpu->hw_tsc_khz = tgt_tsc_khz;
2856 vcpu->hv_clock.tsc_timestamp = tsc_timestamp;
2857 vcpu->hv_clock.system_time = kernel_ns + v->kvm->arch.kvmclock_offset;
2858 vcpu->last_guest_tsc = tsc_timestamp;
2860 /* If the host uses TSC clocksource, then it is stable */
2862 if (use_master_clock)
2863 pvclock_flags |= PVCLOCK_TSC_STABLE_BIT;
2865 vcpu->hv_clock.flags = pvclock_flags;
2867 if (vcpu->pv_time_enabled)
2868 kvm_setup_pvclock_page(v, &vcpu->pv_time, 0);
2869 if (vcpu->xen.vcpu_info_set)
2870 kvm_setup_pvclock_page(v, &vcpu->xen.vcpu_info_cache,
2871 offsetof(struct compat_vcpu_info, time));
2872 if (vcpu->xen.vcpu_time_info_set)
2873 kvm_setup_pvclock_page(v, &vcpu->xen.vcpu_time_info_cache, 0);
2874 if (v == kvm_get_vcpu(v->kvm, 0))
2875 kvm_hv_setup_tsc_page(v->kvm, &vcpu->hv_clock);
2880 * kvmclock updates which are isolated to a given vcpu, such as
2881 * vcpu->cpu migration, should not allow system_timestamp from
2882 * the rest of the vcpus to remain static. Otherwise ntp frequency
2883 * correction applies to one vcpu's system_timestamp but not
2886 * So in those cases, request a kvmclock update for all vcpus.
2887 * We need to rate-limit these requests though, as they can
2888 * considerably slow guests that have a large number of vcpus.
2889 * The time for a remote vcpu to update its kvmclock is bound
2890 * by the delay we use to rate-limit the updates.
2893 #define KVMCLOCK_UPDATE_DELAY msecs_to_jiffies(100)
2895 static void kvmclock_update_fn(struct work_struct *work)
2898 struct delayed_work *dwork = to_delayed_work(work);
2899 struct kvm_arch *ka = container_of(dwork, struct kvm_arch,
2900 kvmclock_update_work);
2901 struct kvm *kvm = container_of(ka, struct kvm, arch);
2902 struct kvm_vcpu *vcpu;
2904 kvm_for_each_vcpu(i, vcpu, kvm) {
2905 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
2906 kvm_vcpu_kick(vcpu);
2910 static void kvm_gen_kvmclock_update(struct kvm_vcpu *v)
2912 struct kvm *kvm = v->kvm;
2914 kvm_make_request(KVM_REQ_CLOCK_UPDATE, v);
2915 schedule_delayed_work(&kvm->arch.kvmclock_update_work,
2916 KVMCLOCK_UPDATE_DELAY);
2919 #define KVMCLOCK_SYNC_PERIOD (300 * HZ)
2921 static void kvmclock_sync_fn(struct work_struct *work)
2923 struct delayed_work *dwork = to_delayed_work(work);
2924 struct kvm_arch *ka = container_of(dwork, struct kvm_arch,
2925 kvmclock_sync_work);
2926 struct kvm *kvm = container_of(ka, struct kvm, arch);
2928 if (!kvmclock_periodic_sync)
2931 schedule_delayed_work(&kvm->arch.kvmclock_update_work, 0);
2932 schedule_delayed_work(&kvm->arch.kvmclock_sync_work,
2933 KVMCLOCK_SYNC_PERIOD);
2937 * On AMD, HWCR[McStatusWrEn] controls whether setting MCi_STATUS results in #GP.
2939 static bool can_set_mci_status(struct kvm_vcpu *vcpu)
2941 /* McStatusWrEn enabled? */
2942 if (guest_cpuid_is_amd_or_hygon(vcpu))
2943 return !!(vcpu->arch.msr_hwcr & BIT_ULL(18));
2948 static int set_msr_mce(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
2950 u64 mcg_cap = vcpu->arch.mcg_cap;
2951 unsigned bank_num = mcg_cap & 0xff;
2952 u32 msr = msr_info->index;
2953 u64 data = msr_info->data;
2956 case MSR_IA32_MCG_STATUS:
2957 vcpu->arch.mcg_status = data;
2959 case MSR_IA32_MCG_CTL:
2960 if (!(mcg_cap & MCG_CTL_P) &&
2961 (data || !msr_info->host_initiated))
2963 if (data != 0 && data != ~(u64)0)
2965 vcpu->arch.mcg_ctl = data;
2968 if (msr >= MSR_IA32_MC0_CTL &&
2969 msr < MSR_IA32_MCx_CTL(bank_num)) {
2970 u32 offset = array_index_nospec(
2971 msr - MSR_IA32_MC0_CTL,
2972 MSR_IA32_MCx_CTL(bank_num) - MSR_IA32_MC0_CTL);
2974 /* only 0 or all 1s can be written to IA32_MCi_CTL
2975 * some Linux kernels though clear bit 10 in bank 4 to
2976 * workaround a BIOS/GART TBL issue on AMD K8s, ignore
2977 * this to avoid an uncatched #GP in the guest
2979 if ((offset & 0x3) == 0 &&
2980 data != 0 && (data | (1 << 10)) != ~(u64)0)
2984 if (!msr_info->host_initiated &&
2985 (offset & 0x3) == 1 && data != 0) {
2986 if (!can_set_mci_status(vcpu))
2990 vcpu->arch.mce_banks[offset] = data;
2998 static inline bool kvm_pv_async_pf_enabled(struct kvm_vcpu *vcpu)
3000 u64 mask = KVM_ASYNC_PF_ENABLED | KVM_ASYNC_PF_DELIVERY_AS_INT;
3002 return (vcpu->arch.apf.msr_en_val & mask) == mask;
3005 static int kvm_pv_enable_async_pf(struct kvm_vcpu *vcpu, u64 data)
3007 gpa_t gpa = data & ~0x3f;
3009 /* Bits 4:5 are reserved, Should be zero */
3013 if (!guest_pv_has(vcpu, KVM_FEATURE_ASYNC_PF_VMEXIT) &&
3014 (data & KVM_ASYNC_PF_DELIVERY_AS_PF_VMEXIT))
3017 if (!guest_pv_has(vcpu, KVM_FEATURE_ASYNC_PF_INT) &&
3018 (data & KVM_ASYNC_PF_DELIVERY_AS_INT))
3021 if (!lapic_in_kernel(vcpu))
3022 return data ? 1 : 0;
3024 vcpu->arch.apf.msr_en_val = data;
3026 if (!kvm_pv_async_pf_enabled(vcpu)) {
3027 kvm_clear_async_pf_completion_queue(vcpu);
3028 kvm_async_pf_hash_reset(vcpu);
3032 if (kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.apf.data, gpa,
3036 vcpu->arch.apf.send_user_only = !(data & KVM_ASYNC_PF_SEND_ALWAYS);
3037 vcpu->arch.apf.delivery_as_pf_vmexit = data & KVM_ASYNC_PF_DELIVERY_AS_PF_VMEXIT;
3039 kvm_async_pf_wakeup_all(vcpu);
3044 static int kvm_pv_enable_async_pf_int(struct kvm_vcpu *vcpu, u64 data)
3046 /* Bits 8-63 are reserved */
3050 if (!lapic_in_kernel(vcpu))
3053 vcpu->arch.apf.msr_int_val = data;
3055 vcpu->arch.apf.vec = data & KVM_ASYNC_PF_VEC_MASK;
3060 static void kvmclock_reset(struct kvm_vcpu *vcpu)
3062 vcpu->arch.pv_time_enabled = false;
3063 vcpu->arch.time = 0;
3066 static void kvm_vcpu_flush_tlb_all(struct kvm_vcpu *vcpu)
3068 ++vcpu->stat.tlb_flush;
3069 static_call(kvm_x86_tlb_flush_all)(vcpu);
3072 static void kvm_vcpu_flush_tlb_guest(struct kvm_vcpu *vcpu)
3074 ++vcpu->stat.tlb_flush;
3075 static_call(kvm_x86_tlb_flush_guest)(vcpu);
3078 static void record_steal_time(struct kvm_vcpu *vcpu)
3080 struct kvm_host_map map;
3081 struct kvm_steal_time *st;
3083 if (kvm_xen_msr_enabled(vcpu->kvm)) {
3084 kvm_xen_runstate_set_running(vcpu);
3088 if (!(vcpu->arch.st.msr_val & KVM_MSR_ENABLED))
3091 /* -EAGAIN is returned in atomic context so we can just return. */
3092 if (kvm_map_gfn(vcpu, vcpu->arch.st.msr_val >> PAGE_SHIFT,
3093 &map, &vcpu->arch.st.cache, false))
3097 offset_in_page(vcpu->arch.st.msr_val & KVM_STEAL_VALID_BITS);
3100 * Doing a TLB flush here, on the guest's behalf, can avoid
3103 if (guest_pv_has(vcpu, KVM_FEATURE_PV_TLB_FLUSH)) {
3104 trace_kvm_pv_tlb_flush(vcpu->vcpu_id,
3105 st->preempted & KVM_VCPU_FLUSH_TLB);
3106 if (xchg(&st->preempted, 0) & KVM_VCPU_FLUSH_TLB)
3107 kvm_vcpu_flush_tlb_guest(vcpu);
3112 vcpu->arch.st.preempted = 0;
3114 if (st->version & 1)
3115 st->version += 1; /* first time write, random junk */
3121 st->steal += current->sched_info.run_delay -
3122 vcpu->arch.st.last_steal;
3123 vcpu->arch.st.last_steal = current->sched_info.run_delay;
3129 kvm_unmap_gfn(vcpu, &map, &vcpu->arch.st.cache, true, false);
3132 int kvm_set_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
3135 u32 msr = msr_info->index;
3136 u64 data = msr_info->data;
3138 if (msr && msr == vcpu->kvm->arch.xen_hvm_config.msr)
3139 return kvm_xen_write_hypercall_page(vcpu, data);
3142 case MSR_AMD64_NB_CFG:
3143 case MSR_IA32_UCODE_WRITE:
3144 case MSR_VM_HSAVE_PA:
3145 case MSR_AMD64_PATCH_LOADER:
3146 case MSR_AMD64_BU_CFG2:
3147 case MSR_AMD64_DC_CFG:
3148 case MSR_F15H_EX_CFG:
3151 case MSR_IA32_UCODE_REV:
3152 if (msr_info->host_initiated)
3153 vcpu->arch.microcode_version = data;
3155 case MSR_IA32_ARCH_CAPABILITIES:
3156 if (!msr_info->host_initiated)
3158 vcpu->arch.arch_capabilities = data;
3160 case MSR_IA32_PERF_CAPABILITIES: {
3161 struct kvm_msr_entry msr_ent = {.index = msr, .data = 0};
3163 if (!msr_info->host_initiated)
3165 if (guest_cpuid_has(vcpu, X86_FEATURE_PDCM) && kvm_get_msr_feature(&msr_ent))
3167 if (data & ~msr_ent.data)
3170 vcpu->arch.perf_capabilities = data;
3175 return set_efer(vcpu, msr_info);
3177 data &= ~(u64)0x40; /* ignore flush filter disable */
3178 data &= ~(u64)0x100; /* ignore ignne emulation enable */
3179 data &= ~(u64)0x8; /* ignore TLB cache disable */
3181 /* Handle McStatusWrEn */
3182 if (data == BIT_ULL(18)) {
3183 vcpu->arch.msr_hwcr = data;
3184 } else if (data != 0) {
3185 vcpu_unimpl(vcpu, "unimplemented HWCR wrmsr: 0x%llx\n",
3190 case MSR_FAM10H_MMIO_CONF_BASE:
3192 vcpu_unimpl(vcpu, "unimplemented MMIO_CONF_BASE wrmsr: "
3197 case 0x200 ... 0x2ff:
3198 return kvm_mtrr_set_msr(vcpu, msr, data);
3199 case MSR_IA32_APICBASE:
3200 return kvm_set_apic_base(vcpu, msr_info);
3201 case APIC_BASE_MSR ... APIC_BASE_MSR + 0xff:
3202 return kvm_x2apic_msr_write(vcpu, msr, data);
3203 case MSR_IA32_TSC_DEADLINE:
3204 kvm_set_lapic_tscdeadline_msr(vcpu, data);
3206 case MSR_IA32_TSC_ADJUST:
3207 if (guest_cpuid_has(vcpu, X86_FEATURE_TSC_ADJUST)) {
3208 if (!msr_info->host_initiated) {
3209 s64 adj = data - vcpu->arch.ia32_tsc_adjust_msr;
3210 adjust_tsc_offset_guest(vcpu, adj);
3212 vcpu->arch.ia32_tsc_adjust_msr = data;
3215 case MSR_IA32_MISC_ENABLE:
3216 if (!kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_MISC_ENABLE_NO_MWAIT) &&
3217 ((vcpu->arch.ia32_misc_enable_msr ^ data) & MSR_IA32_MISC_ENABLE_MWAIT)) {
3218 if (!guest_cpuid_has(vcpu, X86_FEATURE_XMM3))
3220 vcpu->arch.ia32_misc_enable_msr = data;
3221 kvm_update_cpuid_runtime(vcpu);
3223 vcpu->arch.ia32_misc_enable_msr = data;
3226 case MSR_IA32_SMBASE:
3227 if (!msr_info->host_initiated)
3229 vcpu->arch.smbase = data;
3231 case MSR_IA32_POWER_CTL:
3232 vcpu->arch.msr_ia32_power_ctl = data;
3235 if (msr_info->host_initiated) {
3236 kvm_synchronize_tsc(vcpu, data);
3238 u64 adj = kvm_compute_tsc_offset(vcpu, data) - vcpu->arch.l1_tsc_offset;
3239 adjust_tsc_offset_guest(vcpu, adj);
3240 vcpu->arch.ia32_tsc_adjust_msr += adj;
3244 if (!msr_info->host_initiated &&
3245 !guest_cpuid_has(vcpu, X86_FEATURE_XSAVES))
3248 * KVM supports exposing PT to the guest, but does not support
3249 * IA32_XSS[bit 8]. Guests have to use RDMSR/WRMSR rather than
3250 * XSAVES/XRSTORS to save/restore PT MSRs.
3252 if (data & ~supported_xss)
3254 vcpu->arch.ia32_xss = data;
3257 if (!msr_info->host_initiated)
3259 vcpu->arch.smi_count = data;
3261 case MSR_KVM_WALL_CLOCK_NEW:
3262 if (!guest_pv_has(vcpu, KVM_FEATURE_CLOCKSOURCE2))
3265 vcpu->kvm->arch.wall_clock = data;
3266 kvm_write_wall_clock(vcpu->kvm, data, 0);
3268 case MSR_KVM_WALL_CLOCK:
3269 if (!guest_pv_has(vcpu, KVM_FEATURE_CLOCKSOURCE))
3272 vcpu->kvm->arch.wall_clock = data;
3273 kvm_write_wall_clock(vcpu->kvm, data, 0);
3275 case MSR_KVM_SYSTEM_TIME_NEW:
3276 if (!guest_pv_has(vcpu, KVM_FEATURE_CLOCKSOURCE2))
3279 kvm_write_system_time(vcpu, data, false, msr_info->host_initiated);
3281 case MSR_KVM_SYSTEM_TIME:
3282 if (!guest_pv_has(vcpu, KVM_FEATURE_CLOCKSOURCE))
3285 kvm_write_system_time(vcpu, data, true, msr_info->host_initiated);
3287 case MSR_KVM_ASYNC_PF_EN:
3288 if (!guest_pv_has(vcpu, KVM_FEATURE_ASYNC_PF))
3291 if (kvm_pv_enable_async_pf(vcpu, data))
3294 case MSR_KVM_ASYNC_PF_INT:
3295 if (!guest_pv_has(vcpu, KVM_FEATURE_ASYNC_PF_INT))
3298 if (kvm_pv_enable_async_pf_int(vcpu, data))
3301 case MSR_KVM_ASYNC_PF_ACK:
3302 if (!guest_pv_has(vcpu, KVM_FEATURE_ASYNC_PF))
3305 vcpu->arch.apf.pageready_pending = false;
3306 kvm_check_async_pf_completion(vcpu);
3309 case MSR_KVM_STEAL_TIME:
3310 if (!guest_pv_has(vcpu, KVM_FEATURE_STEAL_TIME))
3313 if (unlikely(!sched_info_on()))
3316 if (data & KVM_STEAL_RESERVED_MASK)
3319 vcpu->arch.st.msr_val = data;
3321 if (!(data & KVM_MSR_ENABLED))
3324 kvm_make_request(KVM_REQ_STEAL_UPDATE, vcpu);
3327 case MSR_KVM_PV_EOI_EN:
3328 if (!guest_pv_has(vcpu, KVM_FEATURE_PV_EOI))
3331 if (kvm_lapic_enable_pv_eoi(vcpu, data, sizeof(u8)))
3335 case MSR_KVM_POLL_CONTROL:
3336 if (!guest_pv_has(vcpu, KVM_FEATURE_POLL_CONTROL))
3339 /* only enable bit supported */
3340 if (data & (-1ULL << 1))
3343 vcpu->arch.msr_kvm_poll_control = data;
3346 case MSR_IA32_MCG_CTL:
3347 case MSR_IA32_MCG_STATUS:
3348 case MSR_IA32_MC0_CTL ... MSR_IA32_MCx_CTL(KVM_MAX_MCE_BANKS) - 1:
3349 return set_msr_mce(vcpu, msr_info);
3351 case MSR_K7_PERFCTR0 ... MSR_K7_PERFCTR3:
3352 case MSR_P6_PERFCTR0 ... MSR_P6_PERFCTR1:
3355 case MSR_K7_EVNTSEL0 ... MSR_K7_EVNTSEL3:
3356 case MSR_P6_EVNTSEL0 ... MSR_P6_EVNTSEL1:
3357 if (kvm_pmu_is_valid_msr(vcpu, msr))
3358 return kvm_pmu_set_msr(vcpu, msr_info);
3360 if (pr || data != 0)
3361 vcpu_unimpl(vcpu, "disabled perfctr wrmsr: "
3362 "0x%x data 0x%llx\n", msr, data);
3364 case MSR_K7_CLK_CTL:
3366 * Ignore all writes to this no longer documented MSR.
3367 * Writes are only relevant for old K7 processors,
3368 * all pre-dating SVM, but a recommended workaround from
3369 * AMD for these chips. It is possible to specify the
3370 * affected processor models on the command line, hence
3371 * the need to ignore the workaround.
3374 case HV_X64_MSR_GUEST_OS_ID ... HV_X64_MSR_SINT15:
3375 case HV_X64_MSR_SYNDBG_CONTROL ... HV_X64_MSR_SYNDBG_PENDING_BUFFER:
3376 case HV_X64_MSR_SYNDBG_OPTIONS:
3377 case HV_X64_MSR_CRASH_P0 ... HV_X64_MSR_CRASH_P4:
3378 case HV_X64_MSR_CRASH_CTL:
3379 case HV_X64_MSR_STIMER0_CONFIG ... HV_X64_MSR_STIMER3_COUNT:
3380 case HV_X64_MSR_REENLIGHTENMENT_CONTROL:
3381 case HV_X64_MSR_TSC_EMULATION_CONTROL:
3382 case HV_X64_MSR_TSC_EMULATION_STATUS:
3383 return kvm_hv_set_msr_common(vcpu, msr, data,
3384 msr_info->host_initiated);
3385 case MSR_IA32_BBL_CR_CTL3:
3386 /* Drop writes to this legacy MSR -- see rdmsr
3387 * counterpart for further detail.
3389 if (report_ignored_msrs)
3390 vcpu_unimpl(vcpu, "ignored wrmsr: 0x%x data 0x%llx\n",
3393 case MSR_AMD64_OSVW_ID_LENGTH:
3394 if (!guest_cpuid_has(vcpu, X86_FEATURE_OSVW))
3396 vcpu->arch.osvw.length = data;
3398 case MSR_AMD64_OSVW_STATUS:
3399 if (!guest_cpuid_has(vcpu, X86_FEATURE_OSVW))
3401 vcpu->arch.osvw.status = data;
3403 case MSR_PLATFORM_INFO:
3404 if (!msr_info->host_initiated ||
3405 (!(data & MSR_PLATFORM_INFO_CPUID_FAULT) &&
3406 cpuid_fault_enabled(vcpu)))
3408 vcpu->arch.msr_platform_info = data;
3410 case MSR_MISC_FEATURES_ENABLES:
3411 if (data & ~MSR_MISC_FEATURES_ENABLES_CPUID_FAULT ||
3412 (data & MSR_MISC_FEATURES_ENABLES_CPUID_FAULT &&
3413 !supports_cpuid_fault(vcpu)))
3415 vcpu->arch.msr_misc_features_enables = data;
3418 if (kvm_pmu_is_valid_msr(vcpu, msr))
3419 return kvm_pmu_set_msr(vcpu, msr_info);
3420 return KVM_MSR_RET_INVALID;
3424 EXPORT_SYMBOL_GPL(kvm_set_msr_common);
3426 static int get_msr_mce(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata, bool host)
3429 u64 mcg_cap = vcpu->arch.mcg_cap;
3430 unsigned bank_num = mcg_cap & 0xff;
3433 case MSR_IA32_P5_MC_ADDR:
3434 case MSR_IA32_P5_MC_TYPE:
3437 case MSR_IA32_MCG_CAP:
3438 data = vcpu->arch.mcg_cap;
3440 case MSR_IA32_MCG_CTL:
3441 if (!(mcg_cap & MCG_CTL_P) && !host)
3443 data = vcpu->arch.mcg_ctl;
3445 case MSR_IA32_MCG_STATUS:
3446 data = vcpu->arch.mcg_status;
3449 if (msr >= MSR_IA32_MC0_CTL &&
3450 msr < MSR_IA32_MCx_CTL(bank_num)) {
3451 u32 offset = array_index_nospec(
3452 msr - MSR_IA32_MC0_CTL,
3453 MSR_IA32_MCx_CTL(bank_num) - MSR_IA32_MC0_CTL);
3455 data = vcpu->arch.mce_banks[offset];
3464 int kvm_get_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
3466 switch (msr_info->index) {
3467 case MSR_IA32_PLATFORM_ID:
3468 case MSR_IA32_EBL_CR_POWERON:
3469 case MSR_IA32_LASTBRANCHFROMIP:
3470 case MSR_IA32_LASTBRANCHTOIP:
3471 case MSR_IA32_LASTINTFROMIP:
3472 case MSR_IA32_LASTINTTOIP:
3474 case MSR_K8_TSEG_ADDR:
3475 case MSR_K8_TSEG_MASK:
3476 case MSR_VM_HSAVE_PA:
3477 case MSR_K8_INT_PENDING_MSG:
3478 case MSR_AMD64_NB_CFG:
3479 case MSR_FAM10H_MMIO_CONF_BASE:
3480 case MSR_AMD64_BU_CFG2:
3481 case MSR_IA32_PERF_CTL:
3482 case MSR_AMD64_DC_CFG:
3483 case MSR_F15H_EX_CFG:
3485 * Intel Sandy Bridge CPUs must support the RAPL (running average power
3486 * limit) MSRs. Just return 0, as we do not want to expose the host
3487 * data here. Do not conditionalize this on CPUID, as KVM does not do
3488 * so for existing CPU-specific MSRs.
3490 case MSR_RAPL_POWER_UNIT:
3491 case MSR_PP0_ENERGY_STATUS: /* Power plane 0 (core) */
3492 case MSR_PP1_ENERGY_STATUS: /* Power plane 1 (graphics uncore) */
3493 case MSR_PKG_ENERGY_STATUS: /* Total package */
3494 case MSR_DRAM_ENERGY_STATUS: /* DRAM controller */
3497 case MSR_F15H_PERF_CTL0 ... MSR_F15H_PERF_CTR5:
3498 if (kvm_pmu_is_valid_msr(vcpu, msr_info->index))
3499 return kvm_pmu_get_msr(vcpu, msr_info);
3500 if (!msr_info->host_initiated)
3504 case MSR_K7_EVNTSEL0 ... MSR_K7_EVNTSEL3:
3505 case MSR_K7_PERFCTR0 ... MSR_K7_PERFCTR3:
3506 case MSR_P6_PERFCTR0 ... MSR_P6_PERFCTR1:
3507 case MSR_P6_EVNTSEL0 ... MSR_P6_EVNTSEL1:
3508 if (kvm_pmu_is_valid_msr(vcpu, msr_info->index))
3509 return kvm_pmu_get_msr(vcpu, msr_info);
3512 case MSR_IA32_UCODE_REV:
3513 msr_info->data = vcpu->arch.microcode_version;
3515 case MSR_IA32_ARCH_CAPABILITIES:
3516 if (!msr_info->host_initiated &&
3517 !guest_cpuid_has(vcpu, X86_FEATURE_ARCH_CAPABILITIES))
3519 msr_info->data = vcpu->arch.arch_capabilities;
3521 case MSR_IA32_PERF_CAPABILITIES:
3522 if (!msr_info->host_initiated &&
3523 !guest_cpuid_has(vcpu, X86_FEATURE_PDCM))
3525 msr_info->data = vcpu->arch.perf_capabilities;
3527 case MSR_IA32_POWER_CTL:
3528 msr_info->data = vcpu->arch.msr_ia32_power_ctl;
3530 case MSR_IA32_TSC: {
3532 * Intel SDM states that MSR_IA32_TSC read adds the TSC offset
3533 * even when not intercepted. AMD manual doesn't explicitly
3534 * state this but appears to behave the same.
3536 * On userspace reads and writes, however, we unconditionally
3537 * return L1's TSC value to ensure backwards-compatible
3538 * behavior for migration.
3540 u64 tsc_offset = msr_info->host_initiated ? vcpu->arch.l1_tsc_offset :
3541 vcpu->arch.tsc_offset;
3543 msr_info->data = kvm_scale_tsc(vcpu, rdtsc()) + tsc_offset;
3547 case 0x200 ... 0x2ff:
3548 return kvm_mtrr_get_msr(vcpu, msr_info->index, &msr_info->data);
3549 case 0xcd: /* fsb frequency */
3553 * MSR_EBC_FREQUENCY_ID
3554 * Conservative value valid for even the basic CPU models.
3555 * Models 0,1: 000 in bits 23:21 indicating a bus speed of
3556 * 100MHz, model 2 000 in bits 18:16 indicating 100MHz,
3557 * and 266MHz for model 3, or 4. Set Core Clock
3558 * Frequency to System Bus Frequency Ratio to 1 (bits
3559 * 31:24) even though these are only valid for CPU
3560 * models > 2, however guests may end up dividing or
3561 * multiplying by zero otherwise.
3563 case MSR_EBC_FREQUENCY_ID:
3564 msr_info->data = 1 << 24;
3566 case MSR_IA32_APICBASE:
3567 msr_info->data = kvm_get_apic_base(vcpu);
3569 case APIC_BASE_MSR ... APIC_BASE_MSR + 0xff:
3570 return kvm_x2apic_msr_read(vcpu, msr_info->index, &msr_info->data);
3571 case MSR_IA32_TSC_DEADLINE:
3572 msr_info->data = kvm_get_lapic_tscdeadline_msr(vcpu);
3574 case MSR_IA32_TSC_ADJUST:
3575 msr_info->data = (u64)vcpu->arch.ia32_tsc_adjust_msr;
3577 case MSR_IA32_MISC_ENABLE:
3578 msr_info->data = vcpu->arch.ia32_misc_enable_msr;
3580 case MSR_IA32_SMBASE:
3581 if (!msr_info->host_initiated)
3583 msr_info->data = vcpu->arch.smbase;
3586 msr_info->data = vcpu->arch.smi_count;
3588 case MSR_IA32_PERF_STATUS:
3589 /* TSC increment by tick */
3590 msr_info->data = 1000ULL;
3591 /* CPU multiplier */
3592 msr_info->data |= (((uint64_t)4ULL) << 40);
3595 msr_info->data = vcpu->arch.efer;
3597 case MSR_KVM_WALL_CLOCK:
3598 if (!guest_pv_has(vcpu, KVM_FEATURE_CLOCKSOURCE))
3601 msr_info->data = vcpu->kvm->arch.wall_clock;
3603 case MSR_KVM_WALL_CLOCK_NEW:
3604 if (!guest_pv_has(vcpu, KVM_FEATURE_CLOCKSOURCE2))
3607 msr_info->data = vcpu->kvm->arch.wall_clock;
3609 case MSR_KVM_SYSTEM_TIME:
3610 if (!guest_pv_has(vcpu, KVM_FEATURE_CLOCKSOURCE))
3613 msr_info->data = vcpu->arch.time;
3615 case MSR_KVM_SYSTEM_TIME_NEW:
3616 if (!guest_pv_has(vcpu, KVM_FEATURE_CLOCKSOURCE2))
3619 msr_info->data = vcpu->arch.time;
3621 case MSR_KVM_ASYNC_PF_EN:
3622 if (!guest_pv_has(vcpu, KVM_FEATURE_ASYNC_PF))
3625 msr_info->data = vcpu->arch.apf.msr_en_val;
3627 case MSR_KVM_ASYNC_PF_INT:
3628 if (!guest_pv_has(vcpu, KVM_FEATURE_ASYNC_PF_INT))
3631 msr_info->data = vcpu->arch.apf.msr_int_val;
3633 case MSR_KVM_ASYNC_PF_ACK:
3634 if (!guest_pv_has(vcpu, KVM_FEATURE_ASYNC_PF))
3639 case MSR_KVM_STEAL_TIME:
3640 if (!guest_pv_has(vcpu, KVM_FEATURE_STEAL_TIME))
3643 msr_info->data = vcpu->arch.st.msr_val;
3645 case MSR_KVM_PV_EOI_EN:
3646 if (!guest_pv_has(vcpu, KVM_FEATURE_PV_EOI))
3649 msr_info->data = vcpu->arch.pv_eoi.msr_val;
3651 case MSR_KVM_POLL_CONTROL:
3652 if (!guest_pv_has(vcpu, KVM_FEATURE_POLL_CONTROL))
3655 msr_info->data = vcpu->arch.msr_kvm_poll_control;
3657 case MSR_IA32_P5_MC_ADDR:
3658 case MSR_IA32_P5_MC_TYPE:
3659 case MSR_IA32_MCG_CAP:
3660 case MSR_IA32_MCG_CTL:
3661 case MSR_IA32_MCG_STATUS:
3662 case MSR_IA32_MC0_CTL ... MSR_IA32_MCx_CTL(KVM_MAX_MCE_BANKS) - 1:
3663 return get_msr_mce(vcpu, msr_info->index, &msr_info->data,
3664 msr_info->host_initiated);
3666 if (!msr_info->host_initiated &&
3667 !guest_cpuid_has(vcpu, X86_FEATURE_XSAVES))
3669 msr_info->data = vcpu->arch.ia32_xss;
3671 case MSR_K7_CLK_CTL:
3673 * Provide expected ramp-up count for K7. All other
3674 * are set to zero, indicating minimum divisors for
3677 * This prevents guest kernels on AMD host with CPU
3678 * type 6, model 8 and higher from exploding due to
3679 * the rdmsr failing.
3681 msr_info->data = 0x20000000;
3683 case HV_X64_MSR_GUEST_OS_ID ... HV_X64_MSR_SINT15:
3684 case HV_X64_MSR_SYNDBG_CONTROL ... HV_X64_MSR_SYNDBG_PENDING_BUFFER:
3685 case HV_X64_MSR_SYNDBG_OPTIONS:
3686 case HV_X64_MSR_CRASH_P0 ... HV_X64_MSR_CRASH_P4:
3687 case HV_X64_MSR_CRASH_CTL:
3688 case HV_X64_MSR_STIMER0_CONFIG ... HV_X64_MSR_STIMER3_COUNT:
3689 case HV_X64_MSR_REENLIGHTENMENT_CONTROL:
3690 case HV_X64_MSR_TSC_EMULATION_CONTROL:
3691 case HV_X64_MSR_TSC_EMULATION_STATUS:
3692 return kvm_hv_get_msr_common(vcpu,
3693 msr_info->index, &msr_info->data,
3694 msr_info->host_initiated);
3695 case MSR_IA32_BBL_CR_CTL3:
3696 /* This legacy MSR exists but isn't fully documented in current
3697 * silicon. It is however accessed by winxp in very narrow
3698 * scenarios where it sets bit #19, itself documented as
3699 * a "reserved" bit. Best effort attempt to source coherent
3700 * read data here should the balance of the register be
3701 * interpreted by the guest:
3703 * L2 cache control register 3: 64GB range, 256KB size,
3704 * enabled, latency 0x1, configured
3706 msr_info->data = 0xbe702111;
3708 case MSR_AMD64_OSVW_ID_LENGTH:
3709 if (!guest_cpuid_has(vcpu, X86_FEATURE_OSVW))
3711 msr_info->data = vcpu->arch.osvw.length;
3713 case MSR_AMD64_OSVW_STATUS:
3714 if (!guest_cpuid_has(vcpu, X86_FEATURE_OSVW))
3716 msr_info->data = vcpu->arch.osvw.status;
3718 case MSR_PLATFORM_INFO:
3719 if (!msr_info->host_initiated &&
3720 !vcpu->kvm->arch.guest_can_read_msr_platform_info)
3722 msr_info->data = vcpu->arch.msr_platform_info;
3724 case MSR_MISC_FEATURES_ENABLES:
3725 msr_info->data = vcpu->arch.msr_misc_features_enables;
3728 msr_info->data = vcpu->arch.msr_hwcr;
3731 if (kvm_pmu_is_valid_msr(vcpu, msr_info->index))
3732 return kvm_pmu_get_msr(vcpu, msr_info);
3733 return KVM_MSR_RET_INVALID;
3737 EXPORT_SYMBOL_GPL(kvm_get_msr_common);
3740 * Read or write a bunch of msrs. All parameters are kernel addresses.
3742 * @return number of msrs set successfully.
3744 static int __msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs *msrs,
3745 struct kvm_msr_entry *entries,
3746 int (*do_msr)(struct kvm_vcpu *vcpu,
3747 unsigned index, u64 *data))
3751 for (i = 0; i < msrs->nmsrs; ++i)
3752 if (do_msr(vcpu, entries[i].index, &entries[i].data))
3759 * Read or write a bunch of msrs. Parameters are user addresses.
3761 * @return number of msrs set successfully.
3763 static int msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs __user *user_msrs,
3764 int (*do_msr)(struct kvm_vcpu *vcpu,
3765 unsigned index, u64 *data),
3768 struct kvm_msrs msrs;
3769 struct kvm_msr_entry *entries;
3774 if (copy_from_user(&msrs, user_msrs, sizeof(msrs)))
3778 if (msrs.nmsrs >= MAX_IO_MSRS)
3781 size = sizeof(struct kvm_msr_entry) * msrs.nmsrs;
3782 entries = memdup_user(user_msrs->entries, size);
3783 if (IS_ERR(entries)) {
3784 r = PTR_ERR(entries);
3788 r = n = __msr_io(vcpu, &msrs, entries, do_msr);
3793 if (writeback && copy_to_user(user_msrs->entries, entries, size))
3804 static inline bool kvm_can_mwait_in_guest(void)
3806 return boot_cpu_has(X86_FEATURE_MWAIT) &&
3807 !boot_cpu_has_bug(X86_BUG_MONITOR) &&
3808 boot_cpu_has(X86_FEATURE_ARAT);
3811 static int kvm_ioctl_get_supported_hv_cpuid(struct kvm_vcpu *vcpu,
3812 struct kvm_cpuid2 __user *cpuid_arg)
3814 struct kvm_cpuid2 cpuid;
3818 if (copy_from_user(&cpuid, cpuid_arg, sizeof(cpuid)))
3821 r = kvm_get_hv_cpuid(vcpu, &cpuid, cpuid_arg->entries);
3826 if (copy_to_user(cpuid_arg, &cpuid, sizeof(cpuid)))
3832 int kvm_vm_ioctl_check_extension(struct kvm *kvm, long ext)
3837 case KVM_CAP_IRQCHIP:
3839 case KVM_CAP_MMU_SHADOW_CACHE_CONTROL:
3840 case KVM_CAP_SET_TSS_ADDR:
3841 case KVM_CAP_EXT_CPUID:
3842 case KVM_CAP_EXT_EMUL_CPUID:
3843 case KVM_CAP_CLOCKSOURCE:
3845 case KVM_CAP_NOP_IO_DELAY:
3846 case KVM_CAP_MP_STATE:
3847 case KVM_CAP_SYNC_MMU:
3848 case KVM_CAP_USER_NMI:
3849 case KVM_CAP_REINJECT_CONTROL:
3850 case KVM_CAP_IRQ_INJECT_STATUS:
3851 case KVM_CAP_IOEVENTFD:
3852 case KVM_CAP_IOEVENTFD_NO_LENGTH:
3854 case KVM_CAP_PIT_STATE2:
3855 case KVM_CAP_SET_IDENTITY_MAP_ADDR:
3856 case KVM_CAP_VCPU_EVENTS:
3857 case KVM_CAP_HYPERV:
3858 case KVM_CAP_HYPERV_VAPIC:
3859 case KVM_CAP_HYPERV_SPIN:
3860 case KVM_CAP_HYPERV_SYNIC:
3861 case KVM_CAP_HYPERV_SYNIC2:
3862 case KVM_CAP_HYPERV_VP_INDEX:
3863 case KVM_CAP_HYPERV_EVENTFD:
3864 case KVM_CAP_HYPERV_TLBFLUSH:
3865 case KVM_CAP_HYPERV_SEND_IPI:
3866 case KVM_CAP_HYPERV_CPUID:
3867 case KVM_CAP_SYS_HYPERV_CPUID:
3868 case KVM_CAP_PCI_SEGMENT:
3869 case KVM_CAP_DEBUGREGS:
3870 case KVM_CAP_X86_ROBUST_SINGLESTEP:
3872 case KVM_CAP_ASYNC_PF:
3873 case KVM_CAP_ASYNC_PF_INT:
3874 case KVM_CAP_GET_TSC_KHZ:
3875 case KVM_CAP_KVMCLOCK_CTRL:
3876 case KVM_CAP_READONLY_MEM:
3877 case KVM_CAP_HYPERV_TIME:
3878 case KVM_CAP_IOAPIC_POLARITY_IGNORED:
3879 case KVM_CAP_TSC_DEADLINE_TIMER:
3880 case KVM_CAP_DISABLE_QUIRKS:
3881 case KVM_CAP_SET_BOOT_CPU_ID:
3882 case KVM_CAP_SPLIT_IRQCHIP:
3883 case KVM_CAP_IMMEDIATE_EXIT:
3884 case KVM_CAP_PMU_EVENT_FILTER:
3885 case KVM_CAP_GET_MSR_FEATURES:
3886 case KVM_CAP_MSR_PLATFORM_INFO:
3887 case KVM_CAP_EXCEPTION_PAYLOAD:
3888 case KVM_CAP_SET_GUEST_DEBUG:
3889 case KVM_CAP_LAST_CPU:
3890 case KVM_CAP_X86_USER_SPACE_MSR:
3891 case KVM_CAP_X86_MSR_FILTER:
3892 case KVM_CAP_ENFORCE_PV_FEATURE_CPUID:
3893 #ifdef CONFIG_X86_SGX_KVM
3894 case KVM_CAP_SGX_ATTRIBUTE:
3896 case KVM_CAP_VM_COPY_ENC_CONTEXT_FROM:
3899 case KVM_CAP_SET_GUEST_DEBUG2:
3900 return KVM_GUESTDBG_VALID_MASK;
3901 #ifdef CONFIG_KVM_XEN
3902 case KVM_CAP_XEN_HVM:
3903 r = KVM_XEN_HVM_CONFIG_HYPERCALL_MSR |
3904 KVM_XEN_HVM_CONFIG_INTERCEPT_HCALL |
3905 KVM_XEN_HVM_CONFIG_SHARED_INFO;
3906 if (sched_info_on())
3907 r |= KVM_XEN_HVM_CONFIG_RUNSTATE;
3910 case KVM_CAP_SYNC_REGS:
3911 r = KVM_SYNC_X86_VALID_FIELDS;
3913 case KVM_CAP_ADJUST_CLOCK:
3914 r = KVM_CLOCK_TSC_STABLE;
3916 case KVM_CAP_X86_DISABLE_EXITS:
3917 r |= KVM_X86_DISABLE_EXITS_HLT | KVM_X86_DISABLE_EXITS_PAUSE |
3918 KVM_X86_DISABLE_EXITS_CSTATE;
3919 if(kvm_can_mwait_in_guest())
3920 r |= KVM_X86_DISABLE_EXITS_MWAIT;
3922 case KVM_CAP_X86_SMM:
3923 /* SMBASE is usually relocated above 1M on modern chipsets,
3924 * and SMM handlers might indeed rely on 4G segment limits,
3925 * so do not report SMM to be available if real mode is
3926 * emulated via vm86 mode. Still, do not go to great lengths
3927 * to avoid userspace's usage of the feature, because it is a
3928 * fringe case that is not enabled except via specific settings
3929 * of the module parameters.
3931 r = static_call(kvm_x86_has_emulated_msr)(kvm, MSR_IA32_SMBASE);
3934 r = !static_call(kvm_x86_cpu_has_accelerated_tpr)();
3936 case KVM_CAP_NR_VCPUS:
3937 r = KVM_SOFT_MAX_VCPUS;
3939 case KVM_CAP_MAX_VCPUS:
3942 case KVM_CAP_MAX_VCPU_ID:
3943 r = KVM_MAX_VCPU_ID;
3945 case KVM_CAP_PV_MMU: /* obsolete */
3949 r = KVM_MAX_MCE_BANKS;
3952 r = boot_cpu_has(X86_FEATURE_XSAVE);
3954 case KVM_CAP_TSC_CONTROL:
3955 r = kvm_has_tsc_control;
3957 case KVM_CAP_X2APIC_API:
3958 r = KVM_X2APIC_API_VALID_FLAGS;
3960 case KVM_CAP_NESTED_STATE:
3961 r = kvm_x86_ops.nested_ops->get_state ?
3962 kvm_x86_ops.nested_ops->get_state(NULL, NULL, 0) : 0;
3964 case KVM_CAP_HYPERV_DIRECT_TLBFLUSH:
3965 r = kvm_x86_ops.enable_direct_tlbflush != NULL;
3967 case KVM_CAP_HYPERV_ENLIGHTENED_VMCS:
3968 r = kvm_x86_ops.nested_ops->enable_evmcs != NULL;
3970 case KVM_CAP_SMALLER_MAXPHYADDR:
3971 r = (int) allow_smaller_maxphyaddr;
3973 case KVM_CAP_STEAL_TIME:
3974 r = sched_info_on();
3976 case KVM_CAP_X86_BUS_LOCK_EXIT:
3977 if (kvm_has_bus_lock_exit)
3978 r = KVM_BUS_LOCK_DETECTION_OFF |
3979 KVM_BUS_LOCK_DETECTION_EXIT;
3990 long kvm_arch_dev_ioctl(struct file *filp,
3991 unsigned int ioctl, unsigned long arg)
3993 void __user *argp = (void __user *)arg;
3997 case KVM_GET_MSR_INDEX_LIST: {
3998 struct kvm_msr_list __user *user_msr_list = argp;
3999 struct kvm_msr_list msr_list;
4003 if (copy_from_user(&msr_list, user_msr_list, sizeof(msr_list)))
4006 msr_list.nmsrs = num_msrs_to_save + num_emulated_msrs;
4007 if (copy_to_user(user_msr_list, &msr_list, sizeof(msr_list)))
4010 if (n < msr_list.nmsrs)
4013 if (copy_to_user(user_msr_list->indices, &msrs_to_save,
4014 num_msrs_to_save * sizeof(u32)))
4016 if (copy_to_user(user_msr_list->indices + num_msrs_to_save,
4018 num_emulated_msrs * sizeof(u32)))
4023 case KVM_GET_SUPPORTED_CPUID:
4024 case KVM_GET_EMULATED_CPUID: {
4025 struct kvm_cpuid2 __user *cpuid_arg = argp;
4026 struct kvm_cpuid2 cpuid;
4029 if (copy_from_user(&cpuid, cpuid_arg, sizeof(cpuid)))
4032 r = kvm_dev_ioctl_get_cpuid(&cpuid, cpuid_arg->entries,
4038 if (copy_to_user(cpuid_arg, &cpuid, sizeof(cpuid)))
4043 case KVM_X86_GET_MCE_CAP_SUPPORTED:
4045 if (copy_to_user(argp, &kvm_mce_cap_supported,
4046 sizeof(kvm_mce_cap_supported)))
4050 case KVM_GET_MSR_FEATURE_INDEX_LIST: {
4051 struct kvm_msr_list __user *user_msr_list = argp;
4052 struct kvm_msr_list msr_list;
4056 if (copy_from_user(&msr_list, user_msr_list, sizeof(msr_list)))
4059 msr_list.nmsrs = num_msr_based_features;
4060 if (copy_to_user(user_msr_list, &msr_list, sizeof(msr_list)))
4063 if (n < msr_list.nmsrs)
4066 if (copy_to_user(user_msr_list->indices, &msr_based_features,
4067 num_msr_based_features * sizeof(u32)))
4073 r = msr_io(NULL, argp, do_get_msr_feature, 1);
4075 case KVM_GET_SUPPORTED_HV_CPUID:
4076 r = kvm_ioctl_get_supported_hv_cpuid(NULL, argp);
4086 static void wbinvd_ipi(void *garbage)
4091 static bool need_emulate_wbinvd(struct kvm_vcpu *vcpu)
4093 return kvm_arch_has_noncoherent_dma(vcpu->kvm);
4096 void kvm_arch_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
4098 /* Address WBINVD may be executed by guest */
4099 if (need_emulate_wbinvd(vcpu)) {
4100 if (static_call(kvm_x86_has_wbinvd_exit)())
4101 cpumask_set_cpu(cpu, vcpu->arch.wbinvd_dirty_mask);
4102 else if (vcpu->cpu != -1 && vcpu->cpu != cpu)
4103 smp_call_function_single(vcpu->cpu,
4104 wbinvd_ipi, NULL, 1);
4107 static_call(kvm_x86_vcpu_load)(vcpu, cpu);
4109 /* Save host pkru register if supported */
4110 vcpu->arch.host_pkru = read_pkru();
4112 /* Apply any externally detected TSC adjustments (due to suspend) */
4113 if (unlikely(vcpu->arch.tsc_offset_adjustment)) {
4114 adjust_tsc_offset_host(vcpu, vcpu->arch.tsc_offset_adjustment);
4115 vcpu->arch.tsc_offset_adjustment = 0;
4116 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
4119 if (unlikely(vcpu->cpu != cpu) || kvm_check_tsc_unstable()) {
4120 s64 tsc_delta = !vcpu->arch.last_host_tsc ? 0 :
4121 rdtsc() - vcpu->arch.last_host_tsc;
4123 mark_tsc_unstable("KVM discovered backwards TSC");
4125 if (kvm_check_tsc_unstable()) {
4126 u64 offset = kvm_compute_tsc_offset(vcpu,
4127 vcpu->arch.last_guest_tsc);
4128 kvm_vcpu_write_tsc_offset(vcpu, offset);
4129 vcpu->arch.tsc_catchup = 1;
4132 if (kvm_lapic_hv_timer_in_use(vcpu))
4133 kvm_lapic_restart_hv_timer(vcpu);
4136 * On a host with synchronized TSC, there is no need to update
4137 * kvmclock on vcpu->cpu migration
4139 if (!vcpu->kvm->arch.use_master_clock || vcpu->cpu == -1)
4140 kvm_make_request(KVM_REQ_GLOBAL_CLOCK_UPDATE, vcpu);
4141 if (vcpu->cpu != cpu)
4142 kvm_make_request(KVM_REQ_MIGRATE_TIMER, vcpu);
4146 kvm_make_request(KVM_REQ_STEAL_UPDATE, vcpu);
4149 static void kvm_steal_time_set_preempted(struct kvm_vcpu *vcpu)
4151 struct kvm_host_map map;
4152 struct kvm_steal_time *st;
4154 if (!(vcpu->arch.st.msr_val & KVM_MSR_ENABLED))
4157 if (vcpu->arch.st.preempted)
4160 if (kvm_map_gfn(vcpu, vcpu->arch.st.msr_val >> PAGE_SHIFT, &map,
4161 &vcpu->arch.st.cache, true))
4165 offset_in_page(vcpu->arch.st.msr_val & KVM_STEAL_VALID_BITS);
4167 st->preempted = vcpu->arch.st.preempted = KVM_VCPU_PREEMPTED;
4169 kvm_unmap_gfn(vcpu, &map, &vcpu->arch.st.cache, true, true);
4172 void kvm_arch_vcpu_put(struct kvm_vcpu *vcpu)
4176 if (vcpu->preempted && !vcpu->arch.guest_state_protected)
4177 vcpu->arch.preempted_in_kernel = !static_call(kvm_x86_get_cpl)(vcpu);
4180 * Take the srcu lock as memslots will be accessed to check the gfn
4181 * cache generation against the memslots generation.
4183 idx = srcu_read_lock(&vcpu->kvm->srcu);
4184 if (kvm_xen_msr_enabled(vcpu->kvm))
4185 kvm_xen_runstate_set_preempted(vcpu);
4187 kvm_steal_time_set_preempted(vcpu);
4188 srcu_read_unlock(&vcpu->kvm->srcu, idx);
4190 static_call(kvm_x86_vcpu_put)(vcpu);
4191 vcpu->arch.last_host_tsc = rdtsc();
4193 * If userspace has set any breakpoints or watchpoints, dr6 is restored
4194 * on every vmexit, but if not, we might have a stale dr6 from the
4195 * guest. do_debug expects dr6 to be cleared after it runs, do the same.
4200 static int kvm_vcpu_ioctl_get_lapic(struct kvm_vcpu *vcpu,
4201 struct kvm_lapic_state *s)
4203 if (vcpu->arch.apicv_active)
4204 static_call(kvm_x86_sync_pir_to_irr)(vcpu);
4206 return kvm_apic_get_state(vcpu, s);
4209 static int kvm_vcpu_ioctl_set_lapic(struct kvm_vcpu *vcpu,
4210 struct kvm_lapic_state *s)
4214 r = kvm_apic_set_state(vcpu, s);
4217 update_cr8_intercept(vcpu);
4222 static int kvm_cpu_accept_dm_intr(struct kvm_vcpu *vcpu)
4225 * We can accept userspace's request for interrupt injection
4226 * as long as we have a place to store the interrupt number.
4227 * The actual injection will happen when the CPU is able to
4228 * deliver the interrupt.
4230 if (kvm_cpu_has_extint(vcpu))
4233 /* Acknowledging ExtINT does not happen if LINT0 is masked. */
4234 return (!lapic_in_kernel(vcpu) ||
4235 kvm_apic_accept_pic_intr(vcpu));
4238 static int kvm_vcpu_ready_for_interrupt_injection(struct kvm_vcpu *vcpu)
4240 return kvm_arch_interrupt_allowed(vcpu) &&
4241 kvm_cpu_accept_dm_intr(vcpu);
4244 static int kvm_vcpu_ioctl_interrupt(struct kvm_vcpu *vcpu,
4245 struct kvm_interrupt *irq)
4247 if (irq->irq >= KVM_NR_INTERRUPTS)
4250 if (!irqchip_in_kernel(vcpu->kvm)) {
4251 kvm_queue_interrupt(vcpu, irq->irq, false);
4252 kvm_make_request(KVM_REQ_EVENT, vcpu);
4257 * With in-kernel LAPIC, we only use this to inject EXTINT, so
4258 * fail for in-kernel 8259.
4260 if (pic_in_kernel(vcpu->kvm))
4263 if (vcpu->arch.pending_external_vector != -1)
4266 vcpu->arch.pending_external_vector = irq->irq;
4267 kvm_make_request(KVM_REQ_EVENT, vcpu);
4271 static int kvm_vcpu_ioctl_nmi(struct kvm_vcpu *vcpu)
4273 kvm_inject_nmi(vcpu);
4278 static int kvm_vcpu_ioctl_smi(struct kvm_vcpu *vcpu)
4280 kvm_make_request(KVM_REQ_SMI, vcpu);
4285 static int vcpu_ioctl_tpr_access_reporting(struct kvm_vcpu *vcpu,
4286 struct kvm_tpr_access_ctl *tac)
4290 vcpu->arch.tpr_access_reporting = !!tac->enabled;
4294 static int kvm_vcpu_ioctl_x86_setup_mce(struct kvm_vcpu *vcpu,
4298 unsigned bank_num = mcg_cap & 0xff, bank;
4301 if (!bank_num || bank_num > KVM_MAX_MCE_BANKS)
4303 if (mcg_cap & ~(kvm_mce_cap_supported | 0xff | 0xff0000))
4306 vcpu->arch.mcg_cap = mcg_cap;
4307 /* Init IA32_MCG_CTL to all 1s */
4308 if (mcg_cap & MCG_CTL_P)
4309 vcpu->arch.mcg_ctl = ~(u64)0;
4310 /* Init IA32_MCi_CTL to all 1s */
4311 for (bank = 0; bank < bank_num; bank++)
4312 vcpu->arch.mce_banks[bank*4] = ~(u64)0;
4314 static_call(kvm_x86_setup_mce)(vcpu);
4319 static int kvm_vcpu_ioctl_x86_set_mce(struct kvm_vcpu *vcpu,
4320 struct kvm_x86_mce *mce)
4322 u64 mcg_cap = vcpu->arch.mcg_cap;
4323 unsigned bank_num = mcg_cap & 0xff;
4324 u64 *banks = vcpu->arch.mce_banks;
4326 if (mce->bank >= bank_num || !(mce->status & MCI_STATUS_VAL))
4329 * if IA32_MCG_CTL is not all 1s, the uncorrected error
4330 * reporting is disabled
4332 if ((mce->status & MCI_STATUS_UC) && (mcg_cap & MCG_CTL_P) &&
4333 vcpu->arch.mcg_ctl != ~(u64)0)
4335 banks += 4 * mce->bank;
4337 * if IA32_MCi_CTL is not all 1s, the uncorrected error
4338 * reporting is disabled for the bank
4340 if ((mce->status & MCI_STATUS_UC) && banks[0] != ~(u64)0)
4342 if (mce->status & MCI_STATUS_UC) {
4343 if ((vcpu->arch.mcg_status & MCG_STATUS_MCIP) ||
4344 !kvm_read_cr4_bits(vcpu, X86_CR4_MCE)) {
4345 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
4348 if (banks[1] & MCI_STATUS_VAL)
4349 mce->status |= MCI_STATUS_OVER;
4350 banks[2] = mce->addr;
4351 banks[3] = mce->misc;
4352 vcpu->arch.mcg_status = mce->mcg_status;
4353 banks[1] = mce->status;
4354 kvm_queue_exception(vcpu, MC_VECTOR);
4355 } else if (!(banks[1] & MCI_STATUS_VAL)
4356 || !(banks[1] & MCI_STATUS_UC)) {
4357 if (banks[1] & MCI_STATUS_VAL)
4358 mce->status |= MCI_STATUS_OVER;
4359 banks[2] = mce->addr;
4360 banks[3] = mce->misc;
4361 banks[1] = mce->status;
4363 banks[1] |= MCI_STATUS_OVER;
4367 static void kvm_vcpu_ioctl_x86_get_vcpu_events(struct kvm_vcpu *vcpu,
4368 struct kvm_vcpu_events *events)
4372 if (kvm_check_request(KVM_REQ_SMI, vcpu))
4376 * In guest mode, payload delivery should be deferred,
4377 * so that the L1 hypervisor can intercept #PF before
4378 * CR2 is modified (or intercept #DB before DR6 is
4379 * modified under nVMX). Unless the per-VM capability,
4380 * KVM_CAP_EXCEPTION_PAYLOAD, is set, we may not defer the delivery of
4381 * an exception payload and handle after a KVM_GET_VCPU_EVENTS. Since we
4382 * opportunistically defer the exception payload, deliver it if the
4383 * capability hasn't been requested before processing a
4384 * KVM_GET_VCPU_EVENTS.
4386 if (!vcpu->kvm->arch.exception_payload_enabled &&
4387 vcpu->arch.exception.pending && vcpu->arch.exception.has_payload)
4388 kvm_deliver_exception_payload(vcpu);
4391 * The API doesn't provide the instruction length for software
4392 * exceptions, so don't report them. As long as the guest RIP
4393 * isn't advanced, we should expect to encounter the exception
4396 if (kvm_exception_is_soft(vcpu->arch.exception.nr)) {
4397 events->exception.injected = 0;
4398 events->exception.pending = 0;
4400 events->exception.injected = vcpu->arch.exception.injected;
4401 events->exception.pending = vcpu->arch.exception.pending;
4403 * For ABI compatibility, deliberately conflate
4404 * pending and injected exceptions when
4405 * KVM_CAP_EXCEPTION_PAYLOAD isn't enabled.
4407 if (!vcpu->kvm->arch.exception_payload_enabled)
4408 events->exception.injected |=
4409 vcpu->arch.exception.pending;
4411 events->exception.nr = vcpu->arch.exception.nr;
4412 events->exception.has_error_code = vcpu->arch.exception.has_error_code;
4413 events->exception.error_code = vcpu->arch.exception.error_code;
4414 events->exception_has_payload = vcpu->arch.exception.has_payload;
4415 events->exception_payload = vcpu->arch.exception.payload;
4417 events->interrupt.injected =
4418 vcpu->arch.interrupt.injected && !vcpu->arch.interrupt.soft;
4419 events->interrupt.nr = vcpu->arch.interrupt.nr;
4420 events->interrupt.soft = 0;
4421 events->interrupt.shadow = static_call(kvm_x86_get_interrupt_shadow)(vcpu);
4423 events->nmi.injected = vcpu->arch.nmi_injected;
4424 events->nmi.pending = vcpu->arch.nmi_pending != 0;
4425 events->nmi.masked = static_call(kvm_x86_get_nmi_mask)(vcpu);
4426 events->nmi.pad = 0;
4428 events->sipi_vector = 0; /* never valid when reporting to user space */
4430 events->smi.smm = is_smm(vcpu);
4431 events->smi.pending = vcpu->arch.smi_pending;
4432 events->smi.smm_inside_nmi =
4433 !!(vcpu->arch.hflags & HF_SMM_INSIDE_NMI_MASK);
4434 events->smi.latched_init = kvm_lapic_latched_init(vcpu);
4436 events->flags = (KVM_VCPUEVENT_VALID_NMI_PENDING
4437 | KVM_VCPUEVENT_VALID_SHADOW
4438 | KVM_VCPUEVENT_VALID_SMM);
4439 if (vcpu->kvm->arch.exception_payload_enabled)
4440 events->flags |= KVM_VCPUEVENT_VALID_PAYLOAD;
4442 memset(&events->reserved, 0, sizeof(events->reserved));
4445 static void kvm_smm_changed(struct kvm_vcpu *vcpu);
4447 static int kvm_vcpu_ioctl_x86_set_vcpu_events(struct kvm_vcpu *vcpu,
4448 struct kvm_vcpu_events *events)
4450 if (events->flags & ~(KVM_VCPUEVENT_VALID_NMI_PENDING
4451 | KVM_VCPUEVENT_VALID_SIPI_VECTOR
4452 | KVM_VCPUEVENT_VALID_SHADOW
4453 | KVM_VCPUEVENT_VALID_SMM
4454 | KVM_VCPUEVENT_VALID_PAYLOAD))
4457 if (events->flags & KVM_VCPUEVENT_VALID_PAYLOAD) {
4458 if (!vcpu->kvm->arch.exception_payload_enabled)
4460 if (events->exception.pending)
4461 events->exception.injected = 0;
4463 events->exception_has_payload = 0;
4465 events->exception.pending = 0;
4466 events->exception_has_payload = 0;
4469 if ((events->exception.injected || events->exception.pending) &&
4470 (events->exception.nr > 31 || events->exception.nr == NMI_VECTOR))
4473 /* INITs are latched while in SMM */
4474 if (events->flags & KVM_VCPUEVENT_VALID_SMM &&
4475 (events->smi.smm || events->smi.pending) &&
4476 vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED)
4480 vcpu->arch.exception.injected = events->exception.injected;
4481 vcpu->arch.exception.pending = events->exception.pending;
4482 vcpu->arch.exception.nr = events->exception.nr;
4483 vcpu->arch.exception.has_error_code = events->exception.has_error_code;
4484 vcpu->arch.exception.error_code = events->exception.error_code;
4485 vcpu->arch.exception.has_payload = events->exception_has_payload;
4486 vcpu->arch.exception.payload = events->exception_payload;
4488 vcpu->arch.interrupt.injected = events->interrupt.injected;
4489 vcpu->arch.interrupt.nr = events->interrupt.nr;
4490 vcpu->arch.interrupt.soft = events->interrupt.soft;
4491 if (events->flags & KVM_VCPUEVENT_VALID_SHADOW)
4492 static_call(kvm_x86_set_interrupt_shadow)(vcpu,
4493 events->interrupt.shadow);
4495 vcpu->arch.nmi_injected = events->nmi.injected;
4496 if (events->flags & KVM_VCPUEVENT_VALID_NMI_PENDING)
4497 vcpu->arch.nmi_pending = events->nmi.pending;
4498 static_call(kvm_x86_set_nmi_mask)(vcpu, events->nmi.masked);
4500 if (events->flags & KVM_VCPUEVENT_VALID_SIPI_VECTOR &&
4501 lapic_in_kernel(vcpu))
4502 vcpu->arch.apic->sipi_vector = events->sipi_vector;
4504 if (events->flags & KVM_VCPUEVENT_VALID_SMM) {
4505 if (!!(vcpu->arch.hflags & HF_SMM_MASK) != events->smi.smm) {
4506 if (events->smi.smm)
4507 vcpu->arch.hflags |= HF_SMM_MASK;
4509 vcpu->arch.hflags &= ~HF_SMM_MASK;
4510 kvm_smm_changed(vcpu);
4513 vcpu->arch.smi_pending = events->smi.pending;
4515 if (events->smi.smm) {
4516 if (events->smi.smm_inside_nmi)
4517 vcpu->arch.hflags |= HF_SMM_INSIDE_NMI_MASK;
4519 vcpu->arch.hflags &= ~HF_SMM_INSIDE_NMI_MASK;
4522 if (lapic_in_kernel(vcpu)) {
4523 if (events->smi.latched_init)
4524 set_bit(KVM_APIC_INIT, &vcpu->arch.apic->pending_events);
4526 clear_bit(KVM_APIC_INIT, &vcpu->arch.apic->pending_events);
4530 kvm_make_request(KVM_REQ_EVENT, vcpu);
4535 static void kvm_vcpu_ioctl_x86_get_debugregs(struct kvm_vcpu *vcpu,
4536 struct kvm_debugregs *dbgregs)
4540 memcpy(dbgregs->db, vcpu->arch.db, sizeof(vcpu->arch.db));
4541 kvm_get_dr(vcpu, 6, &val);
4543 dbgregs->dr7 = vcpu->arch.dr7;
4545 memset(&dbgregs->reserved, 0, sizeof(dbgregs->reserved));
4548 static int kvm_vcpu_ioctl_x86_set_debugregs(struct kvm_vcpu *vcpu,
4549 struct kvm_debugregs *dbgregs)
4554 if (!kvm_dr6_valid(dbgregs->dr6))
4556 if (!kvm_dr7_valid(dbgregs->dr7))
4559 memcpy(vcpu->arch.db, dbgregs->db, sizeof(vcpu->arch.db));
4560 kvm_update_dr0123(vcpu);
4561 vcpu->arch.dr6 = dbgregs->dr6;
4562 vcpu->arch.dr7 = dbgregs->dr7;
4563 kvm_update_dr7(vcpu);
4568 #define XSTATE_COMPACTION_ENABLED (1ULL << 63)
4570 static void fill_xsave(u8 *dest, struct kvm_vcpu *vcpu)
4572 struct xregs_state *xsave = &vcpu->arch.guest_fpu->state.xsave;
4573 u64 xstate_bv = xsave->header.xfeatures;
4577 * Copy legacy XSAVE area, to avoid complications with CPUID
4578 * leaves 0 and 1 in the loop below.
4580 memcpy(dest, xsave, XSAVE_HDR_OFFSET);
4583 xstate_bv &= vcpu->arch.guest_supported_xcr0 | XFEATURE_MASK_FPSSE;
4584 *(u64 *)(dest + XSAVE_HDR_OFFSET) = xstate_bv;
4587 * Copy each region from the possibly compacted offset to the
4588 * non-compacted offset.
4590 valid = xstate_bv & ~XFEATURE_MASK_FPSSE;
4592 u64 xfeature_mask = valid & -valid;
4593 int xfeature_nr = fls64(xfeature_mask) - 1;
4594 void *src = get_xsave_addr(xsave, xfeature_nr);
4597 u32 size, offset, ecx, edx;
4598 cpuid_count(XSTATE_CPUID, xfeature_nr,
4599 &size, &offset, &ecx, &edx);
4600 if (xfeature_nr == XFEATURE_PKRU)
4601 memcpy(dest + offset, &vcpu->arch.pkru,
4602 sizeof(vcpu->arch.pkru));
4604 memcpy(dest + offset, src, size);
4608 valid -= xfeature_mask;
4612 static void load_xsave(struct kvm_vcpu *vcpu, u8 *src)
4614 struct xregs_state *xsave = &vcpu->arch.guest_fpu->state.xsave;
4615 u64 xstate_bv = *(u64 *)(src + XSAVE_HDR_OFFSET);
4619 * Copy legacy XSAVE area, to avoid complications with CPUID
4620 * leaves 0 and 1 in the loop below.
4622 memcpy(xsave, src, XSAVE_HDR_OFFSET);
4624 /* Set XSTATE_BV and possibly XCOMP_BV. */
4625 xsave->header.xfeatures = xstate_bv;
4626 if (boot_cpu_has(X86_FEATURE_XSAVES))
4627 xsave->header.xcomp_bv = host_xcr0 | XSTATE_COMPACTION_ENABLED;
4630 * Copy each region from the non-compacted offset to the
4631 * possibly compacted offset.
4633 valid = xstate_bv & ~XFEATURE_MASK_FPSSE;
4635 u64 xfeature_mask = valid & -valid;
4636 int xfeature_nr = fls64(xfeature_mask) - 1;
4637 void *dest = get_xsave_addr(xsave, xfeature_nr);
4640 u32 size, offset, ecx, edx;
4641 cpuid_count(XSTATE_CPUID, xfeature_nr,
4642 &size, &offset, &ecx, &edx);
4643 if (xfeature_nr == XFEATURE_PKRU)
4644 memcpy(&vcpu->arch.pkru, src + offset,
4645 sizeof(vcpu->arch.pkru));
4647 memcpy(dest, src + offset, size);
4650 valid -= xfeature_mask;
4654 static void kvm_vcpu_ioctl_x86_get_xsave(struct kvm_vcpu *vcpu,
4655 struct kvm_xsave *guest_xsave)
4657 if (!vcpu->arch.guest_fpu)
4660 if (boot_cpu_has(X86_FEATURE_XSAVE)) {
4661 memset(guest_xsave, 0, sizeof(struct kvm_xsave));
4662 fill_xsave((u8 *) guest_xsave->region, vcpu);
4664 memcpy(guest_xsave->region,
4665 &vcpu->arch.guest_fpu->state.fxsave,
4666 sizeof(struct fxregs_state));
4667 *(u64 *)&guest_xsave->region[XSAVE_HDR_OFFSET / sizeof(u32)] =
4668 XFEATURE_MASK_FPSSE;
4672 #define XSAVE_MXCSR_OFFSET 24
4674 static int kvm_vcpu_ioctl_x86_set_xsave(struct kvm_vcpu *vcpu,
4675 struct kvm_xsave *guest_xsave)
4680 if (!vcpu->arch.guest_fpu)
4683 xstate_bv = *(u64 *)&guest_xsave->region[XSAVE_HDR_OFFSET / sizeof(u32)];
4684 mxcsr = *(u32 *)&guest_xsave->region[XSAVE_MXCSR_OFFSET / sizeof(u32)];
4686 if (boot_cpu_has(X86_FEATURE_XSAVE)) {
4688 * Here we allow setting states that are not present in
4689 * CPUID leaf 0xD, index 0, EDX:EAX. This is for compatibility
4690 * with old userspace.
4692 if (xstate_bv & ~supported_xcr0 || mxcsr & ~mxcsr_feature_mask)
4694 load_xsave(vcpu, (u8 *)guest_xsave->region);
4696 if (xstate_bv & ~XFEATURE_MASK_FPSSE ||
4697 mxcsr & ~mxcsr_feature_mask)
4699 memcpy(&vcpu->arch.guest_fpu->state.fxsave,
4700 guest_xsave->region, sizeof(struct fxregs_state));
4705 static void kvm_vcpu_ioctl_x86_get_xcrs(struct kvm_vcpu *vcpu,
4706 struct kvm_xcrs *guest_xcrs)
4708 if (!boot_cpu_has(X86_FEATURE_XSAVE)) {
4709 guest_xcrs->nr_xcrs = 0;
4713 guest_xcrs->nr_xcrs = 1;
4714 guest_xcrs->flags = 0;
4715 guest_xcrs->xcrs[0].xcr = XCR_XFEATURE_ENABLED_MASK;
4716 guest_xcrs->xcrs[0].value = vcpu->arch.xcr0;
4719 static int kvm_vcpu_ioctl_x86_set_xcrs(struct kvm_vcpu *vcpu,
4720 struct kvm_xcrs *guest_xcrs)
4724 if (!boot_cpu_has(X86_FEATURE_XSAVE))
4727 if (guest_xcrs->nr_xcrs > KVM_MAX_XCRS || guest_xcrs->flags)
4730 for (i = 0; i < guest_xcrs->nr_xcrs; i++)
4731 /* Only support XCR0 currently */
4732 if (guest_xcrs->xcrs[i].xcr == XCR_XFEATURE_ENABLED_MASK) {
4733 r = __kvm_set_xcr(vcpu, XCR_XFEATURE_ENABLED_MASK,
4734 guest_xcrs->xcrs[i].value);
4743 * kvm_set_guest_paused() indicates to the guest kernel that it has been
4744 * stopped by the hypervisor. This function will be called from the host only.
4745 * EINVAL is returned when the host attempts to set the flag for a guest that
4746 * does not support pv clocks.
4748 static int kvm_set_guest_paused(struct kvm_vcpu *vcpu)
4750 if (!vcpu->arch.pv_time_enabled)
4752 vcpu->arch.pvclock_set_guest_stopped_request = true;
4753 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
4757 static int kvm_vcpu_ioctl_enable_cap(struct kvm_vcpu *vcpu,
4758 struct kvm_enable_cap *cap)
4761 uint16_t vmcs_version;
4762 void __user *user_ptr;
4768 case KVM_CAP_HYPERV_SYNIC2:
4773 case KVM_CAP_HYPERV_SYNIC:
4774 if (!irqchip_in_kernel(vcpu->kvm))
4776 return kvm_hv_activate_synic(vcpu, cap->cap ==
4777 KVM_CAP_HYPERV_SYNIC2);
4778 case KVM_CAP_HYPERV_ENLIGHTENED_VMCS:
4779 if (!kvm_x86_ops.nested_ops->enable_evmcs)
4781 r = kvm_x86_ops.nested_ops->enable_evmcs(vcpu, &vmcs_version);
4783 user_ptr = (void __user *)(uintptr_t)cap->args[0];
4784 if (copy_to_user(user_ptr, &vmcs_version,
4785 sizeof(vmcs_version)))
4789 case KVM_CAP_HYPERV_DIRECT_TLBFLUSH:
4790 if (!kvm_x86_ops.enable_direct_tlbflush)
4793 return static_call(kvm_x86_enable_direct_tlbflush)(vcpu);
4795 case KVM_CAP_ENFORCE_PV_FEATURE_CPUID:
4796 vcpu->arch.pv_cpuid.enforce = cap->args[0];
4797 if (vcpu->arch.pv_cpuid.enforce)
4798 kvm_update_pv_runtime(vcpu);
4806 long kvm_arch_vcpu_ioctl(struct file *filp,
4807 unsigned int ioctl, unsigned long arg)
4809 struct kvm_vcpu *vcpu = filp->private_data;
4810 void __user *argp = (void __user *)arg;
4813 struct kvm_lapic_state *lapic;
4814 struct kvm_xsave *xsave;
4815 struct kvm_xcrs *xcrs;
4823 case KVM_GET_LAPIC: {
4825 if (!lapic_in_kernel(vcpu))
4827 u.lapic = kzalloc(sizeof(struct kvm_lapic_state),
4828 GFP_KERNEL_ACCOUNT);
4833 r = kvm_vcpu_ioctl_get_lapic(vcpu, u.lapic);
4837 if (copy_to_user(argp, u.lapic, sizeof(struct kvm_lapic_state)))
4842 case KVM_SET_LAPIC: {
4844 if (!lapic_in_kernel(vcpu))
4846 u.lapic = memdup_user(argp, sizeof(*u.lapic));
4847 if (IS_ERR(u.lapic)) {
4848 r = PTR_ERR(u.lapic);
4852 r = kvm_vcpu_ioctl_set_lapic(vcpu, u.lapic);
4855 case KVM_INTERRUPT: {
4856 struct kvm_interrupt irq;
4859 if (copy_from_user(&irq, argp, sizeof(irq)))
4861 r = kvm_vcpu_ioctl_interrupt(vcpu, &irq);
4865 r = kvm_vcpu_ioctl_nmi(vcpu);
4869 r = kvm_vcpu_ioctl_smi(vcpu);
4872 case KVM_SET_CPUID: {
4873 struct kvm_cpuid __user *cpuid_arg = argp;
4874 struct kvm_cpuid cpuid;
4877 if (copy_from_user(&cpuid, cpuid_arg, sizeof(cpuid)))
4879 r = kvm_vcpu_ioctl_set_cpuid(vcpu, &cpuid, cpuid_arg->entries);
4882 case KVM_SET_CPUID2: {
4883 struct kvm_cpuid2 __user *cpuid_arg = argp;
4884 struct kvm_cpuid2 cpuid;
4887 if (copy_from_user(&cpuid, cpuid_arg, sizeof(cpuid)))
4889 r = kvm_vcpu_ioctl_set_cpuid2(vcpu, &cpuid,
4890 cpuid_arg->entries);
4893 case KVM_GET_CPUID2: {
4894 struct kvm_cpuid2 __user *cpuid_arg = argp;
4895 struct kvm_cpuid2 cpuid;
4898 if (copy_from_user(&cpuid, cpuid_arg, sizeof(cpuid)))
4900 r = kvm_vcpu_ioctl_get_cpuid2(vcpu, &cpuid,
4901 cpuid_arg->entries);
4905 if (copy_to_user(cpuid_arg, &cpuid, sizeof(cpuid)))
4910 case KVM_GET_MSRS: {
4911 int idx = srcu_read_lock(&vcpu->kvm->srcu);
4912 r = msr_io(vcpu, argp, do_get_msr, 1);
4913 srcu_read_unlock(&vcpu->kvm->srcu, idx);
4916 case KVM_SET_MSRS: {
4917 int idx = srcu_read_lock(&vcpu->kvm->srcu);
4918 r = msr_io(vcpu, argp, do_set_msr, 0);
4919 srcu_read_unlock(&vcpu->kvm->srcu, idx);
4922 case KVM_TPR_ACCESS_REPORTING: {
4923 struct kvm_tpr_access_ctl tac;
4926 if (copy_from_user(&tac, argp, sizeof(tac)))
4928 r = vcpu_ioctl_tpr_access_reporting(vcpu, &tac);
4932 if (copy_to_user(argp, &tac, sizeof(tac)))
4937 case KVM_SET_VAPIC_ADDR: {
4938 struct kvm_vapic_addr va;
4942 if (!lapic_in_kernel(vcpu))
4945 if (copy_from_user(&va, argp, sizeof(va)))
4947 idx = srcu_read_lock(&vcpu->kvm->srcu);
4948 r = kvm_lapic_set_vapic_addr(vcpu, va.vapic_addr);
4949 srcu_read_unlock(&vcpu->kvm->srcu, idx);
4952 case KVM_X86_SETUP_MCE: {
4956 if (copy_from_user(&mcg_cap, argp, sizeof(mcg_cap)))
4958 r = kvm_vcpu_ioctl_x86_setup_mce(vcpu, mcg_cap);
4961 case KVM_X86_SET_MCE: {
4962 struct kvm_x86_mce mce;
4965 if (copy_from_user(&mce, argp, sizeof(mce)))
4967 r = kvm_vcpu_ioctl_x86_set_mce(vcpu, &mce);
4970 case KVM_GET_VCPU_EVENTS: {
4971 struct kvm_vcpu_events events;
4973 kvm_vcpu_ioctl_x86_get_vcpu_events(vcpu, &events);
4976 if (copy_to_user(argp, &events, sizeof(struct kvm_vcpu_events)))
4981 case KVM_SET_VCPU_EVENTS: {
4982 struct kvm_vcpu_events events;
4985 if (copy_from_user(&events, argp, sizeof(struct kvm_vcpu_events)))
4988 r = kvm_vcpu_ioctl_x86_set_vcpu_events(vcpu, &events);
4991 case KVM_GET_DEBUGREGS: {
4992 struct kvm_debugregs dbgregs;
4994 kvm_vcpu_ioctl_x86_get_debugregs(vcpu, &dbgregs);
4997 if (copy_to_user(argp, &dbgregs,
4998 sizeof(struct kvm_debugregs)))
5003 case KVM_SET_DEBUGREGS: {
5004 struct kvm_debugregs dbgregs;
5007 if (copy_from_user(&dbgregs, argp,
5008 sizeof(struct kvm_debugregs)))
5011 r = kvm_vcpu_ioctl_x86_set_debugregs(vcpu, &dbgregs);
5014 case KVM_GET_XSAVE: {
5015 u.xsave = kzalloc(sizeof(struct kvm_xsave), GFP_KERNEL_ACCOUNT);
5020 kvm_vcpu_ioctl_x86_get_xsave(vcpu, u.xsave);
5023 if (copy_to_user(argp, u.xsave, sizeof(struct kvm_xsave)))
5028 case KVM_SET_XSAVE: {
5029 u.xsave = memdup_user(argp, sizeof(*u.xsave));
5030 if (IS_ERR(u.xsave)) {
5031 r = PTR_ERR(u.xsave);
5035 r = kvm_vcpu_ioctl_x86_set_xsave(vcpu, u.xsave);
5038 case KVM_GET_XCRS: {
5039 u.xcrs = kzalloc(sizeof(struct kvm_xcrs), GFP_KERNEL_ACCOUNT);
5044 kvm_vcpu_ioctl_x86_get_xcrs(vcpu, u.xcrs);
5047 if (copy_to_user(argp, u.xcrs,
5048 sizeof(struct kvm_xcrs)))
5053 case KVM_SET_XCRS: {
5054 u.xcrs = memdup_user(argp, sizeof(*u.xcrs));
5055 if (IS_ERR(u.xcrs)) {
5056 r = PTR_ERR(u.xcrs);
5060 r = kvm_vcpu_ioctl_x86_set_xcrs(vcpu, u.xcrs);
5063 case KVM_SET_TSC_KHZ: {
5067 user_tsc_khz = (u32)arg;
5069 if (kvm_has_tsc_control &&
5070 user_tsc_khz >= kvm_max_guest_tsc_khz)
5073 if (user_tsc_khz == 0)
5074 user_tsc_khz = tsc_khz;
5076 if (!kvm_set_tsc_khz(vcpu, user_tsc_khz))
5081 case KVM_GET_TSC_KHZ: {
5082 r = vcpu->arch.virtual_tsc_khz;
5085 case KVM_KVMCLOCK_CTRL: {
5086 r = kvm_set_guest_paused(vcpu);
5089 case KVM_ENABLE_CAP: {
5090 struct kvm_enable_cap cap;
5093 if (copy_from_user(&cap, argp, sizeof(cap)))
5095 r = kvm_vcpu_ioctl_enable_cap(vcpu, &cap);
5098 case KVM_GET_NESTED_STATE: {
5099 struct kvm_nested_state __user *user_kvm_nested_state = argp;
5103 if (!kvm_x86_ops.nested_ops->get_state)
5106 BUILD_BUG_ON(sizeof(user_data_size) != sizeof(user_kvm_nested_state->size));
5108 if (get_user(user_data_size, &user_kvm_nested_state->size))
5111 r = kvm_x86_ops.nested_ops->get_state(vcpu, user_kvm_nested_state,
5116 if (r > user_data_size) {
5117 if (put_user(r, &user_kvm_nested_state->size))
5127 case KVM_SET_NESTED_STATE: {
5128 struct kvm_nested_state __user *user_kvm_nested_state = argp;
5129 struct kvm_nested_state kvm_state;
5133 if (!kvm_x86_ops.nested_ops->set_state)
5137 if (copy_from_user(&kvm_state, user_kvm_nested_state, sizeof(kvm_state)))
5141 if (kvm_state.size < sizeof(kvm_state))
5144 if (kvm_state.flags &
5145 ~(KVM_STATE_NESTED_RUN_PENDING | KVM_STATE_NESTED_GUEST_MODE
5146 | KVM_STATE_NESTED_EVMCS | KVM_STATE_NESTED_MTF_PENDING
5147 | KVM_STATE_NESTED_GIF_SET))
5150 /* nested_run_pending implies guest_mode. */
5151 if ((kvm_state.flags & KVM_STATE_NESTED_RUN_PENDING)
5152 && !(kvm_state.flags & KVM_STATE_NESTED_GUEST_MODE))
5155 idx = srcu_read_lock(&vcpu->kvm->srcu);
5156 r = kvm_x86_ops.nested_ops->set_state(vcpu, user_kvm_nested_state, &kvm_state);
5157 srcu_read_unlock(&vcpu->kvm->srcu, idx);
5160 case KVM_GET_SUPPORTED_HV_CPUID:
5161 r = kvm_ioctl_get_supported_hv_cpuid(vcpu, argp);
5163 #ifdef CONFIG_KVM_XEN
5164 case KVM_XEN_VCPU_GET_ATTR: {
5165 struct kvm_xen_vcpu_attr xva;
5168 if (copy_from_user(&xva, argp, sizeof(xva)))
5170 r = kvm_xen_vcpu_get_attr(vcpu, &xva);
5171 if (!r && copy_to_user(argp, &xva, sizeof(xva)))
5175 case KVM_XEN_VCPU_SET_ATTR: {
5176 struct kvm_xen_vcpu_attr xva;
5179 if (copy_from_user(&xva, argp, sizeof(xva)))
5181 r = kvm_xen_vcpu_set_attr(vcpu, &xva);
5195 vm_fault_t kvm_arch_vcpu_fault(struct kvm_vcpu *vcpu, struct vm_fault *vmf)
5197 return VM_FAULT_SIGBUS;
5200 static int kvm_vm_ioctl_set_tss_addr(struct kvm *kvm, unsigned long addr)
5204 if (addr > (unsigned int)(-3 * PAGE_SIZE))
5206 ret = static_call(kvm_x86_set_tss_addr)(kvm, addr);
5210 static int kvm_vm_ioctl_set_identity_map_addr(struct kvm *kvm,
5213 return static_call(kvm_x86_set_identity_map_addr)(kvm, ident_addr);
5216 static int kvm_vm_ioctl_set_nr_mmu_pages(struct kvm *kvm,
5217 unsigned long kvm_nr_mmu_pages)
5219 if (kvm_nr_mmu_pages < KVM_MIN_ALLOC_MMU_PAGES)
5222 mutex_lock(&kvm->slots_lock);
5224 kvm_mmu_change_mmu_pages(kvm, kvm_nr_mmu_pages);
5225 kvm->arch.n_requested_mmu_pages = kvm_nr_mmu_pages;
5227 mutex_unlock(&kvm->slots_lock);
5231 static unsigned long kvm_vm_ioctl_get_nr_mmu_pages(struct kvm *kvm)
5233 return kvm->arch.n_max_mmu_pages;
5236 static int kvm_vm_ioctl_get_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
5238 struct kvm_pic *pic = kvm->arch.vpic;
5242 switch (chip->chip_id) {
5243 case KVM_IRQCHIP_PIC_MASTER:
5244 memcpy(&chip->chip.pic, &pic->pics[0],
5245 sizeof(struct kvm_pic_state));
5247 case KVM_IRQCHIP_PIC_SLAVE:
5248 memcpy(&chip->chip.pic, &pic->pics[1],
5249 sizeof(struct kvm_pic_state));
5251 case KVM_IRQCHIP_IOAPIC:
5252 kvm_get_ioapic(kvm, &chip->chip.ioapic);
5261 static int kvm_vm_ioctl_set_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
5263 struct kvm_pic *pic = kvm->arch.vpic;
5267 switch (chip->chip_id) {
5268 case KVM_IRQCHIP_PIC_MASTER:
5269 spin_lock(&pic->lock);
5270 memcpy(&pic->pics[0], &chip->chip.pic,
5271 sizeof(struct kvm_pic_state));
5272 spin_unlock(&pic->lock);
5274 case KVM_IRQCHIP_PIC_SLAVE:
5275 spin_lock(&pic->lock);
5276 memcpy(&pic->pics[1], &chip->chip.pic,
5277 sizeof(struct kvm_pic_state));
5278 spin_unlock(&pic->lock);
5280 case KVM_IRQCHIP_IOAPIC:
5281 kvm_set_ioapic(kvm, &chip->chip.ioapic);
5287 kvm_pic_update_irq(pic);
5291 static int kvm_vm_ioctl_get_pit(struct kvm *kvm, struct kvm_pit_state *ps)
5293 struct kvm_kpit_state *kps = &kvm->arch.vpit->pit_state;
5295 BUILD_BUG_ON(sizeof(*ps) != sizeof(kps->channels));
5297 mutex_lock(&kps->lock);
5298 memcpy(ps, &kps->channels, sizeof(*ps));
5299 mutex_unlock(&kps->lock);
5303 static int kvm_vm_ioctl_set_pit(struct kvm *kvm, struct kvm_pit_state *ps)
5306 struct kvm_pit *pit = kvm->arch.vpit;
5308 mutex_lock(&pit->pit_state.lock);
5309 memcpy(&pit->pit_state.channels, ps, sizeof(*ps));
5310 for (i = 0; i < 3; i++)
5311 kvm_pit_load_count(pit, i, ps->channels[i].count, 0);
5312 mutex_unlock(&pit->pit_state.lock);
5316 static int kvm_vm_ioctl_get_pit2(struct kvm *kvm, struct kvm_pit_state2 *ps)
5318 mutex_lock(&kvm->arch.vpit->pit_state.lock);
5319 memcpy(ps->channels, &kvm->arch.vpit->pit_state.channels,
5320 sizeof(ps->channels));
5321 ps->flags = kvm->arch.vpit->pit_state.flags;
5322 mutex_unlock(&kvm->arch.vpit->pit_state.lock);
5323 memset(&ps->reserved, 0, sizeof(ps->reserved));
5327 static int kvm_vm_ioctl_set_pit2(struct kvm *kvm, struct kvm_pit_state2 *ps)
5331 u32 prev_legacy, cur_legacy;
5332 struct kvm_pit *pit = kvm->arch.vpit;
5334 mutex_lock(&pit->pit_state.lock);
5335 prev_legacy = pit->pit_state.flags & KVM_PIT_FLAGS_HPET_LEGACY;
5336 cur_legacy = ps->flags & KVM_PIT_FLAGS_HPET_LEGACY;
5337 if (!prev_legacy && cur_legacy)
5339 memcpy(&pit->pit_state.channels, &ps->channels,
5340 sizeof(pit->pit_state.channels));
5341 pit->pit_state.flags = ps->flags;
5342 for (i = 0; i < 3; i++)
5343 kvm_pit_load_count(pit, i, pit->pit_state.channels[i].count,
5345 mutex_unlock(&pit->pit_state.lock);
5349 static int kvm_vm_ioctl_reinject(struct kvm *kvm,
5350 struct kvm_reinject_control *control)
5352 struct kvm_pit *pit = kvm->arch.vpit;
5354 /* pit->pit_state.lock was overloaded to prevent userspace from getting
5355 * an inconsistent state after running multiple KVM_REINJECT_CONTROL
5356 * ioctls in parallel. Use a separate lock if that ioctl isn't rare.
5358 mutex_lock(&pit->pit_state.lock);
5359 kvm_pit_set_reinject(pit, control->pit_reinject);
5360 mutex_unlock(&pit->pit_state.lock);
5365 void kvm_arch_sync_dirty_log(struct kvm *kvm, struct kvm_memory_slot *memslot)
5369 * Flush all CPUs' dirty log buffers to the dirty_bitmap. Called
5370 * before reporting dirty_bitmap to userspace. KVM flushes the buffers
5371 * on all VM-Exits, thus we only need to kick running vCPUs to force a
5374 struct kvm_vcpu *vcpu;
5377 kvm_for_each_vcpu(i, vcpu, kvm)
5378 kvm_vcpu_kick(vcpu);
5381 int kvm_vm_ioctl_irq_line(struct kvm *kvm, struct kvm_irq_level *irq_event,
5384 if (!irqchip_in_kernel(kvm))
5387 irq_event->status = kvm_set_irq(kvm, KVM_USERSPACE_IRQ_SOURCE_ID,
5388 irq_event->irq, irq_event->level,
5393 int kvm_vm_ioctl_enable_cap(struct kvm *kvm,
5394 struct kvm_enable_cap *cap)
5402 case KVM_CAP_DISABLE_QUIRKS:
5403 kvm->arch.disabled_quirks = cap->args[0];
5406 case KVM_CAP_SPLIT_IRQCHIP: {
5407 mutex_lock(&kvm->lock);
5409 if (cap->args[0] > MAX_NR_RESERVED_IOAPIC_PINS)
5410 goto split_irqchip_unlock;
5412 if (irqchip_in_kernel(kvm))
5413 goto split_irqchip_unlock;
5414 if (kvm->created_vcpus)
5415 goto split_irqchip_unlock;
5416 r = kvm_setup_empty_irq_routing(kvm);
5418 goto split_irqchip_unlock;
5419 /* Pairs with irqchip_in_kernel. */
5421 kvm->arch.irqchip_mode = KVM_IRQCHIP_SPLIT;
5422 kvm->arch.nr_reserved_ioapic_pins = cap->args[0];
5424 split_irqchip_unlock:
5425 mutex_unlock(&kvm->lock);
5428 case KVM_CAP_X2APIC_API:
5430 if (cap->args[0] & ~KVM_X2APIC_API_VALID_FLAGS)
5433 if (cap->args[0] & KVM_X2APIC_API_USE_32BIT_IDS)
5434 kvm->arch.x2apic_format = true;
5435 if (cap->args[0] & KVM_X2APIC_API_DISABLE_BROADCAST_QUIRK)
5436 kvm->arch.x2apic_broadcast_quirk_disabled = true;
5440 case KVM_CAP_X86_DISABLE_EXITS:
5442 if (cap->args[0] & ~KVM_X86_DISABLE_VALID_EXITS)
5445 if ((cap->args[0] & KVM_X86_DISABLE_EXITS_MWAIT) &&
5446 kvm_can_mwait_in_guest())
5447 kvm->arch.mwait_in_guest = true;
5448 if (cap->args[0] & KVM_X86_DISABLE_EXITS_HLT)
5449 kvm->arch.hlt_in_guest = true;
5450 if (cap->args[0] & KVM_X86_DISABLE_EXITS_PAUSE)
5451 kvm->arch.pause_in_guest = true;
5452 if (cap->args[0] & KVM_X86_DISABLE_EXITS_CSTATE)
5453 kvm->arch.cstate_in_guest = true;
5456 case KVM_CAP_MSR_PLATFORM_INFO:
5457 kvm->arch.guest_can_read_msr_platform_info = cap->args[0];
5460 case KVM_CAP_EXCEPTION_PAYLOAD:
5461 kvm->arch.exception_payload_enabled = cap->args[0];
5464 case KVM_CAP_X86_USER_SPACE_MSR:
5465 kvm->arch.user_space_msr_mask = cap->args[0];
5468 case KVM_CAP_X86_BUS_LOCK_EXIT:
5470 if (cap->args[0] & ~KVM_BUS_LOCK_DETECTION_VALID_MODE)
5473 if ((cap->args[0] & KVM_BUS_LOCK_DETECTION_OFF) &&
5474 (cap->args[0] & KVM_BUS_LOCK_DETECTION_EXIT))
5477 if (kvm_has_bus_lock_exit &&
5478 cap->args[0] & KVM_BUS_LOCK_DETECTION_EXIT)
5479 kvm->arch.bus_lock_detection_enabled = true;
5482 #ifdef CONFIG_X86_SGX_KVM
5483 case KVM_CAP_SGX_ATTRIBUTE: {
5484 unsigned long allowed_attributes = 0;
5486 r = sgx_set_attribute(&allowed_attributes, cap->args[0]);
5490 /* KVM only supports the PROVISIONKEY privileged attribute. */
5491 if ((allowed_attributes & SGX_ATTR_PROVISIONKEY) &&
5492 !(allowed_attributes & ~SGX_ATTR_PROVISIONKEY))
5493 kvm->arch.sgx_provisioning_allowed = true;
5499 case KVM_CAP_VM_COPY_ENC_CONTEXT_FROM:
5501 if (kvm_x86_ops.vm_copy_enc_context_from)
5502 r = kvm_x86_ops.vm_copy_enc_context_from(kvm, cap->args[0]);
5511 static struct kvm_x86_msr_filter *kvm_alloc_msr_filter(bool default_allow)
5513 struct kvm_x86_msr_filter *msr_filter;
5515 msr_filter = kzalloc(sizeof(*msr_filter), GFP_KERNEL_ACCOUNT);
5519 msr_filter->default_allow = default_allow;
5523 static void kvm_free_msr_filter(struct kvm_x86_msr_filter *msr_filter)
5530 for (i = 0; i < msr_filter->count; i++)
5531 kfree(msr_filter->ranges[i].bitmap);
5536 static int kvm_add_msr_filter(struct kvm_x86_msr_filter *msr_filter,
5537 struct kvm_msr_filter_range *user_range)
5539 unsigned long *bitmap = NULL;
5542 if (!user_range->nmsrs)
5545 if (user_range->flags & ~(KVM_MSR_FILTER_READ | KVM_MSR_FILTER_WRITE))
5548 if (!user_range->flags)
5551 bitmap_size = BITS_TO_LONGS(user_range->nmsrs) * sizeof(long);
5552 if (!bitmap_size || bitmap_size > KVM_MSR_FILTER_MAX_BITMAP_SIZE)
5555 bitmap = memdup_user((__user u8*)user_range->bitmap, bitmap_size);
5557 return PTR_ERR(bitmap);
5559 msr_filter->ranges[msr_filter->count] = (struct msr_bitmap_range) {
5560 .flags = user_range->flags,
5561 .base = user_range->base,
5562 .nmsrs = user_range->nmsrs,
5566 msr_filter->count++;
5570 static int kvm_vm_ioctl_set_msr_filter(struct kvm *kvm, void __user *argp)
5572 struct kvm_msr_filter __user *user_msr_filter = argp;
5573 struct kvm_x86_msr_filter *new_filter, *old_filter;
5574 struct kvm_msr_filter filter;
5580 if (copy_from_user(&filter, user_msr_filter, sizeof(filter)))
5583 for (i = 0; i < ARRAY_SIZE(filter.ranges); i++)
5584 empty &= !filter.ranges[i].nmsrs;
5586 default_allow = !(filter.flags & KVM_MSR_FILTER_DEFAULT_DENY);
5587 if (empty && !default_allow)
5590 new_filter = kvm_alloc_msr_filter(default_allow);
5594 for (i = 0; i < ARRAY_SIZE(filter.ranges); i++) {
5595 r = kvm_add_msr_filter(new_filter, &filter.ranges[i]);
5597 kvm_free_msr_filter(new_filter);
5602 mutex_lock(&kvm->lock);
5604 /* The per-VM filter is protected by kvm->lock... */
5605 old_filter = srcu_dereference_check(kvm->arch.msr_filter, &kvm->srcu, 1);
5607 rcu_assign_pointer(kvm->arch.msr_filter, new_filter);
5608 synchronize_srcu(&kvm->srcu);
5610 kvm_free_msr_filter(old_filter);
5612 kvm_make_all_cpus_request(kvm, KVM_REQ_MSR_FILTER_CHANGED);
5613 mutex_unlock(&kvm->lock);
5618 long kvm_arch_vm_ioctl(struct file *filp,
5619 unsigned int ioctl, unsigned long arg)
5621 struct kvm *kvm = filp->private_data;
5622 void __user *argp = (void __user *)arg;
5625 * This union makes it completely explicit to gcc-3.x
5626 * that these two variables' stack usage should be
5627 * combined, not added together.
5630 struct kvm_pit_state ps;
5631 struct kvm_pit_state2 ps2;
5632 struct kvm_pit_config pit_config;
5636 case KVM_SET_TSS_ADDR:
5637 r = kvm_vm_ioctl_set_tss_addr(kvm, arg);
5639 case KVM_SET_IDENTITY_MAP_ADDR: {
5642 mutex_lock(&kvm->lock);
5644 if (kvm->created_vcpus)
5645 goto set_identity_unlock;
5647 if (copy_from_user(&ident_addr, argp, sizeof(ident_addr)))
5648 goto set_identity_unlock;
5649 r = kvm_vm_ioctl_set_identity_map_addr(kvm, ident_addr);
5650 set_identity_unlock:
5651 mutex_unlock(&kvm->lock);
5654 case KVM_SET_NR_MMU_PAGES:
5655 r = kvm_vm_ioctl_set_nr_mmu_pages(kvm, arg);
5657 case KVM_GET_NR_MMU_PAGES:
5658 r = kvm_vm_ioctl_get_nr_mmu_pages(kvm);
5660 case KVM_CREATE_IRQCHIP: {
5661 mutex_lock(&kvm->lock);
5664 if (irqchip_in_kernel(kvm))
5665 goto create_irqchip_unlock;
5668 if (kvm->created_vcpus)
5669 goto create_irqchip_unlock;
5671 r = kvm_pic_init(kvm);
5673 goto create_irqchip_unlock;
5675 r = kvm_ioapic_init(kvm);
5677 kvm_pic_destroy(kvm);
5678 goto create_irqchip_unlock;
5681 r = kvm_setup_default_irq_routing(kvm);
5683 kvm_ioapic_destroy(kvm);
5684 kvm_pic_destroy(kvm);
5685 goto create_irqchip_unlock;
5687 /* Write kvm->irq_routing before enabling irqchip_in_kernel. */
5689 kvm->arch.irqchip_mode = KVM_IRQCHIP_KERNEL;
5690 create_irqchip_unlock:
5691 mutex_unlock(&kvm->lock);
5694 case KVM_CREATE_PIT:
5695 u.pit_config.flags = KVM_PIT_SPEAKER_DUMMY;
5697 case KVM_CREATE_PIT2:
5699 if (copy_from_user(&u.pit_config, argp,
5700 sizeof(struct kvm_pit_config)))
5703 mutex_lock(&kvm->lock);
5706 goto create_pit_unlock;
5708 kvm->arch.vpit = kvm_create_pit(kvm, u.pit_config.flags);
5712 mutex_unlock(&kvm->lock);
5714 case KVM_GET_IRQCHIP: {
5715 /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
5716 struct kvm_irqchip *chip;
5718 chip = memdup_user(argp, sizeof(*chip));
5725 if (!irqchip_kernel(kvm))
5726 goto get_irqchip_out;
5727 r = kvm_vm_ioctl_get_irqchip(kvm, chip);
5729 goto get_irqchip_out;
5731 if (copy_to_user(argp, chip, sizeof(*chip)))
5732 goto get_irqchip_out;
5738 case KVM_SET_IRQCHIP: {
5739 /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
5740 struct kvm_irqchip *chip;
5742 chip = memdup_user(argp, sizeof(*chip));
5749 if (!irqchip_kernel(kvm))
5750 goto set_irqchip_out;
5751 r = kvm_vm_ioctl_set_irqchip(kvm, chip);
5758 if (copy_from_user(&u.ps, argp, sizeof(struct kvm_pit_state)))
5761 if (!kvm->arch.vpit)
5763 r = kvm_vm_ioctl_get_pit(kvm, &u.ps);
5767 if (copy_to_user(argp, &u.ps, sizeof(struct kvm_pit_state)))
5774 if (copy_from_user(&u.ps, argp, sizeof(u.ps)))
5776 mutex_lock(&kvm->lock);
5778 if (!kvm->arch.vpit)
5780 r = kvm_vm_ioctl_set_pit(kvm, &u.ps);
5782 mutex_unlock(&kvm->lock);
5785 case KVM_GET_PIT2: {
5787 if (!kvm->arch.vpit)
5789 r = kvm_vm_ioctl_get_pit2(kvm, &u.ps2);
5793 if (copy_to_user(argp, &u.ps2, sizeof(u.ps2)))
5798 case KVM_SET_PIT2: {
5800 if (copy_from_user(&u.ps2, argp, sizeof(u.ps2)))
5802 mutex_lock(&kvm->lock);
5804 if (!kvm->arch.vpit)
5806 r = kvm_vm_ioctl_set_pit2(kvm, &u.ps2);
5808 mutex_unlock(&kvm->lock);
5811 case KVM_REINJECT_CONTROL: {
5812 struct kvm_reinject_control control;
5814 if (copy_from_user(&control, argp, sizeof(control)))
5817 if (!kvm->arch.vpit)
5819 r = kvm_vm_ioctl_reinject(kvm, &control);
5822 case KVM_SET_BOOT_CPU_ID:
5824 mutex_lock(&kvm->lock);
5825 if (kvm->created_vcpus)
5828 kvm->arch.bsp_vcpu_id = arg;
5829 mutex_unlock(&kvm->lock);
5831 #ifdef CONFIG_KVM_XEN
5832 case KVM_XEN_HVM_CONFIG: {
5833 struct kvm_xen_hvm_config xhc;
5835 if (copy_from_user(&xhc, argp, sizeof(xhc)))
5837 r = kvm_xen_hvm_config(kvm, &xhc);
5840 case KVM_XEN_HVM_GET_ATTR: {
5841 struct kvm_xen_hvm_attr xha;
5844 if (copy_from_user(&xha, argp, sizeof(xha)))
5846 r = kvm_xen_hvm_get_attr(kvm, &xha);
5847 if (!r && copy_to_user(argp, &xha, sizeof(xha)))
5851 case KVM_XEN_HVM_SET_ATTR: {
5852 struct kvm_xen_hvm_attr xha;
5855 if (copy_from_user(&xha, argp, sizeof(xha)))
5857 r = kvm_xen_hvm_set_attr(kvm, &xha);
5861 case KVM_SET_CLOCK: {
5862 struct kvm_arch *ka = &kvm->arch;
5863 struct kvm_clock_data user_ns;
5867 if (copy_from_user(&user_ns, argp, sizeof(user_ns)))
5876 * TODO: userspace has to take care of races with VCPU_RUN, so
5877 * kvm_gen_update_masterclock() can be cut down to locked
5878 * pvclock_update_vm_gtod_copy().
5880 kvm_gen_update_masterclock(kvm);
5883 * This pairs with kvm_guest_time_update(): when masterclock is
5884 * in use, we use master_kernel_ns + kvmclock_offset to set
5885 * unsigned 'system_time' so if we use get_kvmclock_ns() (which
5886 * is slightly ahead) here we risk going negative on unsigned
5887 * 'system_time' when 'user_ns.clock' is very small.
5889 spin_lock_irq(&ka->pvclock_gtod_sync_lock);
5890 if (kvm->arch.use_master_clock)
5891 now_ns = ka->master_kernel_ns;
5893 now_ns = get_kvmclock_base_ns();
5894 ka->kvmclock_offset = user_ns.clock - now_ns;
5895 spin_unlock_irq(&ka->pvclock_gtod_sync_lock);
5897 kvm_make_all_cpus_request(kvm, KVM_REQ_CLOCK_UPDATE);
5900 case KVM_GET_CLOCK: {
5901 struct kvm_clock_data user_ns;
5904 now_ns = get_kvmclock_ns(kvm);
5905 user_ns.clock = now_ns;
5906 user_ns.flags = kvm->arch.use_master_clock ? KVM_CLOCK_TSC_STABLE : 0;
5907 memset(&user_ns.pad, 0, sizeof(user_ns.pad));
5910 if (copy_to_user(argp, &user_ns, sizeof(user_ns)))
5915 case KVM_MEMORY_ENCRYPT_OP: {
5917 if (kvm_x86_ops.mem_enc_op)
5918 r = static_call(kvm_x86_mem_enc_op)(kvm, argp);
5921 case KVM_MEMORY_ENCRYPT_REG_REGION: {
5922 struct kvm_enc_region region;
5925 if (copy_from_user(®ion, argp, sizeof(region)))
5929 if (kvm_x86_ops.mem_enc_reg_region)
5930 r = static_call(kvm_x86_mem_enc_reg_region)(kvm, ®ion);
5933 case KVM_MEMORY_ENCRYPT_UNREG_REGION: {
5934 struct kvm_enc_region region;
5937 if (copy_from_user(®ion, argp, sizeof(region)))
5941 if (kvm_x86_ops.mem_enc_unreg_region)
5942 r = static_call(kvm_x86_mem_enc_unreg_region)(kvm, ®ion);
5945 case KVM_HYPERV_EVENTFD: {
5946 struct kvm_hyperv_eventfd hvevfd;
5949 if (copy_from_user(&hvevfd, argp, sizeof(hvevfd)))
5951 r = kvm_vm_ioctl_hv_eventfd(kvm, &hvevfd);
5954 case KVM_SET_PMU_EVENT_FILTER:
5955 r = kvm_vm_ioctl_set_pmu_event_filter(kvm, argp);
5957 case KVM_X86_SET_MSR_FILTER:
5958 r = kvm_vm_ioctl_set_msr_filter(kvm, argp);
5967 static void kvm_init_msr_list(void)
5969 struct x86_pmu_capability x86_pmu;
5973 BUILD_BUG_ON_MSG(INTEL_PMC_MAX_FIXED != 4,
5974 "Please update the fixed PMCs in msrs_to_saved_all[]");
5976 perf_get_x86_pmu_capability(&x86_pmu);
5978 num_msrs_to_save = 0;
5979 num_emulated_msrs = 0;
5980 num_msr_based_features = 0;
5982 for (i = 0; i < ARRAY_SIZE(msrs_to_save_all); i++) {
5983 if (rdmsr_safe(msrs_to_save_all[i], &dummy[0], &dummy[1]) < 0)
5987 * Even MSRs that are valid in the host may not be exposed
5988 * to the guests in some cases.
5990 switch (msrs_to_save_all[i]) {
5991 case MSR_IA32_BNDCFGS:
5992 if (!kvm_mpx_supported())
5996 if (!kvm_cpu_cap_has(X86_FEATURE_RDTSCP) &&
5997 !kvm_cpu_cap_has(X86_FEATURE_RDPID))
6000 case MSR_IA32_UMWAIT_CONTROL:
6001 if (!kvm_cpu_cap_has(X86_FEATURE_WAITPKG))
6004 case MSR_IA32_RTIT_CTL:
6005 case MSR_IA32_RTIT_STATUS:
6006 if (!kvm_cpu_cap_has(X86_FEATURE_INTEL_PT))
6009 case MSR_IA32_RTIT_CR3_MATCH:
6010 if (!kvm_cpu_cap_has(X86_FEATURE_INTEL_PT) ||
6011 !intel_pt_validate_hw_cap(PT_CAP_cr3_filtering))
6014 case MSR_IA32_RTIT_OUTPUT_BASE:
6015 case MSR_IA32_RTIT_OUTPUT_MASK:
6016 if (!kvm_cpu_cap_has(X86_FEATURE_INTEL_PT) ||
6017 (!intel_pt_validate_hw_cap(PT_CAP_topa_output) &&
6018 !intel_pt_validate_hw_cap(PT_CAP_single_range_output)))
6021 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
6022 if (!kvm_cpu_cap_has(X86_FEATURE_INTEL_PT) ||
6023 msrs_to_save_all[i] - MSR_IA32_RTIT_ADDR0_A >=
6024 intel_pt_validate_hw_cap(PT_CAP_num_address_ranges) * 2)
6027 case MSR_ARCH_PERFMON_PERFCTR0 ... MSR_ARCH_PERFMON_PERFCTR0 + 17:
6028 if (msrs_to_save_all[i] - MSR_ARCH_PERFMON_PERFCTR0 >=
6029 min(INTEL_PMC_MAX_GENERIC, x86_pmu.num_counters_gp))
6032 case MSR_ARCH_PERFMON_EVENTSEL0 ... MSR_ARCH_PERFMON_EVENTSEL0 + 17:
6033 if (msrs_to_save_all[i] - MSR_ARCH_PERFMON_EVENTSEL0 >=
6034 min(INTEL_PMC_MAX_GENERIC, x86_pmu.num_counters_gp))
6041 msrs_to_save[num_msrs_to_save++] = msrs_to_save_all[i];
6044 for (i = 0; i < ARRAY_SIZE(emulated_msrs_all); i++) {
6045 if (!static_call(kvm_x86_has_emulated_msr)(NULL, emulated_msrs_all[i]))
6048 emulated_msrs[num_emulated_msrs++] = emulated_msrs_all[i];
6051 for (i = 0; i < ARRAY_SIZE(msr_based_features_all); i++) {
6052 struct kvm_msr_entry msr;
6054 msr.index = msr_based_features_all[i];
6055 if (kvm_get_msr_feature(&msr))
6058 msr_based_features[num_msr_based_features++] = msr_based_features_all[i];
6062 static int vcpu_mmio_write(struct kvm_vcpu *vcpu, gpa_t addr, int len,
6070 if (!(lapic_in_kernel(vcpu) &&
6071 !kvm_iodevice_write(vcpu, &vcpu->arch.apic->dev, addr, n, v))
6072 && kvm_io_bus_write(vcpu, KVM_MMIO_BUS, addr, n, v))
6083 static int vcpu_mmio_read(struct kvm_vcpu *vcpu, gpa_t addr, int len, void *v)
6090 if (!(lapic_in_kernel(vcpu) &&
6091 !kvm_iodevice_read(vcpu, &vcpu->arch.apic->dev,
6093 && kvm_io_bus_read(vcpu, KVM_MMIO_BUS, addr, n, v))
6095 trace_kvm_mmio(KVM_TRACE_MMIO_READ, n, addr, v);
6105 static void kvm_set_segment(struct kvm_vcpu *vcpu,
6106 struct kvm_segment *var, int seg)
6108 static_call(kvm_x86_set_segment)(vcpu, var, seg);
6111 void kvm_get_segment(struct kvm_vcpu *vcpu,
6112 struct kvm_segment *var, int seg)
6114 static_call(kvm_x86_get_segment)(vcpu, var, seg);
6117 gpa_t translate_nested_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
6118 struct x86_exception *exception)
6122 BUG_ON(!mmu_is_nested(vcpu));
6124 /* NPT walks are always user-walks */
6125 access |= PFERR_USER_MASK;
6126 t_gpa = vcpu->arch.mmu->gva_to_gpa(vcpu, gpa, access, exception);
6131 gpa_t kvm_mmu_gva_to_gpa_read(struct kvm_vcpu *vcpu, gva_t gva,
6132 struct x86_exception *exception)
6134 u32 access = (static_call(kvm_x86_get_cpl)(vcpu) == 3) ? PFERR_USER_MASK : 0;
6135 return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
6137 EXPORT_SYMBOL_GPL(kvm_mmu_gva_to_gpa_read);
6139 gpa_t kvm_mmu_gva_to_gpa_fetch(struct kvm_vcpu *vcpu, gva_t gva,
6140 struct x86_exception *exception)
6142 u32 access = (static_call(kvm_x86_get_cpl)(vcpu) == 3) ? PFERR_USER_MASK : 0;
6143 access |= PFERR_FETCH_MASK;
6144 return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
6147 gpa_t kvm_mmu_gva_to_gpa_write(struct kvm_vcpu *vcpu, gva_t gva,
6148 struct x86_exception *exception)
6150 u32 access = (static_call(kvm_x86_get_cpl)(vcpu) == 3) ? PFERR_USER_MASK : 0;
6151 access |= PFERR_WRITE_MASK;
6152 return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
6154 EXPORT_SYMBOL_GPL(kvm_mmu_gva_to_gpa_write);
6156 /* uses this to access any guest's mapped memory without checking CPL */
6157 gpa_t kvm_mmu_gva_to_gpa_system(struct kvm_vcpu *vcpu, gva_t gva,
6158 struct x86_exception *exception)
6160 return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, 0, exception);
6163 static int kvm_read_guest_virt_helper(gva_t addr, void *val, unsigned int bytes,
6164 struct kvm_vcpu *vcpu, u32 access,
6165 struct x86_exception *exception)
6168 int r = X86EMUL_CONTINUE;
6171 gpa_t gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, addr, access,
6173 unsigned offset = addr & (PAGE_SIZE-1);
6174 unsigned toread = min(bytes, (unsigned)PAGE_SIZE - offset);
6177 if (gpa == UNMAPPED_GVA)
6178 return X86EMUL_PROPAGATE_FAULT;
6179 ret = kvm_vcpu_read_guest_page(vcpu, gpa >> PAGE_SHIFT, data,
6182 r = X86EMUL_IO_NEEDED;
6194 /* used for instruction fetching */
6195 static int kvm_fetch_guest_virt(struct x86_emulate_ctxt *ctxt,
6196 gva_t addr, void *val, unsigned int bytes,
6197 struct x86_exception *exception)
6199 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
6200 u32 access = (static_call(kvm_x86_get_cpl)(vcpu) == 3) ? PFERR_USER_MASK : 0;
6204 /* Inline kvm_read_guest_virt_helper for speed. */
6205 gpa_t gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, addr, access|PFERR_FETCH_MASK,
6207 if (unlikely(gpa == UNMAPPED_GVA))
6208 return X86EMUL_PROPAGATE_FAULT;
6210 offset = addr & (PAGE_SIZE-1);
6211 if (WARN_ON(offset + bytes > PAGE_SIZE))
6212 bytes = (unsigned)PAGE_SIZE - offset;
6213 ret = kvm_vcpu_read_guest_page(vcpu, gpa >> PAGE_SHIFT, val,
6215 if (unlikely(ret < 0))
6216 return X86EMUL_IO_NEEDED;
6218 return X86EMUL_CONTINUE;
6221 int kvm_read_guest_virt(struct kvm_vcpu *vcpu,
6222 gva_t addr, void *val, unsigned int bytes,
6223 struct x86_exception *exception)
6225 u32 access = (static_call(kvm_x86_get_cpl)(vcpu) == 3) ? PFERR_USER_MASK : 0;
6228 * FIXME: this should call handle_emulation_failure if X86EMUL_IO_NEEDED
6229 * is returned, but our callers are not ready for that and they blindly
6230 * call kvm_inject_page_fault. Ensure that they at least do not leak
6231 * uninitialized kernel stack memory into cr2 and error code.
6233 memset(exception, 0, sizeof(*exception));
6234 return kvm_read_guest_virt_helper(addr, val, bytes, vcpu, access,
6237 EXPORT_SYMBOL_GPL(kvm_read_guest_virt);
6239 static int emulator_read_std(struct x86_emulate_ctxt *ctxt,
6240 gva_t addr, void *val, unsigned int bytes,
6241 struct x86_exception *exception, bool system)
6243 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
6246 if (!system && static_call(kvm_x86_get_cpl)(vcpu) == 3)
6247 access |= PFERR_USER_MASK;
6249 return kvm_read_guest_virt_helper(addr, val, bytes, vcpu, access, exception);
6252 static int kvm_read_guest_phys_system(struct x86_emulate_ctxt *ctxt,
6253 unsigned long addr, void *val, unsigned int bytes)
6255 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
6256 int r = kvm_vcpu_read_guest(vcpu, addr, val, bytes);
6258 return r < 0 ? X86EMUL_IO_NEEDED : X86EMUL_CONTINUE;
6261 static int kvm_write_guest_virt_helper(gva_t addr, void *val, unsigned int bytes,
6262 struct kvm_vcpu *vcpu, u32 access,
6263 struct x86_exception *exception)
6266 int r = X86EMUL_CONTINUE;
6269 gpa_t gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, addr,
6272 unsigned offset = addr & (PAGE_SIZE-1);
6273 unsigned towrite = min(bytes, (unsigned)PAGE_SIZE - offset);
6276 if (gpa == UNMAPPED_GVA)
6277 return X86EMUL_PROPAGATE_FAULT;
6278 ret = kvm_vcpu_write_guest(vcpu, gpa, data, towrite);
6280 r = X86EMUL_IO_NEEDED;
6292 static int emulator_write_std(struct x86_emulate_ctxt *ctxt, gva_t addr, void *val,
6293 unsigned int bytes, struct x86_exception *exception,
6296 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
6297 u32 access = PFERR_WRITE_MASK;
6299 if (!system && static_call(kvm_x86_get_cpl)(vcpu) == 3)
6300 access |= PFERR_USER_MASK;
6302 return kvm_write_guest_virt_helper(addr, val, bytes, vcpu,
6306 int kvm_write_guest_virt_system(struct kvm_vcpu *vcpu, gva_t addr, void *val,
6307 unsigned int bytes, struct x86_exception *exception)
6309 /* kvm_write_guest_virt_system can pull in tons of pages. */
6310 vcpu->arch.l1tf_flush_l1d = true;
6312 return kvm_write_guest_virt_helper(addr, val, bytes, vcpu,
6313 PFERR_WRITE_MASK, exception);
6315 EXPORT_SYMBOL_GPL(kvm_write_guest_virt_system);
6317 int handle_ud(struct kvm_vcpu *vcpu)
6319 static const char kvm_emulate_prefix[] = { __KVM_EMULATE_PREFIX };
6320 int emul_type = EMULTYPE_TRAP_UD;
6321 char sig[5]; /* ud2; .ascii "kvm" */
6322 struct x86_exception e;
6324 if (unlikely(!static_call(kvm_x86_can_emulate_instruction)(vcpu, NULL, 0)))
6327 if (force_emulation_prefix &&
6328 kvm_read_guest_virt(vcpu, kvm_get_linear_rip(vcpu),
6329 sig, sizeof(sig), &e) == 0 &&
6330 memcmp(sig, kvm_emulate_prefix, sizeof(sig)) == 0) {
6331 kvm_rip_write(vcpu, kvm_rip_read(vcpu) + sizeof(sig));
6332 emul_type = EMULTYPE_TRAP_UD_FORCED;
6335 return kvm_emulate_instruction(vcpu, emul_type);
6337 EXPORT_SYMBOL_GPL(handle_ud);
6339 static int vcpu_is_mmio_gpa(struct kvm_vcpu *vcpu, unsigned long gva,
6340 gpa_t gpa, bool write)
6342 /* For APIC access vmexit */
6343 if ((gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
6346 if (vcpu_match_mmio_gpa(vcpu, gpa)) {
6347 trace_vcpu_match_mmio(gva, gpa, write, true);
6354 static int vcpu_mmio_gva_to_gpa(struct kvm_vcpu *vcpu, unsigned long gva,
6355 gpa_t *gpa, struct x86_exception *exception,
6358 u32 access = ((static_call(kvm_x86_get_cpl)(vcpu) == 3) ? PFERR_USER_MASK : 0)
6359 | (write ? PFERR_WRITE_MASK : 0);
6362 * currently PKRU is only applied to ept enabled guest so
6363 * there is no pkey in EPT page table for L1 guest or EPT
6364 * shadow page table for L2 guest.
6366 if (vcpu_match_mmio_gva(vcpu, gva)
6367 && !permission_fault(vcpu, vcpu->arch.walk_mmu,
6368 vcpu->arch.mmio_access, 0, access)) {
6369 *gpa = vcpu->arch.mmio_gfn << PAGE_SHIFT |
6370 (gva & (PAGE_SIZE - 1));
6371 trace_vcpu_match_mmio(gva, *gpa, write, false);
6375 *gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
6377 if (*gpa == UNMAPPED_GVA)
6380 return vcpu_is_mmio_gpa(vcpu, gva, *gpa, write);
6383 int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
6384 const void *val, int bytes)
6388 ret = kvm_vcpu_write_guest(vcpu, gpa, val, bytes);
6391 kvm_page_track_write(vcpu, gpa, val, bytes);
6395 struct read_write_emulator_ops {
6396 int (*read_write_prepare)(struct kvm_vcpu *vcpu, void *val,
6398 int (*read_write_emulate)(struct kvm_vcpu *vcpu, gpa_t gpa,
6399 void *val, int bytes);
6400 int (*read_write_mmio)(struct kvm_vcpu *vcpu, gpa_t gpa,
6401 int bytes, void *val);
6402 int (*read_write_exit_mmio)(struct kvm_vcpu *vcpu, gpa_t gpa,
6403 void *val, int bytes);
6407 static int read_prepare(struct kvm_vcpu *vcpu, void *val, int bytes)
6409 if (vcpu->mmio_read_completed) {
6410 trace_kvm_mmio(KVM_TRACE_MMIO_READ, bytes,
6411 vcpu->mmio_fragments[0].gpa, val);
6412 vcpu->mmio_read_completed = 0;
6419 static int read_emulate(struct kvm_vcpu *vcpu, gpa_t gpa,
6420 void *val, int bytes)
6422 return !kvm_vcpu_read_guest(vcpu, gpa, val, bytes);
6425 static int write_emulate(struct kvm_vcpu *vcpu, gpa_t gpa,
6426 void *val, int bytes)
6428 return emulator_write_phys(vcpu, gpa, val, bytes);
6431 static int write_mmio(struct kvm_vcpu *vcpu, gpa_t gpa, int bytes, void *val)
6433 trace_kvm_mmio(KVM_TRACE_MMIO_WRITE, bytes, gpa, val);
6434 return vcpu_mmio_write(vcpu, gpa, bytes, val);
6437 static int read_exit_mmio(struct kvm_vcpu *vcpu, gpa_t gpa,
6438 void *val, int bytes)
6440 trace_kvm_mmio(KVM_TRACE_MMIO_READ_UNSATISFIED, bytes, gpa, NULL);
6441 return X86EMUL_IO_NEEDED;
6444 static int write_exit_mmio(struct kvm_vcpu *vcpu, gpa_t gpa,
6445 void *val, int bytes)
6447 struct kvm_mmio_fragment *frag = &vcpu->mmio_fragments[0];
6449 memcpy(vcpu->run->mmio.data, frag->data, min(8u, frag->len));
6450 return X86EMUL_CONTINUE;
6453 static const struct read_write_emulator_ops read_emultor = {
6454 .read_write_prepare = read_prepare,
6455 .read_write_emulate = read_emulate,
6456 .read_write_mmio = vcpu_mmio_read,
6457 .read_write_exit_mmio = read_exit_mmio,
6460 static const struct read_write_emulator_ops write_emultor = {
6461 .read_write_emulate = write_emulate,
6462 .read_write_mmio = write_mmio,
6463 .read_write_exit_mmio = write_exit_mmio,
6467 static int emulator_read_write_onepage(unsigned long addr, void *val,
6469 struct x86_exception *exception,
6470 struct kvm_vcpu *vcpu,
6471 const struct read_write_emulator_ops *ops)
6475 bool write = ops->write;
6476 struct kvm_mmio_fragment *frag;
6477 struct x86_emulate_ctxt *ctxt = vcpu->arch.emulate_ctxt;
6480 * If the exit was due to a NPF we may already have a GPA.
6481 * If the GPA is present, use it to avoid the GVA to GPA table walk.
6482 * Note, this cannot be used on string operations since string
6483 * operation using rep will only have the initial GPA from the NPF
6486 if (ctxt->gpa_available && emulator_can_use_gpa(ctxt) &&
6487 (addr & ~PAGE_MASK) == (ctxt->gpa_val & ~PAGE_MASK)) {
6488 gpa = ctxt->gpa_val;
6489 ret = vcpu_is_mmio_gpa(vcpu, addr, gpa, write);
6491 ret = vcpu_mmio_gva_to_gpa(vcpu, addr, &gpa, exception, write);
6493 return X86EMUL_PROPAGATE_FAULT;
6496 if (!ret && ops->read_write_emulate(vcpu, gpa, val, bytes))
6497 return X86EMUL_CONTINUE;
6500 * Is this MMIO handled locally?
6502 handled = ops->read_write_mmio(vcpu, gpa, bytes, val);
6503 if (handled == bytes)
6504 return X86EMUL_CONTINUE;
6510 WARN_ON(vcpu->mmio_nr_fragments >= KVM_MAX_MMIO_FRAGMENTS);
6511 frag = &vcpu->mmio_fragments[vcpu->mmio_nr_fragments++];
6515 return X86EMUL_CONTINUE;
6518 static int emulator_read_write(struct x86_emulate_ctxt *ctxt,
6520 void *val, unsigned int bytes,
6521 struct x86_exception *exception,
6522 const struct read_write_emulator_ops *ops)
6524 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
6528 if (ops->read_write_prepare &&
6529 ops->read_write_prepare(vcpu, val, bytes))
6530 return X86EMUL_CONTINUE;
6532 vcpu->mmio_nr_fragments = 0;
6534 /* Crossing a page boundary? */
6535 if (((addr + bytes - 1) ^ addr) & PAGE_MASK) {
6538 now = -addr & ~PAGE_MASK;
6539 rc = emulator_read_write_onepage(addr, val, now, exception,
6542 if (rc != X86EMUL_CONTINUE)
6545 if (ctxt->mode != X86EMUL_MODE_PROT64)
6551 rc = emulator_read_write_onepage(addr, val, bytes, exception,
6553 if (rc != X86EMUL_CONTINUE)
6556 if (!vcpu->mmio_nr_fragments)
6559 gpa = vcpu->mmio_fragments[0].gpa;
6561 vcpu->mmio_needed = 1;
6562 vcpu->mmio_cur_fragment = 0;
6564 vcpu->run->mmio.len = min(8u, vcpu->mmio_fragments[0].len);
6565 vcpu->run->mmio.is_write = vcpu->mmio_is_write = ops->write;
6566 vcpu->run->exit_reason = KVM_EXIT_MMIO;
6567 vcpu->run->mmio.phys_addr = gpa;
6569 return ops->read_write_exit_mmio(vcpu, gpa, val, bytes);
6572 static int emulator_read_emulated(struct x86_emulate_ctxt *ctxt,
6576 struct x86_exception *exception)
6578 return emulator_read_write(ctxt, addr, val, bytes,
6579 exception, &read_emultor);
6582 static int emulator_write_emulated(struct x86_emulate_ctxt *ctxt,
6586 struct x86_exception *exception)
6588 return emulator_read_write(ctxt, addr, (void *)val, bytes,
6589 exception, &write_emultor);
6592 #define CMPXCHG_TYPE(t, ptr, old, new) \
6593 (cmpxchg((t *)(ptr), *(t *)(old), *(t *)(new)) == *(t *)(old))
6595 #ifdef CONFIG_X86_64
6596 # define CMPXCHG64(ptr, old, new) CMPXCHG_TYPE(u64, ptr, old, new)
6598 # define CMPXCHG64(ptr, old, new) \
6599 (cmpxchg64((u64 *)(ptr), *(u64 *)(old), *(u64 *)(new)) == *(u64 *)(old))
6602 static int emulator_cmpxchg_emulated(struct x86_emulate_ctxt *ctxt,
6607 struct x86_exception *exception)
6609 struct kvm_host_map map;
6610 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
6616 /* guests cmpxchg8b have to be emulated atomically */
6617 if (bytes > 8 || (bytes & (bytes - 1)))
6620 gpa = kvm_mmu_gva_to_gpa_write(vcpu, addr, NULL);
6622 if (gpa == UNMAPPED_GVA ||
6623 (gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
6627 * Emulate the atomic as a straight write to avoid #AC if SLD is
6628 * enabled in the host and the access splits a cache line.
6630 if (boot_cpu_has(X86_FEATURE_SPLIT_LOCK_DETECT))
6631 page_line_mask = ~(cache_line_size() - 1);
6633 page_line_mask = PAGE_MASK;
6635 if (((gpa + bytes - 1) & page_line_mask) != (gpa & page_line_mask))
6638 if (kvm_vcpu_map(vcpu, gpa_to_gfn(gpa), &map))
6641 kaddr = map.hva + offset_in_page(gpa);
6645 exchanged = CMPXCHG_TYPE(u8, kaddr, old, new);
6648 exchanged = CMPXCHG_TYPE(u16, kaddr, old, new);
6651 exchanged = CMPXCHG_TYPE(u32, kaddr, old, new);
6654 exchanged = CMPXCHG64(kaddr, old, new);
6660 kvm_vcpu_unmap(vcpu, &map, true);
6663 return X86EMUL_CMPXCHG_FAILED;
6665 kvm_page_track_write(vcpu, gpa, new, bytes);
6667 return X86EMUL_CONTINUE;
6670 printk_once(KERN_WARNING "kvm: emulating exchange as write\n");
6672 return emulator_write_emulated(ctxt, addr, new, bytes, exception);
6675 static int kernel_pio(struct kvm_vcpu *vcpu, void *pd)
6679 for (i = 0; i < vcpu->arch.pio.count; i++) {
6680 if (vcpu->arch.pio.in)
6681 r = kvm_io_bus_read(vcpu, KVM_PIO_BUS, vcpu->arch.pio.port,
6682 vcpu->arch.pio.size, pd);
6684 r = kvm_io_bus_write(vcpu, KVM_PIO_BUS,
6685 vcpu->arch.pio.port, vcpu->arch.pio.size,
6689 pd += vcpu->arch.pio.size;
6694 static int emulator_pio_in_out(struct kvm_vcpu *vcpu, int size,
6695 unsigned short port, void *val,
6696 unsigned int count, bool in)
6698 vcpu->arch.pio.port = port;
6699 vcpu->arch.pio.in = in;
6700 vcpu->arch.pio.count = count;
6701 vcpu->arch.pio.size = size;
6703 if (!kernel_pio(vcpu, vcpu->arch.pio_data)) {
6704 vcpu->arch.pio.count = 0;
6708 vcpu->run->exit_reason = KVM_EXIT_IO;
6709 vcpu->run->io.direction = in ? KVM_EXIT_IO_IN : KVM_EXIT_IO_OUT;
6710 vcpu->run->io.size = size;
6711 vcpu->run->io.data_offset = KVM_PIO_PAGE_OFFSET * PAGE_SIZE;
6712 vcpu->run->io.count = count;
6713 vcpu->run->io.port = port;
6718 static int emulator_pio_in(struct kvm_vcpu *vcpu, int size,
6719 unsigned short port, void *val, unsigned int count)
6723 if (vcpu->arch.pio.count)
6726 memset(vcpu->arch.pio_data, 0, size * count);
6728 ret = emulator_pio_in_out(vcpu, size, port, val, count, true);
6731 memcpy(val, vcpu->arch.pio_data, size * count);
6732 trace_kvm_pio(KVM_PIO_IN, port, size, count, vcpu->arch.pio_data);
6733 vcpu->arch.pio.count = 0;
6740 static int emulator_pio_in_emulated(struct x86_emulate_ctxt *ctxt,
6741 int size, unsigned short port, void *val,
6744 return emulator_pio_in(emul_to_vcpu(ctxt), size, port, val, count);
6748 static int emulator_pio_out(struct kvm_vcpu *vcpu, int size,
6749 unsigned short port, const void *val,
6752 memcpy(vcpu->arch.pio_data, val, size * count);
6753 trace_kvm_pio(KVM_PIO_OUT, port, size, count, vcpu->arch.pio_data);
6754 return emulator_pio_in_out(vcpu, size, port, (void *)val, count, false);
6757 static int emulator_pio_out_emulated(struct x86_emulate_ctxt *ctxt,
6758 int size, unsigned short port,
6759 const void *val, unsigned int count)
6761 return emulator_pio_out(emul_to_vcpu(ctxt), size, port, val, count);
6764 static unsigned long get_segment_base(struct kvm_vcpu *vcpu, int seg)
6766 return static_call(kvm_x86_get_segment_base)(vcpu, seg);
6769 static void emulator_invlpg(struct x86_emulate_ctxt *ctxt, ulong address)
6771 kvm_mmu_invlpg(emul_to_vcpu(ctxt), address);
6774 static int kvm_emulate_wbinvd_noskip(struct kvm_vcpu *vcpu)
6776 if (!need_emulate_wbinvd(vcpu))
6777 return X86EMUL_CONTINUE;
6779 if (static_call(kvm_x86_has_wbinvd_exit)()) {
6780 int cpu = get_cpu();
6782 cpumask_set_cpu(cpu, vcpu->arch.wbinvd_dirty_mask);
6783 on_each_cpu_mask(vcpu->arch.wbinvd_dirty_mask,
6784 wbinvd_ipi, NULL, 1);
6786 cpumask_clear(vcpu->arch.wbinvd_dirty_mask);
6789 return X86EMUL_CONTINUE;
6792 int kvm_emulate_wbinvd(struct kvm_vcpu *vcpu)
6794 kvm_emulate_wbinvd_noskip(vcpu);
6795 return kvm_skip_emulated_instruction(vcpu);
6797 EXPORT_SYMBOL_GPL(kvm_emulate_wbinvd);
6801 static void emulator_wbinvd(struct x86_emulate_ctxt *ctxt)
6803 kvm_emulate_wbinvd_noskip(emul_to_vcpu(ctxt));
6806 static void emulator_get_dr(struct x86_emulate_ctxt *ctxt, int dr,
6807 unsigned long *dest)
6809 kvm_get_dr(emul_to_vcpu(ctxt), dr, dest);
6812 static int emulator_set_dr(struct x86_emulate_ctxt *ctxt, int dr,
6813 unsigned long value)
6816 return kvm_set_dr(emul_to_vcpu(ctxt), dr, value);
6819 static u64 mk_cr_64(u64 curr_cr, u32 new_val)
6821 return (curr_cr & ~((1ULL << 32) - 1)) | new_val;
6824 static unsigned long emulator_get_cr(struct x86_emulate_ctxt *ctxt, int cr)
6826 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
6827 unsigned long value;
6831 value = kvm_read_cr0(vcpu);
6834 value = vcpu->arch.cr2;
6837 value = kvm_read_cr3(vcpu);
6840 value = kvm_read_cr4(vcpu);
6843 value = kvm_get_cr8(vcpu);
6846 kvm_err("%s: unexpected cr %u\n", __func__, cr);
6853 static int emulator_set_cr(struct x86_emulate_ctxt *ctxt, int cr, ulong val)
6855 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
6860 res = kvm_set_cr0(vcpu, mk_cr_64(kvm_read_cr0(vcpu), val));
6863 vcpu->arch.cr2 = val;
6866 res = kvm_set_cr3(vcpu, val);
6869 res = kvm_set_cr4(vcpu, mk_cr_64(kvm_read_cr4(vcpu), val));
6872 res = kvm_set_cr8(vcpu, val);
6875 kvm_err("%s: unexpected cr %u\n", __func__, cr);
6882 static int emulator_get_cpl(struct x86_emulate_ctxt *ctxt)
6884 return static_call(kvm_x86_get_cpl)(emul_to_vcpu(ctxt));
6887 static void emulator_get_gdt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
6889 static_call(kvm_x86_get_gdt)(emul_to_vcpu(ctxt), dt);
6892 static void emulator_get_idt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
6894 static_call(kvm_x86_get_idt)(emul_to_vcpu(ctxt), dt);
6897 static void emulator_set_gdt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
6899 static_call(kvm_x86_set_gdt)(emul_to_vcpu(ctxt), dt);
6902 static void emulator_set_idt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
6904 static_call(kvm_x86_set_idt)(emul_to_vcpu(ctxt), dt);
6907 static unsigned long emulator_get_cached_segment_base(
6908 struct x86_emulate_ctxt *ctxt, int seg)
6910 return get_segment_base(emul_to_vcpu(ctxt), seg);
6913 static bool emulator_get_segment(struct x86_emulate_ctxt *ctxt, u16 *selector,
6914 struct desc_struct *desc, u32 *base3,
6917 struct kvm_segment var;
6919 kvm_get_segment(emul_to_vcpu(ctxt), &var, seg);
6920 *selector = var.selector;
6923 memset(desc, 0, sizeof(*desc));
6931 set_desc_limit(desc, var.limit);
6932 set_desc_base(desc, (unsigned long)var.base);
6933 #ifdef CONFIG_X86_64
6935 *base3 = var.base >> 32;
6937 desc->type = var.type;
6939 desc->dpl = var.dpl;
6940 desc->p = var.present;
6941 desc->avl = var.avl;
6949 static void emulator_set_segment(struct x86_emulate_ctxt *ctxt, u16 selector,
6950 struct desc_struct *desc, u32 base3,
6953 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
6954 struct kvm_segment var;
6956 var.selector = selector;
6957 var.base = get_desc_base(desc);
6958 #ifdef CONFIG_X86_64
6959 var.base |= ((u64)base3) << 32;
6961 var.limit = get_desc_limit(desc);
6963 var.limit = (var.limit << 12) | 0xfff;
6964 var.type = desc->type;
6965 var.dpl = desc->dpl;
6970 var.avl = desc->avl;
6971 var.present = desc->p;
6972 var.unusable = !var.present;
6975 kvm_set_segment(vcpu, &var, seg);
6979 static int emulator_get_msr(struct x86_emulate_ctxt *ctxt,
6980 u32 msr_index, u64 *pdata)
6982 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
6985 r = kvm_get_msr(vcpu, msr_index, pdata);
6987 if (r && kvm_get_msr_user_space(vcpu, msr_index, r)) {
6988 /* Bounce to user space */
6989 return X86EMUL_IO_NEEDED;
6995 static int emulator_set_msr(struct x86_emulate_ctxt *ctxt,
6996 u32 msr_index, u64 data)
6998 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
7001 r = kvm_set_msr(vcpu, msr_index, data);
7003 if (r && kvm_set_msr_user_space(vcpu, msr_index, data, r)) {
7004 /* Bounce to user space */
7005 return X86EMUL_IO_NEEDED;
7011 static u64 emulator_get_smbase(struct x86_emulate_ctxt *ctxt)
7013 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
7015 return vcpu->arch.smbase;
7018 static void emulator_set_smbase(struct x86_emulate_ctxt *ctxt, u64 smbase)
7020 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
7022 vcpu->arch.smbase = smbase;
7025 static int emulator_check_pmc(struct x86_emulate_ctxt *ctxt,
7028 return kvm_pmu_is_valid_rdpmc_ecx(emul_to_vcpu(ctxt), pmc);
7031 static int emulator_read_pmc(struct x86_emulate_ctxt *ctxt,
7032 u32 pmc, u64 *pdata)
7034 return kvm_pmu_rdpmc(emul_to_vcpu(ctxt), pmc, pdata);
7037 static void emulator_halt(struct x86_emulate_ctxt *ctxt)
7039 emul_to_vcpu(ctxt)->arch.halt_request = 1;
7042 static int emulator_intercept(struct x86_emulate_ctxt *ctxt,
7043 struct x86_instruction_info *info,
7044 enum x86_intercept_stage stage)
7046 return static_call(kvm_x86_check_intercept)(emul_to_vcpu(ctxt), info, stage,
7050 static bool emulator_get_cpuid(struct x86_emulate_ctxt *ctxt,
7051 u32 *eax, u32 *ebx, u32 *ecx, u32 *edx,
7054 return kvm_cpuid(emul_to_vcpu(ctxt), eax, ebx, ecx, edx, exact_only);
7057 static bool emulator_guest_has_long_mode(struct x86_emulate_ctxt *ctxt)
7059 return guest_cpuid_has(emul_to_vcpu(ctxt), X86_FEATURE_LM);
7062 static bool emulator_guest_has_movbe(struct x86_emulate_ctxt *ctxt)
7064 return guest_cpuid_has(emul_to_vcpu(ctxt), X86_FEATURE_MOVBE);
7067 static bool emulator_guest_has_fxsr(struct x86_emulate_ctxt *ctxt)
7069 return guest_cpuid_has(emul_to_vcpu(ctxt), X86_FEATURE_FXSR);
7072 static ulong emulator_read_gpr(struct x86_emulate_ctxt *ctxt, unsigned reg)
7074 return kvm_register_read_raw(emul_to_vcpu(ctxt), reg);
7077 static void emulator_write_gpr(struct x86_emulate_ctxt *ctxt, unsigned reg, ulong val)
7079 kvm_register_write_raw(emul_to_vcpu(ctxt), reg, val);
7082 static void emulator_set_nmi_mask(struct x86_emulate_ctxt *ctxt, bool masked)
7084 static_call(kvm_x86_set_nmi_mask)(emul_to_vcpu(ctxt), masked);
7087 static unsigned emulator_get_hflags(struct x86_emulate_ctxt *ctxt)
7089 return emul_to_vcpu(ctxt)->arch.hflags;
7092 static void emulator_set_hflags(struct x86_emulate_ctxt *ctxt, unsigned emul_flags)
7094 emul_to_vcpu(ctxt)->arch.hflags = emul_flags;
7097 static int emulator_pre_leave_smm(struct x86_emulate_ctxt *ctxt,
7098 const char *smstate)
7100 return static_call(kvm_x86_pre_leave_smm)(emul_to_vcpu(ctxt), smstate);
7103 static void emulator_post_leave_smm(struct x86_emulate_ctxt *ctxt)
7105 kvm_smm_changed(emul_to_vcpu(ctxt));
7108 static int emulator_set_xcr(struct x86_emulate_ctxt *ctxt, u32 index, u64 xcr)
7110 return __kvm_set_xcr(emul_to_vcpu(ctxt), index, xcr);
7113 static const struct x86_emulate_ops emulate_ops = {
7114 .read_gpr = emulator_read_gpr,
7115 .write_gpr = emulator_write_gpr,
7116 .read_std = emulator_read_std,
7117 .write_std = emulator_write_std,
7118 .read_phys = kvm_read_guest_phys_system,
7119 .fetch = kvm_fetch_guest_virt,
7120 .read_emulated = emulator_read_emulated,
7121 .write_emulated = emulator_write_emulated,
7122 .cmpxchg_emulated = emulator_cmpxchg_emulated,
7123 .invlpg = emulator_invlpg,
7124 .pio_in_emulated = emulator_pio_in_emulated,
7125 .pio_out_emulated = emulator_pio_out_emulated,
7126 .get_segment = emulator_get_segment,
7127 .set_segment = emulator_set_segment,
7128 .get_cached_segment_base = emulator_get_cached_segment_base,
7129 .get_gdt = emulator_get_gdt,
7130 .get_idt = emulator_get_idt,
7131 .set_gdt = emulator_set_gdt,
7132 .set_idt = emulator_set_idt,
7133 .get_cr = emulator_get_cr,
7134 .set_cr = emulator_set_cr,
7135 .cpl = emulator_get_cpl,
7136 .get_dr = emulator_get_dr,
7137 .set_dr = emulator_set_dr,
7138 .get_smbase = emulator_get_smbase,
7139 .set_smbase = emulator_set_smbase,
7140 .set_msr = emulator_set_msr,
7141 .get_msr = emulator_get_msr,
7142 .check_pmc = emulator_check_pmc,
7143 .read_pmc = emulator_read_pmc,
7144 .halt = emulator_halt,
7145 .wbinvd = emulator_wbinvd,
7146 .fix_hypercall = emulator_fix_hypercall,
7147 .intercept = emulator_intercept,
7148 .get_cpuid = emulator_get_cpuid,
7149 .guest_has_long_mode = emulator_guest_has_long_mode,
7150 .guest_has_movbe = emulator_guest_has_movbe,
7151 .guest_has_fxsr = emulator_guest_has_fxsr,
7152 .set_nmi_mask = emulator_set_nmi_mask,
7153 .get_hflags = emulator_get_hflags,
7154 .set_hflags = emulator_set_hflags,
7155 .pre_leave_smm = emulator_pre_leave_smm,
7156 .post_leave_smm = emulator_post_leave_smm,
7157 .set_xcr = emulator_set_xcr,
7160 static void toggle_interruptibility(struct kvm_vcpu *vcpu, u32 mask)
7162 u32 int_shadow = static_call(kvm_x86_get_interrupt_shadow)(vcpu);
7164 * an sti; sti; sequence only disable interrupts for the first
7165 * instruction. So, if the last instruction, be it emulated or
7166 * not, left the system with the INT_STI flag enabled, it
7167 * means that the last instruction is an sti. We should not
7168 * leave the flag on in this case. The same goes for mov ss
7170 if (int_shadow & mask)
7172 if (unlikely(int_shadow || mask)) {
7173 static_call(kvm_x86_set_interrupt_shadow)(vcpu, mask);
7175 kvm_make_request(KVM_REQ_EVENT, vcpu);
7179 static bool inject_emulated_exception(struct kvm_vcpu *vcpu)
7181 struct x86_emulate_ctxt *ctxt = vcpu->arch.emulate_ctxt;
7182 if (ctxt->exception.vector == PF_VECTOR)
7183 return kvm_inject_emulated_page_fault(vcpu, &ctxt->exception);
7185 if (ctxt->exception.error_code_valid)
7186 kvm_queue_exception_e(vcpu, ctxt->exception.vector,
7187 ctxt->exception.error_code);
7189 kvm_queue_exception(vcpu, ctxt->exception.vector);
7193 static struct x86_emulate_ctxt *alloc_emulate_ctxt(struct kvm_vcpu *vcpu)
7195 struct x86_emulate_ctxt *ctxt;
7197 ctxt = kmem_cache_zalloc(x86_emulator_cache, GFP_KERNEL_ACCOUNT);
7199 pr_err("kvm: failed to allocate vcpu's emulator\n");
7204 ctxt->ops = &emulate_ops;
7205 vcpu->arch.emulate_ctxt = ctxt;
7210 static void init_emulate_ctxt(struct kvm_vcpu *vcpu)
7212 struct x86_emulate_ctxt *ctxt = vcpu->arch.emulate_ctxt;
7215 static_call(kvm_x86_get_cs_db_l_bits)(vcpu, &cs_db, &cs_l);
7217 ctxt->gpa_available = false;
7218 ctxt->eflags = kvm_get_rflags(vcpu);
7219 ctxt->tf = (ctxt->eflags & X86_EFLAGS_TF) != 0;
7221 ctxt->eip = kvm_rip_read(vcpu);
7222 ctxt->mode = (!is_protmode(vcpu)) ? X86EMUL_MODE_REAL :
7223 (ctxt->eflags & X86_EFLAGS_VM) ? X86EMUL_MODE_VM86 :
7224 (cs_l && is_long_mode(vcpu)) ? X86EMUL_MODE_PROT64 :
7225 cs_db ? X86EMUL_MODE_PROT32 :
7226 X86EMUL_MODE_PROT16;
7227 BUILD_BUG_ON(HF_GUEST_MASK != X86EMUL_GUEST_MASK);
7228 BUILD_BUG_ON(HF_SMM_MASK != X86EMUL_SMM_MASK);
7229 BUILD_BUG_ON(HF_SMM_INSIDE_NMI_MASK != X86EMUL_SMM_INSIDE_NMI_MASK);
7231 ctxt->interruptibility = 0;
7232 ctxt->have_exception = false;
7233 ctxt->exception.vector = -1;
7234 ctxt->perm_ok = false;
7236 init_decode_cache(ctxt);
7237 vcpu->arch.emulate_regs_need_sync_from_vcpu = false;
7240 void kvm_inject_realmode_interrupt(struct kvm_vcpu *vcpu, int irq, int inc_eip)
7242 struct x86_emulate_ctxt *ctxt = vcpu->arch.emulate_ctxt;
7245 init_emulate_ctxt(vcpu);
7249 ctxt->_eip = ctxt->eip + inc_eip;
7250 ret = emulate_int_real(ctxt, irq);
7252 if (ret != X86EMUL_CONTINUE) {
7253 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
7255 ctxt->eip = ctxt->_eip;
7256 kvm_rip_write(vcpu, ctxt->eip);
7257 kvm_set_rflags(vcpu, ctxt->eflags);
7260 EXPORT_SYMBOL_GPL(kvm_inject_realmode_interrupt);
7262 static int handle_emulation_failure(struct kvm_vcpu *vcpu, int emulation_type)
7264 ++vcpu->stat.insn_emulation_fail;
7265 trace_kvm_emulate_insn_failed(vcpu);
7267 if (emulation_type & EMULTYPE_VMWARE_GP) {
7268 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
7272 if (emulation_type & EMULTYPE_SKIP) {
7273 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
7274 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
7275 vcpu->run->internal.ndata = 0;
7279 kvm_queue_exception(vcpu, UD_VECTOR);
7281 if (!is_guest_mode(vcpu) && static_call(kvm_x86_get_cpl)(vcpu) == 0) {
7282 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
7283 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
7284 vcpu->run->internal.ndata = 0;
7291 static bool reexecute_instruction(struct kvm_vcpu *vcpu, gpa_t cr2_or_gpa,
7292 bool write_fault_to_shadow_pgtable,
7295 gpa_t gpa = cr2_or_gpa;
7298 if (!(emulation_type & EMULTYPE_ALLOW_RETRY_PF))
7301 if (WARN_ON_ONCE(is_guest_mode(vcpu)) ||
7302 WARN_ON_ONCE(!(emulation_type & EMULTYPE_PF)))
7305 if (!vcpu->arch.mmu->direct_map) {
7307 * Write permission should be allowed since only
7308 * write access need to be emulated.
7310 gpa = kvm_mmu_gva_to_gpa_write(vcpu, cr2_or_gpa, NULL);
7313 * If the mapping is invalid in guest, let cpu retry
7314 * it to generate fault.
7316 if (gpa == UNMAPPED_GVA)
7321 * Do not retry the unhandleable instruction if it faults on the
7322 * readonly host memory, otherwise it will goto a infinite loop:
7323 * retry instruction -> write #PF -> emulation fail -> retry
7324 * instruction -> ...
7326 pfn = gfn_to_pfn(vcpu->kvm, gpa_to_gfn(gpa));
7329 * If the instruction failed on the error pfn, it can not be fixed,
7330 * report the error to userspace.
7332 if (is_error_noslot_pfn(pfn))
7335 kvm_release_pfn_clean(pfn);
7337 /* The instructions are well-emulated on direct mmu. */
7338 if (vcpu->arch.mmu->direct_map) {
7339 unsigned int indirect_shadow_pages;
7341 write_lock(&vcpu->kvm->mmu_lock);
7342 indirect_shadow_pages = vcpu->kvm->arch.indirect_shadow_pages;
7343 write_unlock(&vcpu->kvm->mmu_lock);
7345 if (indirect_shadow_pages)
7346 kvm_mmu_unprotect_page(vcpu->kvm, gpa_to_gfn(gpa));
7352 * if emulation was due to access to shadowed page table
7353 * and it failed try to unshadow page and re-enter the
7354 * guest to let CPU execute the instruction.
7356 kvm_mmu_unprotect_page(vcpu->kvm, gpa_to_gfn(gpa));
7359 * If the access faults on its page table, it can not
7360 * be fixed by unprotecting shadow page and it should
7361 * be reported to userspace.
7363 return !write_fault_to_shadow_pgtable;
7366 static bool retry_instruction(struct x86_emulate_ctxt *ctxt,
7367 gpa_t cr2_or_gpa, int emulation_type)
7369 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
7370 unsigned long last_retry_eip, last_retry_addr, gpa = cr2_or_gpa;
7372 last_retry_eip = vcpu->arch.last_retry_eip;
7373 last_retry_addr = vcpu->arch.last_retry_addr;
7376 * If the emulation is caused by #PF and it is non-page_table
7377 * writing instruction, it means the VM-EXIT is caused by shadow
7378 * page protected, we can zap the shadow page and retry this
7379 * instruction directly.
7381 * Note: if the guest uses a non-page-table modifying instruction
7382 * on the PDE that points to the instruction, then we will unmap
7383 * the instruction and go to an infinite loop. So, we cache the
7384 * last retried eip and the last fault address, if we meet the eip
7385 * and the address again, we can break out of the potential infinite
7388 vcpu->arch.last_retry_eip = vcpu->arch.last_retry_addr = 0;
7390 if (!(emulation_type & EMULTYPE_ALLOW_RETRY_PF))
7393 if (WARN_ON_ONCE(is_guest_mode(vcpu)) ||
7394 WARN_ON_ONCE(!(emulation_type & EMULTYPE_PF)))
7397 if (x86_page_table_writing_insn(ctxt))
7400 if (ctxt->eip == last_retry_eip && last_retry_addr == cr2_or_gpa)
7403 vcpu->arch.last_retry_eip = ctxt->eip;
7404 vcpu->arch.last_retry_addr = cr2_or_gpa;
7406 if (!vcpu->arch.mmu->direct_map)
7407 gpa = kvm_mmu_gva_to_gpa_write(vcpu, cr2_or_gpa, NULL);
7409 kvm_mmu_unprotect_page(vcpu->kvm, gpa_to_gfn(gpa));
7414 static int complete_emulated_mmio(struct kvm_vcpu *vcpu);
7415 static int complete_emulated_pio(struct kvm_vcpu *vcpu);
7417 static void kvm_smm_changed(struct kvm_vcpu *vcpu)
7419 if (!(vcpu->arch.hflags & HF_SMM_MASK)) {
7420 /* This is a good place to trace that we are exiting SMM. */
7421 trace_kvm_enter_smm(vcpu->vcpu_id, vcpu->arch.smbase, false);
7423 /* Process a latched INIT or SMI, if any. */
7424 kvm_make_request(KVM_REQ_EVENT, vcpu);
7427 kvm_mmu_reset_context(vcpu);
7430 static int kvm_vcpu_check_hw_bp(unsigned long addr, u32 type, u32 dr7,
7439 for (i = 0; i < 4; i++, enable >>= 2, rwlen >>= 4)
7440 if ((enable & 3) && (rwlen & 15) == type && db[i] == addr)
7445 static int kvm_vcpu_do_singlestep(struct kvm_vcpu *vcpu)
7447 struct kvm_run *kvm_run = vcpu->run;
7449 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP) {
7450 kvm_run->debug.arch.dr6 = DR6_BS | DR6_ACTIVE_LOW;
7451 kvm_run->debug.arch.pc = kvm_get_linear_rip(vcpu);
7452 kvm_run->debug.arch.exception = DB_VECTOR;
7453 kvm_run->exit_reason = KVM_EXIT_DEBUG;
7456 kvm_queue_exception_p(vcpu, DB_VECTOR, DR6_BS);
7460 int kvm_skip_emulated_instruction(struct kvm_vcpu *vcpu)
7462 unsigned long rflags = static_call(kvm_x86_get_rflags)(vcpu);
7465 r = static_call(kvm_x86_skip_emulated_instruction)(vcpu);
7470 * rflags is the old, "raw" value of the flags. The new value has
7471 * not been saved yet.
7473 * This is correct even for TF set by the guest, because "the
7474 * processor will not generate this exception after the instruction
7475 * that sets the TF flag".
7477 if (unlikely(rflags & X86_EFLAGS_TF))
7478 r = kvm_vcpu_do_singlestep(vcpu);
7481 EXPORT_SYMBOL_GPL(kvm_skip_emulated_instruction);
7483 static bool kvm_vcpu_check_breakpoint(struct kvm_vcpu *vcpu, int *r)
7485 if (unlikely(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) &&
7486 (vcpu->arch.guest_debug_dr7 & DR7_BP_EN_MASK)) {
7487 struct kvm_run *kvm_run = vcpu->run;
7488 unsigned long eip = kvm_get_linear_rip(vcpu);
7489 u32 dr6 = kvm_vcpu_check_hw_bp(eip, 0,
7490 vcpu->arch.guest_debug_dr7,
7494 kvm_run->debug.arch.dr6 = dr6 | DR6_ACTIVE_LOW;
7495 kvm_run->debug.arch.pc = eip;
7496 kvm_run->debug.arch.exception = DB_VECTOR;
7497 kvm_run->exit_reason = KVM_EXIT_DEBUG;
7503 if (unlikely(vcpu->arch.dr7 & DR7_BP_EN_MASK) &&
7504 !(kvm_get_rflags(vcpu) & X86_EFLAGS_RF)) {
7505 unsigned long eip = kvm_get_linear_rip(vcpu);
7506 u32 dr6 = kvm_vcpu_check_hw_bp(eip, 0,
7511 kvm_queue_exception_p(vcpu, DB_VECTOR, dr6);
7520 static bool is_vmware_backdoor_opcode(struct x86_emulate_ctxt *ctxt)
7522 switch (ctxt->opcode_len) {
7529 case 0xe6: /* OUT */
7533 case 0x6c: /* INS */
7535 case 0x6e: /* OUTS */
7542 case 0x33: /* RDPMC */
7552 * Decode to be emulated instruction. Return EMULATION_OK if success.
7554 int x86_decode_emulated_instruction(struct kvm_vcpu *vcpu, int emulation_type,
7555 void *insn, int insn_len)
7557 int r = EMULATION_OK;
7558 struct x86_emulate_ctxt *ctxt = vcpu->arch.emulate_ctxt;
7560 init_emulate_ctxt(vcpu);
7563 * We will reenter on the same instruction since we do not set
7564 * complete_userspace_io. This does not handle watchpoints yet,
7565 * those would be handled in the emulate_ops.
7567 if (!(emulation_type & EMULTYPE_SKIP) &&
7568 kvm_vcpu_check_breakpoint(vcpu, &r))
7571 r = x86_decode_insn(ctxt, insn, insn_len, emulation_type);
7573 trace_kvm_emulate_insn_start(vcpu);
7574 ++vcpu->stat.insn_emulation;
7578 EXPORT_SYMBOL_GPL(x86_decode_emulated_instruction);
7580 int x86_emulate_instruction(struct kvm_vcpu *vcpu, gpa_t cr2_or_gpa,
7581 int emulation_type, void *insn, int insn_len)
7584 struct x86_emulate_ctxt *ctxt = vcpu->arch.emulate_ctxt;
7585 bool writeback = true;
7586 bool write_fault_to_spt;
7588 if (unlikely(!static_call(kvm_x86_can_emulate_instruction)(vcpu, insn, insn_len)))
7591 vcpu->arch.l1tf_flush_l1d = true;
7594 * Clear write_fault_to_shadow_pgtable here to ensure it is
7597 write_fault_to_spt = vcpu->arch.write_fault_to_shadow_pgtable;
7598 vcpu->arch.write_fault_to_shadow_pgtable = false;
7600 if (!(emulation_type & EMULTYPE_NO_DECODE)) {
7601 kvm_clear_exception_queue(vcpu);
7603 r = x86_decode_emulated_instruction(vcpu, emulation_type,
7605 if (r != EMULATION_OK) {
7606 if ((emulation_type & EMULTYPE_TRAP_UD) ||
7607 (emulation_type & EMULTYPE_TRAP_UD_FORCED)) {
7608 kvm_queue_exception(vcpu, UD_VECTOR);
7611 if (reexecute_instruction(vcpu, cr2_or_gpa,
7615 if (ctxt->have_exception) {
7617 * #UD should result in just EMULATION_FAILED, and trap-like
7618 * exception should not be encountered during decode.
7620 WARN_ON_ONCE(ctxt->exception.vector == UD_VECTOR ||
7621 exception_type(ctxt->exception.vector) == EXCPT_TRAP);
7622 inject_emulated_exception(vcpu);
7625 return handle_emulation_failure(vcpu, emulation_type);
7629 if ((emulation_type & EMULTYPE_VMWARE_GP) &&
7630 !is_vmware_backdoor_opcode(ctxt)) {
7631 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
7636 * Note, EMULTYPE_SKIP is intended for use *only* by vendor callbacks
7637 * for kvm_skip_emulated_instruction(). The caller is responsible for
7638 * updating interruptibility state and injecting single-step #DBs.
7640 if (emulation_type & EMULTYPE_SKIP) {
7641 kvm_rip_write(vcpu, ctxt->_eip);
7642 if (ctxt->eflags & X86_EFLAGS_RF)
7643 kvm_set_rflags(vcpu, ctxt->eflags & ~X86_EFLAGS_RF);
7647 if (retry_instruction(ctxt, cr2_or_gpa, emulation_type))
7650 /* this is needed for vmware backdoor interface to work since it
7651 changes registers values during IO operation */
7652 if (vcpu->arch.emulate_regs_need_sync_from_vcpu) {
7653 vcpu->arch.emulate_regs_need_sync_from_vcpu = false;
7654 emulator_invalidate_register_cache(ctxt);
7658 if (emulation_type & EMULTYPE_PF) {
7659 /* Save the faulting GPA (cr2) in the address field */
7660 ctxt->exception.address = cr2_or_gpa;
7662 /* With shadow page tables, cr2 contains a GVA or nGPA. */
7663 if (vcpu->arch.mmu->direct_map) {
7664 ctxt->gpa_available = true;
7665 ctxt->gpa_val = cr2_or_gpa;
7668 /* Sanitize the address out of an abundance of paranoia. */
7669 ctxt->exception.address = 0;
7672 r = x86_emulate_insn(ctxt);
7674 if (r == EMULATION_INTERCEPTED)
7677 if (r == EMULATION_FAILED) {
7678 if (reexecute_instruction(vcpu, cr2_or_gpa, write_fault_to_spt,
7682 return handle_emulation_failure(vcpu, emulation_type);
7685 if (ctxt->have_exception) {
7687 if (inject_emulated_exception(vcpu))
7689 } else if (vcpu->arch.pio.count) {
7690 if (!vcpu->arch.pio.in) {
7691 /* FIXME: return into emulator if single-stepping. */
7692 vcpu->arch.pio.count = 0;
7695 vcpu->arch.complete_userspace_io = complete_emulated_pio;
7698 } else if (vcpu->mmio_needed) {
7699 ++vcpu->stat.mmio_exits;
7701 if (!vcpu->mmio_is_write)
7704 vcpu->arch.complete_userspace_io = complete_emulated_mmio;
7705 } else if (r == EMULATION_RESTART)
7711 unsigned long rflags = static_call(kvm_x86_get_rflags)(vcpu);
7712 toggle_interruptibility(vcpu, ctxt->interruptibility);
7713 vcpu->arch.emulate_regs_need_sync_to_vcpu = false;
7714 if (!ctxt->have_exception ||
7715 exception_type(ctxt->exception.vector) == EXCPT_TRAP) {
7716 kvm_rip_write(vcpu, ctxt->eip);
7717 if (r && (ctxt->tf || (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)))
7718 r = kvm_vcpu_do_singlestep(vcpu);
7719 if (kvm_x86_ops.update_emulated_instruction)
7720 static_call(kvm_x86_update_emulated_instruction)(vcpu);
7721 __kvm_set_rflags(vcpu, ctxt->eflags);
7725 * For STI, interrupts are shadowed; so KVM_REQ_EVENT will
7726 * do nothing, and it will be requested again as soon as
7727 * the shadow expires. But we still need to check here,
7728 * because POPF has no interrupt shadow.
7730 if (unlikely((ctxt->eflags & ~rflags) & X86_EFLAGS_IF))
7731 kvm_make_request(KVM_REQ_EVENT, vcpu);
7733 vcpu->arch.emulate_regs_need_sync_to_vcpu = true;
7738 int kvm_emulate_instruction(struct kvm_vcpu *vcpu, int emulation_type)
7740 return x86_emulate_instruction(vcpu, 0, emulation_type, NULL, 0);
7742 EXPORT_SYMBOL_GPL(kvm_emulate_instruction);
7744 int kvm_emulate_instruction_from_buffer(struct kvm_vcpu *vcpu,
7745 void *insn, int insn_len)
7747 return x86_emulate_instruction(vcpu, 0, 0, insn, insn_len);
7749 EXPORT_SYMBOL_GPL(kvm_emulate_instruction_from_buffer);
7751 static int complete_fast_pio_out_port_0x7e(struct kvm_vcpu *vcpu)
7753 vcpu->arch.pio.count = 0;
7757 static int complete_fast_pio_out(struct kvm_vcpu *vcpu)
7759 vcpu->arch.pio.count = 0;
7761 if (unlikely(!kvm_is_linear_rip(vcpu, vcpu->arch.pio.linear_rip)))
7764 return kvm_skip_emulated_instruction(vcpu);
7767 static int kvm_fast_pio_out(struct kvm_vcpu *vcpu, int size,
7768 unsigned short port)
7770 unsigned long val = kvm_rax_read(vcpu);
7771 int ret = emulator_pio_out(vcpu, size, port, &val, 1);
7777 * Workaround userspace that relies on old KVM behavior of %rip being
7778 * incremented prior to exiting to userspace to handle "OUT 0x7e".
7781 kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_OUT_7E_INC_RIP)) {
7782 vcpu->arch.complete_userspace_io =
7783 complete_fast_pio_out_port_0x7e;
7784 kvm_skip_emulated_instruction(vcpu);
7786 vcpu->arch.pio.linear_rip = kvm_get_linear_rip(vcpu);
7787 vcpu->arch.complete_userspace_io = complete_fast_pio_out;
7792 static int complete_fast_pio_in(struct kvm_vcpu *vcpu)
7796 /* We should only ever be called with arch.pio.count equal to 1 */
7797 BUG_ON(vcpu->arch.pio.count != 1);
7799 if (unlikely(!kvm_is_linear_rip(vcpu, vcpu->arch.pio.linear_rip))) {
7800 vcpu->arch.pio.count = 0;
7804 /* For size less than 4 we merge, else we zero extend */
7805 val = (vcpu->arch.pio.size < 4) ? kvm_rax_read(vcpu) : 0;
7808 * Since vcpu->arch.pio.count == 1 let emulator_pio_in perform
7809 * the copy and tracing
7811 emulator_pio_in(vcpu, vcpu->arch.pio.size, vcpu->arch.pio.port, &val, 1);
7812 kvm_rax_write(vcpu, val);
7814 return kvm_skip_emulated_instruction(vcpu);
7817 static int kvm_fast_pio_in(struct kvm_vcpu *vcpu, int size,
7818 unsigned short port)
7823 /* For size less than 4 we merge, else we zero extend */
7824 val = (size < 4) ? kvm_rax_read(vcpu) : 0;
7826 ret = emulator_pio_in(vcpu, size, port, &val, 1);
7828 kvm_rax_write(vcpu, val);
7832 vcpu->arch.pio.linear_rip = kvm_get_linear_rip(vcpu);
7833 vcpu->arch.complete_userspace_io = complete_fast_pio_in;
7838 int kvm_fast_pio(struct kvm_vcpu *vcpu, int size, unsigned short port, int in)
7843 ret = kvm_fast_pio_in(vcpu, size, port);
7845 ret = kvm_fast_pio_out(vcpu, size, port);
7846 return ret && kvm_skip_emulated_instruction(vcpu);
7848 EXPORT_SYMBOL_GPL(kvm_fast_pio);
7850 static int kvmclock_cpu_down_prep(unsigned int cpu)
7852 __this_cpu_write(cpu_tsc_khz, 0);
7856 static void tsc_khz_changed(void *data)
7858 struct cpufreq_freqs *freq = data;
7859 unsigned long khz = 0;
7863 else if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC))
7864 khz = cpufreq_quick_get(raw_smp_processor_id());
7867 __this_cpu_write(cpu_tsc_khz, khz);
7870 #ifdef CONFIG_X86_64
7871 static void kvm_hyperv_tsc_notifier(void)
7874 struct kvm_vcpu *vcpu;
7876 unsigned long flags;
7878 mutex_lock(&kvm_lock);
7879 list_for_each_entry(kvm, &vm_list, vm_list)
7880 kvm_make_mclock_inprogress_request(kvm);
7882 hyperv_stop_tsc_emulation();
7884 /* TSC frequency always matches when on Hyper-V */
7885 for_each_present_cpu(cpu)
7886 per_cpu(cpu_tsc_khz, cpu) = tsc_khz;
7887 kvm_max_guest_tsc_khz = tsc_khz;
7889 list_for_each_entry(kvm, &vm_list, vm_list) {
7890 struct kvm_arch *ka = &kvm->arch;
7892 spin_lock_irqsave(&ka->pvclock_gtod_sync_lock, flags);
7893 pvclock_update_vm_gtod_copy(kvm);
7894 spin_unlock_irqrestore(&ka->pvclock_gtod_sync_lock, flags);
7896 kvm_for_each_vcpu(cpu, vcpu, kvm)
7897 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
7899 kvm_for_each_vcpu(cpu, vcpu, kvm)
7900 kvm_clear_request(KVM_REQ_MCLOCK_INPROGRESS, vcpu);
7902 mutex_unlock(&kvm_lock);
7906 static void __kvmclock_cpufreq_notifier(struct cpufreq_freqs *freq, int cpu)
7909 struct kvm_vcpu *vcpu;
7910 int i, send_ipi = 0;
7913 * We allow guests to temporarily run on slowing clocks,
7914 * provided we notify them after, or to run on accelerating
7915 * clocks, provided we notify them before. Thus time never
7918 * However, we have a problem. We can't atomically update
7919 * the frequency of a given CPU from this function; it is
7920 * merely a notifier, which can be called from any CPU.
7921 * Changing the TSC frequency at arbitrary points in time
7922 * requires a recomputation of local variables related to
7923 * the TSC for each VCPU. We must flag these local variables
7924 * to be updated and be sure the update takes place with the
7925 * new frequency before any guests proceed.
7927 * Unfortunately, the combination of hotplug CPU and frequency
7928 * change creates an intractable locking scenario; the order
7929 * of when these callouts happen is undefined with respect to
7930 * CPU hotplug, and they can race with each other. As such,
7931 * merely setting per_cpu(cpu_tsc_khz) = X during a hotadd is
7932 * undefined; you can actually have a CPU frequency change take
7933 * place in between the computation of X and the setting of the
7934 * variable. To protect against this problem, all updates of
7935 * the per_cpu tsc_khz variable are done in an interrupt
7936 * protected IPI, and all callers wishing to update the value
7937 * must wait for a synchronous IPI to complete (which is trivial
7938 * if the caller is on the CPU already). This establishes the
7939 * necessary total order on variable updates.
7941 * Note that because a guest time update may take place
7942 * anytime after the setting of the VCPU's request bit, the
7943 * correct TSC value must be set before the request. However,
7944 * to ensure the update actually makes it to any guest which
7945 * starts running in hardware virtualization between the set
7946 * and the acquisition of the spinlock, we must also ping the
7947 * CPU after setting the request bit.
7951 smp_call_function_single(cpu, tsc_khz_changed, freq, 1);
7953 mutex_lock(&kvm_lock);
7954 list_for_each_entry(kvm, &vm_list, vm_list) {
7955 kvm_for_each_vcpu(i, vcpu, kvm) {
7956 if (vcpu->cpu != cpu)
7958 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
7959 if (vcpu->cpu != raw_smp_processor_id())
7963 mutex_unlock(&kvm_lock);
7965 if (freq->old < freq->new && send_ipi) {
7967 * We upscale the frequency. Must make the guest
7968 * doesn't see old kvmclock values while running with
7969 * the new frequency, otherwise we risk the guest sees
7970 * time go backwards.
7972 * In case we update the frequency for another cpu
7973 * (which might be in guest context) send an interrupt
7974 * to kick the cpu out of guest context. Next time
7975 * guest context is entered kvmclock will be updated,
7976 * so the guest will not see stale values.
7978 smp_call_function_single(cpu, tsc_khz_changed, freq, 1);
7982 static int kvmclock_cpufreq_notifier(struct notifier_block *nb, unsigned long val,
7985 struct cpufreq_freqs *freq = data;
7988 if (val == CPUFREQ_PRECHANGE && freq->old > freq->new)
7990 if (val == CPUFREQ_POSTCHANGE && freq->old < freq->new)
7993 for_each_cpu(cpu, freq->policy->cpus)
7994 __kvmclock_cpufreq_notifier(freq, cpu);
7999 static struct notifier_block kvmclock_cpufreq_notifier_block = {
8000 .notifier_call = kvmclock_cpufreq_notifier
8003 static int kvmclock_cpu_online(unsigned int cpu)
8005 tsc_khz_changed(NULL);
8009 static void kvm_timer_init(void)
8011 max_tsc_khz = tsc_khz;
8013 if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC)) {
8014 #ifdef CONFIG_CPU_FREQ
8015 struct cpufreq_policy *policy;
8019 policy = cpufreq_cpu_get(cpu);
8021 if (policy->cpuinfo.max_freq)
8022 max_tsc_khz = policy->cpuinfo.max_freq;
8023 cpufreq_cpu_put(policy);
8027 cpufreq_register_notifier(&kvmclock_cpufreq_notifier_block,
8028 CPUFREQ_TRANSITION_NOTIFIER);
8031 cpuhp_setup_state(CPUHP_AP_X86_KVM_CLK_ONLINE, "x86/kvm/clk:online",
8032 kvmclock_cpu_online, kvmclock_cpu_down_prep);
8035 DEFINE_PER_CPU(struct kvm_vcpu *, current_vcpu);
8036 EXPORT_PER_CPU_SYMBOL_GPL(current_vcpu);
8038 int kvm_is_in_guest(void)
8040 return __this_cpu_read(current_vcpu) != NULL;
8043 static int kvm_is_user_mode(void)
8047 if (__this_cpu_read(current_vcpu))
8048 user_mode = static_call(kvm_x86_get_cpl)(__this_cpu_read(current_vcpu));
8050 return user_mode != 0;
8053 static unsigned long kvm_get_guest_ip(void)
8055 unsigned long ip = 0;
8057 if (__this_cpu_read(current_vcpu))
8058 ip = kvm_rip_read(__this_cpu_read(current_vcpu));
8063 static void kvm_handle_intel_pt_intr(void)
8065 struct kvm_vcpu *vcpu = __this_cpu_read(current_vcpu);
8067 kvm_make_request(KVM_REQ_PMI, vcpu);
8068 __set_bit(MSR_CORE_PERF_GLOBAL_OVF_CTRL_TRACE_TOPA_PMI_BIT,
8069 (unsigned long *)&vcpu->arch.pmu.global_status);
8072 static struct perf_guest_info_callbacks kvm_guest_cbs = {
8073 .is_in_guest = kvm_is_in_guest,
8074 .is_user_mode = kvm_is_user_mode,
8075 .get_guest_ip = kvm_get_guest_ip,
8076 .handle_intel_pt_intr = kvm_handle_intel_pt_intr,
8079 #ifdef CONFIG_X86_64
8080 static void pvclock_gtod_update_fn(struct work_struct *work)
8084 struct kvm_vcpu *vcpu;
8087 mutex_lock(&kvm_lock);
8088 list_for_each_entry(kvm, &vm_list, vm_list)
8089 kvm_for_each_vcpu(i, vcpu, kvm)
8090 kvm_make_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu);
8091 atomic_set(&kvm_guest_has_master_clock, 0);
8092 mutex_unlock(&kvm_lock);
8095 static DECLARE_WORK(pvclock_gtod_work, pvclock_gtod_update_fn);
8098 * Indirection to move queue_work() out of the tk_core.seq write held
8099 * region to prevent possible deadlocks against time accessors which
8100 * are invoked with work related locks held.
8102 static void pvclock_irq_work_fn(struct irq_work *w)
8104 queue_work(system_long_wq, &pvclock_gtod_work);
8107 static DEFINE_IRQ_WORK(pvclock_irq_work, pvclock_irq_work_fn);
8110 * Notification about pvclock gtod data update.
8112 static int pvclock_gtod_notify(struct notifier_block *nb, unsigned long unused,
8115 struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
8116 struct timekeeper *tk = priv;
8118 update_pvclock_gtod(tk);
8121 * Disable master clock if host does not trust, or does not use,
8122 * TSC based clocksource. Delegate queue_work() to irq_work as
8123 * this is invoked with tk_core.seq write held.
8125 if (!gtod_is_based_on_tsc(gtod->clock.vclock_mode) &&
8126 atomic_read(&kvm_guest_has_master_clock) != 0)
8127 irq_work_queue(&pvclock_irq_work);
8131 static struct notifier_block pvclock_gtod_notifier = {
8132 .notifier_call = pvclock_gtod_notify,
8136 int kvm_arch_init(void *opaque)
8138 struct kvm_x86_init_ops *ops = opaque;
8141 if (kvm_x86_ops.hardware_enable) {
8142 printk(KERN_ERR "kvm: already loaded the other module\n");
8147 if (!ops->cpu_has_kvm_support()) {
8148 pr_err_ratelimited("kvm: no hardware support\n");
8152 if (ops->disabled_by_bios()) {
8153 pr_err_ratelimited("kvm: disabled by bios\n");
8159 * KVM explicitly assumes that the guest has an FPU and
8160 * FXSAVE/FXRSTOR. For example, the KVM_GET_FPU explicitly casts the
8161 * vCPU's FPU state as a fxregs_state struct.
8163 if (!boot_cpu_has(X86_FEATURE_FPU) || !boot_cpu_has(X86_FEATURE_FXSR)) {
8164 printk(KERN_ERR "kvm: inadequate fpu\n");
8170 x86_fpu_cache = kmem_cache_create("x86_fpu", sizeof(struct fpu),
8171 __alignof__(struct fpu), SLAB_ACCOUNT,
8173 if (!x86_fpu_cache) {
8174 printk(KERN_ERR "kvm: failed to allocate cache for x86 fpu\n");
8178 x86_emulator_cache = kvm_alloc_emulator_cache();
8179 if (!x86_emulator_cache) {
8180 pr_err("kvm: failed to allocate cache for x86 emulator\n");
8181 goto out_free_x86_fpu_cache;
8184 user_return_msrs = alloc_percpu(struct kvm_user_return_msrs);
8185 if (!user_return_msrs) {
8186 printk(KERN_ERR "kvm: failed to allocate percpu kvm_user_return_msrs\n");
8187 goto out_free_x86_emulator_cache;
8189 kvm_nr_uret_msrs = 0;
8191 r = kvm_mmu_module_init();
8193 goto out_free_percpu;
8197 perf_register_guest_info_callbacks(&kvm_guest_cbs);
8199 if (boot_cpu_has(X86_FEATURE_XSAVE)) {
8200 host_xcr0 = xgetbv(XCR_XFEATURE_ENABLED_MASK);
8201 supported_xcr0 = host_xcr0 & KVM_SUPPORTED_XCR0;
8204 if (pi_inject_timer == -1)
8205 pi_inject_timer = housekeeping_enabled(HK_FLAG_TIMER);
8206 #ifdef CONFIG_X86_64
8207 pvclock_gtod_register_notifier(&pvclock_gtod_notifier);
8209 if (hypervisor_is_type(X86_HYPER_MS_HYPERV))
8210 set_hv_tscchange_cb(kvm_hyperv_tsc_notifier);
8216 free_percpu(user_return_msrs);
8217 out_free_x86_emulator_cache:
8218 kmem_cache_destroy(x86_emulator_cache);
8219 out_free_x86_fpu_cache:
8220 kmem_cache_destroy(x86_fpu_cache);
8225 void kvm_arch_exit(void)
8227 #ifdef CONFIG_X86_64
8228 if (hypervisor_is_type(X86_HYPER_MS_HYPERV))
8229 clear_hv_tscchange_cb();
8232 perf_unregister_guest_info_callbacks(&kvm_guest_cbs);
8234 if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC))
8235 cpufreq_unregister_notifier(&kvmclock_cpufreq_notifier_block,
8236 CPUFREQ_TRANSITION_NOTIFIER);
8237 cpuhp_remove_state_nocalls(CPUHP_AP_X86_KVM_CLK_ONLINE);
8238 #ifdef CONFIG_X86_64
8239 pvclock_gtod_unregister_notifier(&pvclock_gtod_notifier);
8240 irq_work_sync(&pvclock_irq_work);
8241 cancel_work_sync(&pvclock_gtod_work);
8243 kvm_x86_ops.hardware_enable = NULL;
8244 kvm_mmu_module_exit();
8245 free_percpu(user_return_msrs);
8246 kmem_cache_destroy(x86_fpu_cache);
8247 #ifdef CONFIG_KVM_XEN
8248 static_key_deferred_flush(&kvm_xen_enabled);
8249 WARN_ON(static_branch_unlikely(&kvm_xen_enabled.key));
8253 static int __kvm_vcpu_halt(struct kvm_vcpu *vcpu, int state, int reason)
8255 ++vcpu->stat.halt_exits;
8256 if (lapic_in_kernel(vcpu)) {
8257 vcpu->arch.mp_state = state;
8260 vcpu->run->exit_reason = reason;
8265 int kvm_vcpu_halt(struct kvm_vcpu *vcpu)
8267 return __kvm_vcpu_halt(vcpu, KVM_MP_STATE_HALTED, KVM_EXIT_HLT);
8269 EXPORT_SYMBOL_GPL(kvm_vcpu_halt);
8271 int kvm_emulate_halt(struct kvm_vcpu *vcpu)
8273 int ret = kvm_skip_emulated_instruction(vcpu);
8275 * TODO: we might be squashing a GUESTDBG_SINGLESTEP-triggered
8276 * KVM_EXIT_DEBUG here.
8278 return kvm_vcpu_halt(vcpu) && ret;
8280 EXPORT_SYMBOL_GPL(kvm_emulate_halt);
8282 int kvm_emulate_ap_reset_hold(struct kvm_vcpu *vcpu)
8284 int ret = kvm_skip_emulated_instruction(vcpu);
8286 return __kvm_vcpu_halt(vcpu, KVM_MP_STATE_AP_RESET_HOLD, KVM_EXIT_AP_RESET_HOLD) && ret;
8288 EXPORT_SYMBOL_GPL(kvm_emulate_ap_reset_hold);
8290 #ifdef CONFIG_X86_64
8291 static int kvm_pv_clock_pairing(struct kvm_vcpu *vcpu, gpa_t paddr,
8292 unsigned long clock_type)
8294 struct kvm_clock_pairing clock_pairing;
8295 struct timespec64 ts;
8299 if (clock_type != KVM_CLOCK_PAIRING_WALLCLOCK)
8300 return -KVM_EOPNOTSUPP;
8302 if (!kvm_get_walltime_and_clockread(&ts, &cycle))
8303 return -KVM_EOPNOTSUPP;
8305 clock_pairing.sec = ts.tv_sec;
8306 clock_pairing.nsec = ts.tv_nsec;
8307 clock_pairing.tsc = kvm_read_l1_tsc(vcpu, cycle);
8308 clock_pairing.flags = 0;
8309 memset(&clock_pairing.pad, 0, sizeof(clock_pairing.pad));
8312 if (kvm_write_guest(vcpu->kvm, paddr, &clock_pairing,
8313 sizeof(struct kvm_clock_pairing)))
8321 * kvm_pv_kick_cpu_op: Kick a vcpu.
8323 * @apicid - apicid of vcpu to be kicked.
8325 static void kvm_pv_kick_cpu_op(struct kvm *kvm, unsigned long flags, int apicid)
8327 struct kvm_lapic_irq lapic_irq;
8329 lapic_irq.shorthand = APIC_DEST_NOSHORT;
8330 lapic_irq.dest_mode = APIC_DEST_PHYSICAL;
8331 lapic_irq.level = 0;
8332 lapic_irq.dest_id = apicid;
8333 lapic_irq.msi_redir_hint = false;
8335 lapic_irq.delivery_mode = APIC_DM_REMRD;
8336 kvm_irq_delivery_to_apic(kvm, NULL, &lapic_irq, NULL);
8339 bool kvm_apicv_activated(struct kvm *kvm)
8341 return (READ_ONCE(kvm->arch.apicv_inhibit_reasons) == 0);
8343 EXPORT_SYMBOL_GPL(kvm_apicv_activated);
8345 void kvm_apicv_init(struct kvm *kvm, bool enable)
8348 clear_bit(APICV_INHIBIT_REASON_DISABLE,
8349 &kvm->arch.apicv_inhibit_reasons);
8351 set_bit(APICV_INHIBIT_REASON_DISABLE,
8352 &kvm->arch.apicv_inhibit_reasons);
8354 EXPORT_SYMBOL_GPL(kvm_apicv_init);
8356 static void kvm_sched_yield(struct kvm_vcpu *vcpu, unsigned long dest_id)
8358 struct kvm_vcpu *target = NULL;
8359 struct kvm_apic_map *map;
8361 vcpu->stat.directed_yield_attempted++;
8363 if (single_task_running())
8367 map = rcu_dereference(vcpu->kvm->arch.apic_map);
8369 if (likely(map) && dest_id <= map->max_apic_id && map->phys_map[dest_id])
8370 target = map->phys_map[dest_id]->vcpu;
8374 if (!target || !READ_ONCE(target->ready))
8377 /* Ignore requests to yield to self */
8381 if (kvm_vcpu_yield_to(target) <= 0)
8384 vcpu->stat.directed_yield_successful++;
8390 int kvm_emulate_hypercall(struct kvm_vcpu *vcpu)
8392 unsigned long nr, a0, a1, a2, a3, ret;
8395 if (kvm_xen_hypercall_enabled(vcpu->kvm))
8396 return kvm_xen_hypercall(vcpu);
8398 if (kvm_hv_hypercall_enabled(vcpu))
8399 return kvm_hv_hypercall(vcpu);
8401 nr = kvm_rax_read(vcpu);
8402 a0 = kvm_rbx_read(vcpu);
8403 a1 = kvm_rcx_read(vcpu);
8404 a2 = kvm_rdx_read(vcpu);
8405 a3 = kvm_rsi_read(vcpu);
8407 trace_kvm_hypercall(nr, a0, a1, a2, a3);
8409 op_64_bit = is_64_bit_mode(vcpu);
8418 if (static_call(kvm_x86_get_cpl)(vcpu) != 0) {
8426 case KVM_HC_VAPIC_POLL_IRQ:
8429 case KVM_HC_KICK_CPU:
8430 if (!guest_pv_has(vcpu, KVM_FEATURE_PV_UNHALT))
8433 kvm_pv_kick_cpu_op(vcpu->kvm, a0, a1);
8434 kvm_sched_yield(vcpu, a1);
8437 #ifdef CONFIG_X86_64
8438 case KVM_HC_CLOCK_PAIRING:
8439 ret = kvm_pv_clock_pairing(vcpu, a0, a1);
8442 case KVM_HC_SEND_IPI:
8443 if (!guest_pv_has(vcpu, KVM_FEATURE_PV_SEND_IPI))
8446 ret = kvm_pv_send_ipi(vcpu->kvm, a0, a1, a2, a3, op_64_bit);
8448 case KVM_HC_SCHED_YIELD:
8449 if (!guest_pv_has(vcpu, KVM_FEATURE_PV_SCHED_YIELD))
8452 kvm_sched_yield(vcpu, a0);
8462 kvm_rax_write(vcpu, ret);
8464 ++vcpu->stat.hypercalls;
8465 return kvm_skip_emulated_instruction(vcpu);
8467 EXPORT_SYMBOL_GPL(kvm_emulate_hypercall);
8469 static int emulator_fix_hypercall(struct x86_emulate_ctxt *ctxt)
8471 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
8472 char instruction[3];
8473 unsigned long rip = kvm_rip_read(vcpu);
8475 static_call(kvm_x86_patch_hypercall)(vcpu, instruction);
8477 return emulator_write_emulated(ctxt, rip, instruction, 3,
8481 static int dm_request_for_irq_injection(struct kvm_vcpu *vcpu)
8483 return vcpu->run->request_interrupt_window &&
8484 likely(!pic_in_kernel(vcpu->kvm));
8487 static void post_kvm_run_save(struct kvm_vcpu *vcpu)
8489 struct kvm_run *kvm_run = vcpu->run;
8492 * if_flag is obsolete and useless, so do not bother
8493 * setting it for SEV-ES guests. Userspace can just
8494 * use kvm_run->ready_for_interrupt_injection.
8496 kvm_run->if_flag = !vcpu->arch.guest_state_protected
8497 && (kvm_get_rflags(vcpu) & X86_EFLAGS_IF) != 0;
8499 kvm_run->cr8 = kvm_get_cr8(vcpu);
8500 kvm_run->apic_base = kvm_get_apic_base(vcpu);
8501 kvm_run->ready_for_interrupt_injection =
8502 pic_in_kernel(vcpu->kvm) ||
8503 kvm_vcpu_ready_for_interrupt_injection(vcpu);
8506 kvm_run->flags |= KVM_RUN_X86_SMM;
8509 static void update_cr8_intercept(struct kvm_vcpu *vcpu)
8513 if (!kvm_x86_ops.update_cr8_intercept)
8516 if (!lapic_in_kernel(vcpu))
8519 if (vcpu->arch.apicv_active)
8522 if (!vcpu->arch.apic->vapic_addr)
8523 max_irr = kvm_lapic_find_highest_irr(vcpu);
8530 tpr = kvm_lapic_get_cr8(vcpu);
8532 static_call(kvm_x86_update_cr8_intercept)(vcpu, tpr, max_irr);
8536 int kvm_check_nested_events(struct kvm_vcpu *vcpu)
8538 if (WARN_ON_ONCE(!is_guest_mode(vcpu)))
8541 if (kvm_check_request(KVM_REQ_TRIPLE_FAULT, vcpu)) {
8542 kvm_x86_ops.nested_ops->triple_fault(vcpu);
8546 return kvm_x86_ops.nested_ops->check_events(vcpu);
8549 static void kvm_inject_exception(struct kvm_vcpu *vcpu)
8551 if (vcpu->arch.exception.error_code && !is_protmode(vcpu))
8552 vcpu->arch.exception.error_code = false;
8553 static_call(kvm_x86_queue_exception)(vcpu);
8556 static void inject_pending_event(struct kvm_vcpu *vcpu, bool *req_immediate_exit)
8559 bool can_inject = true;
8561 /* try to reinject previous events if any */
8563 if (vcpu->arch.exception.injected) {
8564 kvm_inject_exception(vcpu);
8568 * Do not inject an NMI or interrupt if there is a pending
8569 * exception. Exceptions and interrupts are recognized at
8570 * instruction boundaries, i.e. the start of an instruction.
8571 * Trap-like exceptions, e.g. #DB, have higher priority than
8572 * NMIs and interrupts, i.e. traps are recognized before an
8573 * NMI/interrupt that's pending on the same instruction.
8574 * Fault-like exceptions, e.g. #GP and #PF, are the lowest
8575 * priority, but are only generated (pended) during instruction
8576 * execution, i.e. a pending fault-like exception means the
8577 * fault occurred on the *previous* instruction and must be
8578 * serviced prior to recognizing any new events in order to
8579 * fully complete the previous instruction.
8581 else if (!vcpu->arch.exception.pending) {
8582 if (vcpu->arch.nmi_injected) {
8583 static_call(kvm_x86_set_nmi)(vcpu);
8585 } else if (vcpu->arch.interrupt.injected) {
8586 static_call(kvm_x86_set_irq)(vcpu);
8591 WARN_ON_ONCE(vcpu->arch.exception.injected &&
8592 vcpu->arch.exception.pending);
8595 * Call check_nested_events() even if we reinjected a previous event
8596 * in order for caller to determine if it should require immediate-exit
8597 * from L2 to L1 due to pending L1 events which require exit
8600 if (is_guest_mode(vcpu)) {
8601 r = kvm_check_nested_events(vcpu);
8606 /* try to inject new event if pending */
8607 if (vcpu->arch.exception.pending) {
8608 trace_kvm_inj_exception(vcpu->arch.exception.nr,
8609 vcpu->arch.exception.has_error_code,
8610 vcpu->arch.exception.error_code);
8612 vcpu->arch.exception.pending = false;
8613 vcpu->arch.exception.injected = true;
8615 if (exception_type(vcpu->arch.exception.nr) == EXCPT_FAULT)
8616 __kvm_set_rflags(vcpu, kvm_get_rflags(vcpu) |
8619 if (vcpu->arch.exception.nr == DB_VECTOR) {
8620 kvm_deliver_exception_payload(vcpu);
8621 if (vcpu->arch.dr7 & DR7_GD) {
8622 vcpu->arch.dr7 &= ~DR7_GD;
8623 kvm_update_dr7(vcpu);
8627 kvm_inject_exception(vcpu);
8632 * Finally, inject interrupt events. If an event cannot be injected
8633 * due to architectural conditions (e.g. IF=0) a window-open exit
8634 * will re-request KVM_REQ_EVENT. Sometimes however an event is pending
8635 * and can architecturally be injected, but we cannot do it right now:
8636 * an interrupt could have arrived just now and we have to inject it
8637 * as a vmexit, or there could already an event in the queue, which is
8638 * indicated by can_inject. In that case we request an immediate exit
8639 * in order to make progress and get back here for another iteration.
8640 * The kvm_x86_ops hooks communicate this by returning -EBUSY.
8642 if (vcpu->arch.smi_pending) {
8643 r = can_inject ? static_call(kvm_x86_smi_allowed)(vcpu, true) : -EBUSY;
8647 vcpu->arch.smi_pending = false;
8648 ++vcpu->arch.smi_count;
8652 static_call(kvm_x86_enable_smi_window)(vcpu);
8655 if (vcpu->arch.nmi_pending) {
8656 r = can_inject ? static_call(kvm_x86_nmi_allowed)(vcpu, true) : -EBUSY;
8660 --vcpu->arch.nmi_pending;
8661 vcpu->arch.nmi_injected = true;
8662 static_call(kvm_x86_set_nmi)(vcpu);
8664 WARN_ON(static_call(kvm_x86_nmi_allowed)(vcpu, true) < 0);
8666 if (vcpu->arch.nmi_pending)
8667 static_call(kvm_x86_enable_nmi_window)(vcpu);
8670 if (kvm_cpu_has_injectable_intr(vcpu)) {
8671 r = can_inject ? static_call(kvm_x86_interrupt_allowed)(vcpu, true) : -EBUSY;
8675 kvm_queue_interrupt(vcpu, kvm_cpu_get_interrupt(vcpu), false);
8676 static_call(kvm_x86_set_irq)(vcpu);
8677 WARN_ON(static_call(kvm_x86_interrupt_allowed)(vcpu, true) < 0);
8679 if (kvm_cpu_has_injectable_intr(vcpu))
8680 static_call(kvm_x86_enable_irq_window)(vcpu);
8683 if (is_guest_mode(vcpu) &&
8684 kvm_x86_ops.nested_ops->hv_timer_pending &&
8685 kvm_x86_ops.nested_ops->hv_timer_pending(vcpu))
8686 *req_immediate_exit = true;
8688 WARN_ON(vcpu->arch.exception.pending);
8692 *req_immediate_exit = true;
8696 static void process_nmi(struct kvm_vcpu *vcpu)
8701 * x86 is limited to one NMI running, and one NMI pending after it.
8702 * If an NMI is already in progress, limit further NMIs to just one.
8703 * Otherwise, allow two (and we'll inject the first one immediately).
8705 if (static_call(kvm_x86_get_nmi_mask)(vcpu) || vcpu->arch.nmi_injected)
8708 vcpu->arch.nmi_pending += atomic_xchg(&vcpu->arch.nmi_queued, 0);
8709 vcpu->arch.nmi_pending = min(vcpu->arch.nmi_pending, limit);
8710 kvm_make_request(KVM_REQ_EVENT, vcpu);
8713 static u32 enter_smm_get_segment_flags(struct kvm_segment *seg)
8716 flags |= seg->g << 23;
8717 flags |= seg->db << 22;
8718 flags |= seg->l << 21;
8719 flags |= seg->avl << 20;
8720 flags |= seg->present << 15;
8721 flags |= seg->dpl << 13;
8722 flags |= seg->s << 12;
8723 flags |= seg->type << 8;
8727 static void enter_smm_save_seg_32(struct kvm_vcpu *vcpu, char *buf, int n)
8729 struct kvm_segment seg;
8732 kvm_get_segment(vcpu, &seg, n);
8733 put_smstate(u32, buf, 0x7fa8 + n * 4, seg.selector);
8736 offset = 0x7f84 + n * 12;
8738 offset = 0x7f2c + (n - 3) * 12;
8740 put_smstate(u32, buf, offset + 8, seg.base);
8741 put_smstate(u32, buf, offset + 4, seg.limit);
8742 put_smstate(u32, buf, offset, enter_smm_get_segment_flags(&seg));
8745 #ifdef CONFIG_X86_64
8746 static void enter_smm_save_seg_64(struct kvm_vcpu *vcpu, char *buf, int n)
8748 struct kvm_segment seg;
8752 kvm_get_segment(vcpu, &seg, n);
8753 offset = 0x7e00 + n * 16;
8755 flags = enter_smm_get_segment_flags(&seg) >> 8;
8756 put_smstate(u16, buf, offset, seg.selector);
8757 put_smstate(u16, buf, offset + 2, flags);
8758 put_smstate(u32, buf, offset + 4, seg.limit);
8759 put_smstate(u64, buf, offset + 8, seg.base);
8763 static void enter_smm_save_state_32(struct kvm_vcpu *vcpu, char *buf)
8766 struct kvm_segment seg;
8770 put_smstate(u32, buf, 0x7ffc, kvm_read_cr0(vcpu));
8771 put_smstate(u32, buf, 0x7ff8, kvm_read_cr3(vcpu));
8772 put_smstate(u32, buf, 0x7ff4, kvm_get_rflags(vcpu));
8773 put_smstate(u32, buf, 0x7ff0, kvm_rip_read(vcpu));
8775 for (i = 0; i < 8; i++)
8776 put_smstate(u32, buf, 0x7fd0 + i * 4, kvm_register_read_raw(vcpu, i));
8778 kvm_get_dr(vcpu, 6, &val);
8779 put_smstate(u32, buf, 0x7fcc, (u32)val);
8780 kvm_get_dr(vcpu, 7, &val);
8781 put_smstate(u32, buf, 0x7fc8, (u32)val);
8783 kvm_get_segment(vcpu, &seg, VCPU_SREG_TR);
8784 put_smstate(u32, buf, 0x7fc4, seg.selector);
8785 put_smstate(u32, buf, 0x7f64, seg.base);
8786 put_smstate(u32, buf, 0x7f60, seg.limit);
8787 put_smstate(u32, buf, 0x7f5c, enter_smm_get_segment_flags(&seg));
8789 kvm_get_segment(vcpu, &seg, VCPU_SREG_LDTR);
8790 put_smstate(u32, buf, 0x7fc0, seg.selector);
8791 put_smstate(u32, buf, 0x7f80, seg.base);
8792 put_smstate(u32, buf, 0x7f7c, seg.limit);
8793 put_smstate(u32, buf, 0x7f78, enter_smm_get_segment_flags(&seg));
8795 static_call(kvm_x86_get_gdt)(vcpu, &dt);
8796 put_smstate(u32, buf, 0x7f74, dt.address);
8797 put_smstate(u32, buf, 0x7f70, dt.size);
8799 static_call(kvm_x86_get_idt)(vcpu, &dt);
8800 put_smstate(u32, buf, 0x7f58, dt.address);
8801 put_smstate(u32, buf, 0x7f54, dt.size);
8803 for (i = 0; i < 6; i++)
8804 enter_smm_save_seg_32(vcpu, buf, i);
8806 put_smstate(u32, buf, 0x7f14, kvm_read_cr4(vcpu));
8809 put_smstate(u32, buf, 0x7efc, 0x00020000);
8810 put_smstate(u32, buf, 0x7ef8, vcpu->arch.smbase);
8813 #ifdef CONFIG_X86_64
8814 static void enter_smm_save_state_64(struct kvm_vcpu *vcpu, char *buf)
8817 struct kvm_segment seg;
8821 for (i = 0; i < 16; i++)
8822 put_smstate(u64, buf, 0x7ff8 - i * 8, kvm_register_read_raw(vcpu, i));
8824 put_smstate(u64, buf, 0x7f78, kvm_rip_read(vcpu));
8825 put_smstate(u32, buf, 0x7f70, kvm_get_rflags(vcpu));
8827 kvm_get_dr(vcpu, 6, &val);
8828 put_smstate(u64, buf, 0x7f68, val);
8829 kvm_get_dr(vcpu, 7, &val);
8830 put_smstate(u64, buf, 0x7f60, val);
8832 put_smstate(u64, buf, 0x7f58, kvm_read_cr0(vcpu));
8833 put_smstate(u64, buf, 0x7f50, kvm_read_cr3(vcpu));
8834 put_smstate(u64, buf, 0x7f48, kvm_read_cr4(vcpu));
8836 put_smstate(u32, buf, 0x7f00, vcpu->arch.smbase);
8839 put_smstate(u32, buf, 0x7efc, 0x00020064);
8841 put_smstate(u64, buf, 0x7ed0, vcpu->arch.efer);
8843 kvm_get_segment(vcpu, &seg, VCPU_SREG_TR);
8844 put_smstate(u16, buf, 0x7e90, seg.selector);
8845 put_smstate(u16, buf, 0x7e92, enter_smm_get_segment_flags(&seg) >> 8);
8846 put_smstate(u32, buf, 0x7e94, seg.limit);
8847 put_smstate(u64, buf, 0x7e98, seg.base);
8849 static_call(kvm_x86_get_idt)(vcpu, &dt);
8850 put_smstate(u32, buf, 0x7e84, dt.size);
8851 put_smstate(u64, buf, 0x7e88, dt.address);
8853 kvm_get_segment(vcpu, &seg, VCPU_SREG_LDTR);
8854 put_smstate(u16, buf, 0x7e70, seg.selector);
8855 put_smstate(u16, buf, 0x7e72, enter_smm_get_segment_flags(&seg) >> 8);
8856 put_smstate(u32, buf, 0x7e74, seg.limit);
8857 put_smstate(u64, buf, 0x7e78, seg.base);
8859 static_call(kvm_x86_get_gdt)(vcpu, &dt);
8860 put_smstate(u32, buf, 0x7e64, dt.size);
8861 put_smstate(u64, buf, 0x7e68, dt.address);
8863 for (i = 0; i < 6; i++)
8864 enter_smm_save_seg_64(vcpu, buf, i);
8868 static void enter_smm(struct kvm_vcpu *vcpu)
8870 struct kvm_segment cs, ds;
8875 trace_kvm_enter_smm(vcpu->vcpu_id, vcpu->arch.smbase, true);
8876 memset(buf, 0, 512);
8877 #ifdef CONFIG_X86_64
8878 if (guest_cpuid_has(vcpu, X86_FEATURE_LM))
8879 enter_smm_save_state_64(vcpu, buf);
8882 enter_smm_save_state_32(vcpu, buf);
8885 * Give pre_enter_smm() a chance to make ISA-specific changes to the
8886 * vCPU state (e.g. leave guest mode) after we've saved the state into
8887 * the SMM state-save area.
8889 static_call(kvm_x86_pre_enter_smm)(vcpu, buf);
8891 vcpu->arch.hflags |= HF_SMM_MASK;
8892 kvm_vcpu_write_guest(vcpu, vcpu->arch.smbase + 0xfe00, buf, sizeof(buf));
8894 if (static_call(kvm_x86_get_nmi_mask)(vcpu))
8895 vcpu->arch.hflags |= HF_SMM_INSIDE_NMI_MASK;
8897 static_call(kvm_x86_set_nmi_mask)(vcpu, true);
8899 kvm_set_rflags(vcpu, X86_EFLAGS_FIXED);
8900 kvm_rip_write(vcpu, 0x8000);
8902 cr0 = vcpu->arch.cr0 & ~(X86_CR0_PE | X86_CR0_EM | X86_CR0_TS | X86_CR0_PG);
8903 static_call(kvm_x86_set_cr0)(vcpu, cr0);
8904 vcpu->arch.cr0 = cr0;
8906 static_call(kvm_x86_set_cr4)(vcpu, 0);
8908 /* Undocumented: IDT limit is set to zero on entry to SMM. */
8909 dt.address = dt.size = 0;
8910 static_call(kvm_x86_set_idt)(vcpu, &dt);
8912 kvm_set_dr(vcpu, 7, DR7_FIXED_1);
8914 cs.selector = (vcpu->arch.smbase >> 4) & 0xffff;
8915 cs.base = vcpu->arch.smbase;
8920 cs.limit = ds.limit = 0xffffffff;
8921 cs.type = ds.type = 0x3;
8922 cs.dpl = ds.dpl = 0;
8927 cs.avl = ds.avl = 0;
8928 cs.present = ds.present = 1;
8929 cs.unusable = ds.unusable = 0;
8930 cs.padding = ds.padding = 0;
8932 kvm_set_segment(vcpu, &cs, VCPU_SREG_CS);
8933 kvm_set_segment(vcpu, &ds, VCPU_SREG_DS);
8934 kvm_set_segment(vcpu, &ds, VCPU_SREG_ES);
8935 kvm_set_segment(vcpu, &ds, VCPU_SREG_FS);
8936 kvm_set_segment(vcpu, &ds, VCPU_SREG_GS);
8937 kvm_set_segment(vcpu, &ds, VCPU_SREG_SS);
8939 #ifdef CONFIG_X86_64
8940 if (guest_cpuid_has(vcpu, X86_FEATURE_LM))
8941 static_call(kvm_x86_set_efer)(vcpu, 0);
8944 kvm_update_cpuid_runtime(vcpu);
8945 kvm_mmu_reset_context(vcpu);
8948 static void process_smi(struct kvm_vcpu *vcpu)
8950 vcpu->arch.smi_pending = true;
8951 kvm_make_request(KVM_REQ_EVENT, vcpu);
8954 void kvm_make_scan_ioapic_request_mask(struct kvm *kvm,
8955 unsigned long *vcpu_bitmap)
8959 zalloc_cpumask_var(&cpus, GFP_ATOMIC);
8961 kvm_make_vcpus_request_mask(kvm, KVM_REQ_SCAN_IOAPIC,
8962 NULL, vcpu_bitmap, cpus);
8964 free_cpumask_var(cpus);
8967 void kvm_make_scan_ioapic_request(struct kvm *kvm)
8969 kvm_make_all_cpus_request(kvm, KVM_REQ_SCAN_IOAPIC);
8972 void kvm_vcpu_update_apicv(struct kvm_vcpu *vcpu)
8974 if (!lapic_in_kernel(vcpu))
8977 vcpu->arch.apicv_active = kvm_apicv_activated(vcpu->kvm);
8978 kvm_apic_update_apicv(vcpu);
8979 static_call(kvm_x86_refresh_apicv_exec_ctrl)(vcpu);
8981 EXPORT_SYMBOL_GPL(kvm_vcpu_update_apicv);
8984 * NOTE: Do not hold any lock prior to calling this.
8986 * In particular, kvm_request_apicv_update() expects kvm->srcu not to be
8987 * locked, because it calls __x86_set_memory_region() which does
8988 * synchronize_srcu(&kvm->srcu).
8990 void kvm_request_apicv_update(struct kvm *kvm, bool activate, ulong bit)
8992 struct kvm_vcpu *except;
8993 unsigned long old, new, expected;
8995 if (!kvm_x86_ops.check_apicv_inhibit_reasons ||
8996 !static_call(kvm_x86_check_apicv_inhibit_reasons)(bit))
8999 old = READ_ONCE(kvm->arch.apicv_inhibit_reasons);
9001 expected = new = old;
9003 __clear_bit(bit, &new);
9005 __set_bit(bit, &new);
9008 old = cmpxchg(&kvm->arch.apicv_inhibit_reasons, expected, new);
9009 } while (old != expected);
9014 trace_kvm_apicv_update_request(activate, bit);
9015 if (kvm_x86_ops.pre_update_apicv_exec_ctrl)
9016 static_call(kvm_x86_pre_update_apicv_exec_ctrl)(kvm, activate);
9019 * Sending request to update APICV for all other vcpus,
9020 * while update the calling vcpu immediately instead of
9021 * waiting for another #VMEXIT to handle the request.
9023 except = kvm_get_running_vcpu();
9024 kvm_make_all_cpus_request_except(kvm, KVM_REQ_APICV_UPDATE,
9027 kvm_vcpu_update_apicv(except);
9029 EXPORT_SYMBOL_GPL(kvm_request_apicv_update);
9031 static void vcpu_scan_ioapic(struct kvm_vcpu *vcpu)
9033 if (!kvm_apic_present(vcpu))
9036 bitmap_zero(vcpu->arch.ioapic_handled_vectors, 256);
9038 if (irqchip_split(vcpu->kvm))
9039 kvm_scan_ioapic_routes(vcpu, vcpu->arch.ioapic_handled_vectors);
9041 if (vcpu->arch.apicv_active)
9042 static_call(kvm_x86_sync_pir_to_irr)(vcpu);
9043 if (ioapic_in_kernel(vcpu->kvm))
9044 kvm_ioapic_scan_entry(vcpu, vcpu->arch.ioapic_handled_vectors);
9047 if (is_guest_mode(vcpu))
9048 vcpu->arch.load_eoi_exitmap_pending = true;
9050 kvm_make_request(KVM_REQ_LOAD_EOI_EXITMAP, vcpu);
9053 static void vcpu_load_eoi_exitmap(struct kvm_vcpu *vcpu)
9055 u64 eoi_exit_bitmap[4];
9057 if (!kvm_apic_hw_enabled(vcpu->arch.apic))
9060 if (to_hv_vcpu(vcpu))
9061 bitmap_or((ulong *)eoi_exit_bitmap,
9062 vcpu->arch.ioapic_handled_vectors,
9063 to_hv_synic(vcpu)->vec_bitmap, 256);
9065 static_call(kvm_x86_load_eoi_exitmap)(vcpu, eoi_exit_bitmap);
9068 void kvm_arch_mmu_notifier_invalidate_range(struct kvm *kvm,
9069 unsigned long start, unsigned long end)
9071 unsigned long apic_address;
9074 * The physical address of apic access page is stored in the VMCS.
9075 * Update it when it becomes invalid.
9077 apic_address = gfn_to_hva(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
9078 if (start <= apic_address && apic_address < end)
9079 kvm_make_all_cpus_request(kvm, KVM_REQ_APIC_PAGE_RELOAD);
9082 void kvm_vcpu_reload_apic_access_page(struct kvm_vcpu *vcpu)
9084 if (!lapic_in_kernel(vcpu))
9087 if (!kvm_x86_ops.set_apic_access_page_addr)
9090 static_call(kvm_x86_set_apic_access_page_addr)(vcpu);
9093 void __kvm_request_immediate_exit(struct kvm_vcpu *vcpu)
9095 smp_send_reschedule(vcpu->cpu);
9097 EXPORT_SYMBOL_GPL(__kvm_request_immediate_exit);
9100 * Returns 1 to let vcpu_run() continue the guest execution loop without
9101 * exiting to the userspace. Otherwise, the value will be returned to the
9104 static int vcpu_enter_guest(struct kvm_vcpu *vcpu)
9108 dm_request_for_irq_injection(vcpu) &&
9109 kvm_cpu_accept_dm_intr(vcpu);
9110 fastpath_t exit_fastpath;
9112 bool req_immediate_exit = false;
9114 /* Forbid vmenter if vcpu dirty ring is soft-full */
9115 if (unlikely(vcpu->kvm->dirty_ring_size &&
9116 kvm_dirty_ring_soft_full(&vcpu->dirty_ring))) {
9117 vcpu->run->exit_reason = KVM_EXIT_DIRTY_RING_FULL;
9118 trace_kvm_dirty_ring_exit(vcpu);
9123 if (kvm_request_pending(vcpu)) {
9124 if (kvm_check_request(KVM_REQ_GET_NESTED_STATE_PAGES, vcpu)) {
9125 if (unlikely(!kvm_x86_ops.nested_ops->get_nested_state_pages(vcpu))) {
9130 if (kvm_check_request(KVM_REQ_MMU_RELOAD, vcpu))
9131 kvm_mmu_unload(vcpu);
9132 if (kvm_check_request(KVM_REQ_MIGRATE_TIMER, vcpu))
9133 __kvm_migrate_timers(vcpu);
9134 if (kvm_check_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu))
9135 kvm_gen_update_masterclock(vcpu->kvm);
9136 if (kvm_check_request(KVM_REQ_GLOBAL_CLOCK_UPDATE, vcpu))
9137 kvm_gen_kvmclock_update(vcpu);
9138 if (kvm_check_request(KVM_REQ_CLOCK_UPDATE, vcpu)) {
9139 r = kvm_guest_time_update(vcpu);
9143 if (kvm_check_request(KVM_REQ_MMU_SYNC, vcpu))
9144 kvm_mmu_sync_roots(vcpu);
9145 if (kvm_check_request(KVM_REQ_LOAD_MMU_PGD, vcpu))
9146 kvm_mmu_load_pgd(vcpu);
9147 if (kvm_check_request(KVM_REQ_TLB_FLUSH, vcpu)) {
9148 kvm_vcpu_flush_tlb_all(vcpu);
9150 /* Flushing all ASIDs flushes the current ASID... */
9151 kvm_clear_request(KVM_REQ_TLB_FLUSH_CURRENT, vcpu);
9153 if (kvm_check_request(KVM_REQ_TLB_FLUSH_CURRENT, vcpu))
9154 kvm_vcpu_flush_tlb_current(vcpu);
9155 if (kvm_check_request(KVM_REQ_HV_TLB_FLUSH, vcpu))
9156 kvm_vcpu_flush_tlb_guest(vcpu);
9158 if (kvm_check_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu)) {
9159 vcpu->run->exit_reason = KVM_EXIT_TPR_ACCESS;
9163 if (kvm_check_request(KVM_REQ_TRIPLE_FAULT, vcpu)) {
9164 if (is_guest_mode(vcpu)) {
9165 kvm_x86_ops.nested_ops->triple_fault(vcpu);
9167 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
9168 vcpu->mmio_needed = 0;
9173 if (kvm_check_request(KVM_REQ_APF_HALT, vcpu)) {
9174 /* Page is swapped out. Do synthetic halt */
9175 vcpu->arch.apf.halted = true;
9179 if (kvm_check_request(KVM_REQ_STEAL_UPDATE, vcpu))
9180 record_steal_time(vcpu);
9181 if (kvm_check_request(KVM_REQ_SMI, vcpu))
9183 if (kvm_check_request(KVM_REQ_NMI, vcpu))
9185 if (kvm_check_request(KVM_REQ_PMU, vcpu))
9186 kvm_pmu_handle_event(vcpu);
9187 if (kvm_check_request(KVM_REQ_PMI, vcpu))
9188 kvm_pmu_deliver_pmi(vcpu);
9189 if (kvm_check_request(KVM_REQ_IOAPIC_EOI_EXIT, vcpu)) {
9190 BUG_ON(vcpu->arch.pending_ioapic_eoi > 255);
9191 if (test_bit(vcpu->arch.pending_ioapic_eoi,
9192 vcpu->arch.ioapic_handled_vectors)) {
9193 vcpu->run->exit_reason = KVM_EXIT_IOAPIC_EOI;
9194 vcpu->run->eoi.vector =
9195 vcpu->arch.pending_ioapic_eoi;
9200 if (kvm_check_request(KVM_REQ_SCAN_IOAPIC, vcpu))
9201 vcpu_scan_ioapic(vcpu);
9202 if (kvm_check_request(KVM_REQ_LOAD_EOI_EXITMAP, vcpu))
9203 vcpu_load_eoi_exitmap(vcpu);
9204 if (kvm_check_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu))
9205 kvm_vcpu_reload_apic_access_page(vcpu);
9206 if (kvm_check_request(KVM_REQ_HV_CRASH, vcpu)) {
9207 vcpu->run->exit_reason = KVM_EXIT_SYSTEM_EVENT;
9208 vcpu->run->system_event.type = KVM_SYSTEM_EVENT_CRASH;
9212 if (kvm_check_request(KVM_REQ_HV_RESET, vcpu)) {
9213 vcpu->run->exit_reason = KVM_EXIT_SYSTEM_EVENT;
9214 vcpu->run->system_event.type = KVM_SYSTEM_EVENT_RESET;
9218 if (kvm_check_request(KVM_REQ_HV_EXIT, vcpu)) {
9219 struct kvm_vcpu_hv *hv_vcpu = to_hv_vcpu(vcpu);
9221 vcpu->run->exit_reason = KVM_EXIT_HYPERV;
9222 vcpu->run->hyperv = hv_vcpu->exit;
9228 * KVM_REQ_HV_STIMER has to be processed after
9229 * KVM_REQ_CLOCK_UPDATE, because Hyper-V SynIC timers
9230 * depend on the guest clock being up-to-date
9232 if (kvm_check_request(KVM_REQ_HV_STIMER, vcpu))
9233 kvm_hv_process_stimers(vcpu);
9234 if (kvm_check_request(KVM_REQ_APICV_UPDATE, vcpu))
9235 kvm_vcpu_update_apicv(vcpu);
9236 if (kvm_check_request(KVM_REQ_APF_READY, vcpu))
9237 kvm_check_async_pf_completion(vcpu);
9238 if (kvm_check_request(KVM_REQ_MSR_FILTER_CHANGED, vcpu))
9239 static_call(kvm_x86_msr_filter_changed)(vcpu);
9241 if (kvm_check_request(KVM_REQ_UPDATE_CPU_DIRTY_LOGGING, vcpu))
9242 static_call(kvm_x86_update_cpu_dirty_logging)(vcpu);
9245 if (kvm_check_request(KVM_REQ_EVENT, vcpu) || req_int_win ||
9246 kvm_xen_has_interrupt(vcpu)) {
9247 ++vcpu->stat.req_event;
9248 kvm_apic_accept_events(vcpu);
9249 if (vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
9254 inject_pending_event(vcpu, &req_immediate_exit);
9256 static_call(kvm_x86_enable_irq_window)(vcpu);
9258 if (kvm_lapic_enabled(vcpu)) {
9259 update_cr8_intercept(vcpu);
9260 kvm_lapic_sync_to_vapic(vcpu);
9264 r = kvm_mmu_reload(vcpu);
9266 goto cancel_injection;
9271 static_call(kvm_x86_prepare_guest_switch)(vcpu);
9274 * Disable IRQs before setting IN_GUEST_MODE. Posted interrupt
9275 * IPI are then delayed after guest entry, which ensures that they
9276 * result in virtual interrupt delivery.
9278 local_irq_disable();
9279 vcpu->mode = IN_GUEST_MODE;
9281 srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
9284 * 1) We should set ->mode before checking ->requests. Please see
9285 * the comment in kvm_vcpu_exiting_guest_mode().
9287 * 2) For APICv, we should set ->mode before checking PID.ON. This
9288 * pairs with the memory barrier implicit in pi_test_and_set_on
9289 * (see vmx_deliver_posted_interrupt).
9291 * 3) This also orders the write to mode from any reads to the page
9292 * tables done while the VCPU is running. Please see the comment
9293 * in kvm_flush_remote_tlbs.
9295 smp_mb__after_srcu_read_unlock();
9298 * This handles the case where a posted interrupt was
9299 * notified with kvm_vcpu_kick.
9301 if (kvm_lapic_enabled(vcpu) && vcpu->arch.apicv_active)
9302 static_call(kvm_x86_sync_pir_to_irr)(vcpu);
9304 if (kvm_vcpu_exit_request(vcpu)) {
9305 vcpu->mode = OUTSIDE_GUEST_MODE;
9309 vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
9311 goto cancel_injection;
9314 if (req_immediate_exit) {
9315 kvm_make_request(KVM_REQ_EVENT, vcpu);
9316 static_call(kvm_x86_request_immediate_exit)(vcpu);
9319 fpregs_assert_state_consistent();
9320 if (test_thread_flag(TIF_NEED_FPU_LOAD))
9321 switch_fpu_return();
9323 if (unlikely(vcpu->arch.switch_db_regs)) {
9325 set_debugreg(vcpu->arch.eff_db[0], 0);
9326 set_debugreg(vcpu->arch.eff_db[1], 1);
9327 set_debugreg(vcpu->arch.eff_db[2], 2);
9328 set_debugreg(vcpu->arch.eff_db[3], 3);
9329 set_debugreg(vcpu->arch.dr6, 6);
9330 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_RELOAD;
9334 exit_fastpath = static_call(kvm_x86_run)(vcpu);
9335 if (likely(exit_fastpath != EXIT_FASTPATH_REENTER_GUEST))
9338 if (unlikely(kvm_vcpu_exit_request(vcpu))) {
9339 exit_fastpath = EXIT_FASTPATH_EXIT_HANDLED;
9343 if (vcpu->arch.apicv_active)
9344 static_call(kvm_x86_sync_pir_to_irr)(vcpu);
9348 * Do this here before restoring debug registers on the host. And
9349 * since we do this before handling the vmexit, a DR access vmexit
9350 * can (a) read the correct value of the debug registers, (b) set
9351 * KVM_DEBUGREG_WONT_EXIT again.
9353 if (unlikely(vcpu->arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)) {
9354 WARN_ON(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP);
9355 static_call(kvm_x86_sync_dirty_debug_regs)(vcpu);
9356 kvm_update_dr0123(vcpu);
9357 kvm_update_dr7(vcpu);
9358 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_RELOAD;
9362 * If the guest has used debug registers, at least dr7
9363 * will be disabled while returning to the host.
9364 * If we don't have active breakpoints in the host, we don't
9365 * care about the messed up debug address registers. But if
9366 * we have some of them active, restore the old state.
9368 if (hw_breakpoint_active())
9369 hw_breakpoint_restore();
9371 vcpu->arch.last_vmentry_cpu = vcpu->cpu;
9372 vcpu->arch.last_guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
9374 vcpu->mode = OUTSIDE_GUEST_MODE;
9377 static_call(kvm_x86_handle_exit_irqoff)(vcpu);
9380 * Consume any pending interrupts, including the possible source of
9381 * VM-Exit on SVM and any ticks that occur between VM-Exit and now.
9382 * An instruction is required after local_irq_enable() to fully unblock
9383 * interrupts on processors that implement an interrupt shadow, the
9384 * stat.exits increment will do nicely.
9386 kvm_before_interrupt(vcpu);
9389 local_irq_disable();
9390 kvm_after_interrupt(vcpu);
9393 * Wait until after servicing IRQs to account guest time so that any
9394 * ticks that occurred while running the guest are properly accounted
9395 * to the guest. Waiting until IRQs are enabled degrades the accuracy
9396 * of accounting via context tracking, but the loss of accuracy is
9397 * acceptable for all known use cases.
9399 vtime_account_guest_exit();
9401 if (lapic_in_kernel(vcpu)) {
9402 s64 delta = vcpu->arch.apic->lapic_timer.advance_expire_delta;
9403 if (delta != S64_MIN) {
9404 trace_kvm_wait_lapic_expire(vcpu->vcpu_id, delta);
9405 vcpu->arch.apic->lapic_timer.advance_expire_delta = S64_MIN;
9412 vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
9415 * Profile KVM exit RIPs:
9417 if (unlikely(prof_on == KVM_PROFILING)) {
9418 unsigned long rip = kvm_rip_read(vcpu);
9419 profile_hit(KVM_PROFILING, (void *)rip);
9422 if (unlikely(vcpu->arch.tsc_always_catchup))
9423 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
9425 if (vcpu->arch.apic_attention)
9426 kvm_lapic_sync_from_vapic(vcpu);
9428 r = static_call(kvm_x86_handle_exit)(vcpu, exit_fastpath);
9432 if (req_immediate_exit)
9433 kvm_make_request(KVM_REQ_EVENT, vcpu);
9434 static_call(kvm_x86_cancel_injection)(vcpu);
9435 if (unlikely(vcpu->arch.apic_attention))
9436 kvm_lapic_sync_from_vapic(vcpu);
9441 static inline int vcpu_block(struct kvm *kvm, struct kvm_vcpu *vcpu)
9443 if (!kvm_arch_vcpu_runnable(vcpu) &&
9444 (!kvm_x86_ops.pre_block || static_call(kvm_x86_pre_block)(vcpu) == 0)) {
9445 srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
9446 kvm_vcpu_block(vcpu);
9447 vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
9449 if (kvm_x86_ops.post_block)
9450 static_call(kvm_x86_post_block)(vcpu);
9452 if (!kvm_check_request(KVM_REQ_UNHALT, vcpu))
9456 kvm_apic_accept_events(vcpu);
9457 switch(vcpu->arch.mp_state) {
9458 case KVM_MP_STATE_HALTED:
9459 case KVM_MP_STATE_AP_RESET_HOLD:
9460 vcpu->arch.pv.pv_unhalted = false;
9461 vcpu->arch.mp_state =
9462 KVM_MP_STATE_RUNNABLE;
9464 case KVM_MP_STATE_RUNNABLE:
9465 vcpu->arch.apf.halted = false;
9467 case KVM_MP_STATE_INIT_RECEIVED:
9475 static inline bool kvm_vcpu_running(struct kvm_vcpu *vcpu)
9477 if (is_guest_mode(vcpu))
9478 kvm_check_nested_events(vcpu);
9480 return (vcpu->arch.mp_state == KVM_MP_STATE_RUNNABLE &&
9481 !vcpu->arch.apf.halted);
9484 static int vcpu_run(struct kvm_vcpu *vcpu)
9487 struct kvm *kvm = vcpu->kvm;
9489 vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
9490 vcpu->arch.l1tf_flush_l1d = true;
9493 if (kvm_vcpu_running(vcpu)) {
9494 r = vcpu_enter_guest(vcpu);
9496 r = vcpu_block(kvm, vcpu);
9502 kvm_clear_request(KVM_REQ_UNBLOCK, vcpu);
9503 if (kvm_cpu_has_pending_timer(vcpu))
9504 kvm_inject_pending_timer_irqs(vcpu);
9506 if (dm_request_for_irq_injection(vcpu) &&
9507 kvm_vcpu_ready_for_interrupt_injection(vcpu)) {
9509 vcpu->run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
9510 ++vcpu->stat.request_irq_exits;
9514 if (__xfer_to_guest_mode_work_pending()) {
9515 srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
9516 r = xfer_to_guest_mode_handle_work(vcpu);
9519 vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
9523 srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
9528 static inline int complete_emulated_io(struct kvm_vcpu *vcpu)
9532 vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
9533 r = kvm_emulate_instruction(vcpu, EMULTYPE_NO_DECODE);
9534 srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
9538 static int complete_emulated_pio(struct kvm_vcpu *vcpu)
9540 BUG_ON(!vcpu->arch.pio.count);
9542 return complete_emulated_io(vcpu);
9546 * Implements the following, as a state machine:
9550 * for each mmio piece in the fragment
9558 * for each mmio piece in the fragment
9563 static int complete_emulated_mmio(struct kvm_vcpu *vcpu)
9565 struct kvm_run *run = vcpu->run;
9566 struct kvm_mmio_fragment *frag;
9569 BUG_ON(!vcpu->mmio_needed);
9571 /* Complete previous fragment */
9572 frag = &vcpu->mmio_fragments[vcpu->mmio_cur_fragment];
9573 len = min(8u, frag->len);
9574 if (!vcpu->mmio_is_write)
9575 memcpy(frag->data, run->mmio.data, len);
9577 if (frag->len <= 8) {
9578 /* Switch to the next fragment. */
9580 vcpu->mmio_cur_fragment++;
9582 /* Go forward to the next mmio piece. */
9588 if (vcpu->mmio_cur_fragment >= vcpu->mmio_nr_fragments) {
9589 vcpu->mmio_needed = 0;
9591 /* FIXME: return into emulator if single-stepping. */
9592 if (vcpu->mmio_is_write)
9594 vcpu->mmio_read_completed = 1;
9595 return complete_emulated_io(vcpu);
9598 run->exit_reason = KVM_EXIT_MMIO;
9599 run->mmio.phys_addr = frag->gpa;
9600 if (vcpu->mmio_is_write)
9601 memcpy(run->mmio.data, frag->data, min(8u, frag->len));
9602 run->mmio.len = min(8u, frag->len);
9603 run->mmio.is_write = vcpu->mmio_is_write;
9604 vcpu->arch.complete_userspace_io = complete_emulated_mmio;
9608 static void kvm_save_current_fpu(struct fpu *fpu)
9611 * If the target FPU state is not resident in the CPU registers, just
9612 * memcpy() from current, else save CPU state directly to the target.
9614 if (test_thread_flag(TIF_NEED_FPU_LOAD))
9615 memcpy(&fpu->state, ¤t->thread.fpu.state,
9616 fpu_kernel_xstate_size);
9618 copy_fpregs_to_fpstate(fpu);
9621 /* Swap (qemu) user FPU context for the guest FPU context. */
9622 static void kvm_load_guest_fpu(struct kvm_vcpu *vcpu)
9626 kvm_save_current_fpu(vcpu->arch.user_fpu);
9629 * Guests with protected state can't have it set by the hypervisor,
9630 * so skip trying to set it.
9632 if (vcpu->arch.guest_fpu)
9633 /* PKRU is separately restored in kvm_x86_ops.run. */
9634 __copy_kernel_to_fpregs(&vcpu->arch.guest_fpu->state,
9635 ~XFEATURE_MASK_PKRU);
9637 fpregs_mark_activate();
9643 /* When vcpu_run ends, restore user space FPU context. */
9644 static void kvm_put_guest_fpu(struct kvm_vcpu *vcpu)
9649 * Guests with protected state can't have it read by the hypervisor,
9650 * so skip trying to save it.
9652 if (vcpu->arch.guest_fpu)
9653 kvm_save_current_fpu(vcpu->arch.guest_fpu);
9655 copy_kernel_to_fpregs(&vcpu->arch.user_fpu->state);
9657 fpregs_mark_activate();
9660 ++vcpu->stat.fpu_reload;
9664 int kvm_arch_vcpu_ioctl_run(struct kvm_vcpu *vcpu)
9666 struct kvm_run *kvm_run = vcpu->run;
9670 kvm_sigset_activate(vcpu);
9672 kvm_load_guest_fpu(vcpu);
9674 if (unlikely(vcpu->arch.mp_state == KVM_MP_STATE_UNINITIALIZED)) {
9675 if (kvm_run->immediate_exit) {
9679 kvm_vcpu_block(vcpu);
9680 kvm_apic_accept_events(vcpu);
9681 kvm_clear_request(KVM_REQ_UNHALT, vcpu);
9683 if (signal_pending(current)) {
9685 kvm_run->exit_reason = KVM_EXIT_INTR;
9686 ++vcpu->stat.signal_exits;
9691 if (kvm_run->kvm_valid_regs & ~KVM_SYNC_X86_VALID_FIELDS) {
9696 if (kvm_run->kvm_dirty_regs) {
9697 r = sync_regs(vcpu);
9702 /* re-sync apic's tpr */
9703 if (!lapic_in_kernel(vcpu)) {
9704 if (kvm_set_cr8(vcpu, kvm_run->cr8) != 0) {
9710 if (unlikely(vcpu->arch.complete_userspace_io)) {
9711 int (*cui)(struct kvm_vcpu *) = vcpu->arch.complete_userspace_io;
9712 vcpu->arch.complete_userspace_io = NULL;
9717 WARN_ON(vcpu->arch.pio.count || vcpu->mmio_needed);
9719 if (kvm_run->immediate_exit)
9725 kvm_put_guest_fpu(vcpu);
9726 if (kvm_run->kvm_valid_regs)
9728 post_kvm_run_save(vcpu);
9729 kvm_sigset_deactivate(vcpu);
9735 static void __get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
9737 if (vcpu->arch.emulate_regs_need_sync_to_vcpu) {
9739 * We are here if userspace calls get_regs() in the middle of
9740 * instruction emulation. Registers state needs to be copied
9741 * back from emulation context to vcpu. Userspace shouldn't do
9742 * that usually, but some bad designed PV devices (vmware
9743 * backdoor interface) need this to work
9745 emulator_writeback_register_cache(vcpu->arch.emulate_ctxt);
9746 vcpu->arch.emulate_regs_need_sync_to_vcpu = false;
9748 regs->rax = kvm_rax_read(vcpu);
9749 regs->rbx = kvm_rbx_read(vcpu);
9750 regs->rcx = kvm_rcx_read(vcpu);
9751 regs->rdx = kvm_rdx_read(vcpu);
9752 regs->rsi = kvm_rsi_read(vcpu);
9753 regs->rdi = kvm_rdi_read(vcpu);
9754 regs->rsp = kvm_rsp_read(vcpu);
9755 regs->rbp = kvm_rbp_read(vcpu);
9756 #ifdef CONFIG_X86_64
9757 regs->r8 = kvm_r8_read(vcpu);
9758 regs->r9 = kvm_r9_read(vcpu);
9759 regs->r10 = kvm_r10_read(vcpu);
9760 regs->r11 = kvm_r11_read(vcpu);
9761 regs->r12 = kvm_r12_read(vcpu);
9762 regs->r13 = kvm_r13_read(vcpu);
9763 regs->r14 = kvm_r14_read(vcpu);
9764 regs->r15 = kvm_r15_read(vcpu);
9767 regs->rip = kvm_rip_read(vcpu);
9768 regs->rflags = kvm_get_rflags(vcpu);
9771 int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
9774 __get_regs(vcpu, regs);
9779 static void __set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
9781 vcpu->arch.emulate_regs_need_sync_from_vcpu = true;
9782 vcpu->arch.emulate_regs_need_sync_to_vcpu = false;
9784 kvm_rax_write(vcpu, regs->rax);
9785 kvm_rbx_write(vcpu, regs->rbx);
9786 kvm_rcx_write(vcpu, regs->rcx);
9787 kvm_rdx_write(vcpu, regs->rdx);
9788 kvm_rsi_write(vcpu, regs->rsi);
9789 kvm_rdi_write(vcpu, regs->rdi);
9790 kvm_rsp_write(vcpu, regs->rsp);
9791 kvm_rbp_write(vcpu, regs->rbp);
9792 #ifdef CONFIG_X86_64
9793 kvm_r8_write(vcpu, regs->r8);
9794 kvm_r9_write(vcpu, regs->r9);
9795 kvm_r10_write(vcpu, regs->r10);
9796 kvm_r11_write(vcpu, regs->r11);
9797 kvm_r12_write(vcpu, regs->r12);
9798 kvm_r13_write(vcpu, regs->r13);
9799 kvm_r14_write(vcpu, regs->r14);
9800 kvm_r15_write(vcpu, regs->r15);
9803 kvm_rip_write(vcpu, regs->rip);
9804 kvm_set_rflags(vcpu, regs->rflags | X86_EFLAGS_FIXED);
9806 vcpu->arch.exception.pending = false;
9808 kvm_make_request(KVM_REQ_EVENT, vcpu);
9811 int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
9814 __set_regs(vcpu, regs);
9819 void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
9821 struct kvm_segment cs;
9823 kvm_get_segment(vcpu, &cs, VCPU_SREG_CS);
9827 EXPORT_SYMBOL_GPL(kvm_get_cs_db_l_bits);
9829 static void __get_sregs(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
9833 if (vcpu->arch.guest_state_protected)
9834 goto skip_protected_regs;
9836 kvm_get_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
9837 kvm_get_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
9838 kvm_get_segment(vcpu, &sregs->es, VCPU_SREG_ES);
9839 kvm_get_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
9840 kvm_get_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
9841 kvm_get_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
9843 kvm_get_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
9844 kvm_get_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
9846 static_call(kvm_x86_get_idt)(vcpu, &dt);
9847 sregs->idt.limit = dt.size;
9848 sregs->idt.base = dt.address;
9849 static_call(kvm_x86_get_gdt)(vcpu, &dt);
9850 sregs->gdt.limit = dt.size;
9851 sregs->gdt.base = dt.address;
9853 sregs->cr2 = vcpu->arch.cr2;
9854 sregs->cr3 = kvm_read_cr3(vcpu);
9856 skip_protected_regs:
9857 sregs->cr0 = kvm_read_cr0(vcpu);
9858 sregs->cr4 = kvm_read_cr4(vcpu);
9859 sregs->cr8 = kvm_get_cr8(vcpu);
9860 sregs->efer = vcpu->arch.efer;
9861 sregs->apic_base = kvm_get_apic_base(vcpu);
9863 memset(sregs->interrupt_bitmap, 0, sizeof(sregs->interrupt_bitmap));
9865 if (vcpu->arch.interrupt.injected && !vcpu->arch.interrupt.soft)
9866 set_bit(vcpu->arch.interrupt.nr,
9867 (unsigned long *)sregs->interrupt_bitmap);
9870 int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu,
9871 struct kvm_sregs *sregs)
9874 __get_sregs(vcpu, sregs);
9879 int kvm_arch_vcpu_ioctl_get_mpstate(struct kvm_vcpu *vcpu,
9880 struct kvm_mp_state *mp_state)
9883 if (kvm_mpx_supported())
9884 kvm_load_guest_fpu(vcpu);
9886 kvm_apic_accept_events(vcpu);
9887 if ((vcpu->arch.mp_state == KVM_MP_STATE_HALTED ||
9888 vcpu->arch.mp_state == KVM_MP_STATE_AP_RESET_HOLD) &&
9889 vcpu->arch.pv.pv_unhalted)
9890 mp_state->mp_state = KVM_MP_STATE_RUNNABLE;
9892 mp_state->mp_state = vcpu->arch.mp_state;
9894 if (kvm_mpx_supported())
9895 kvm_put_guest_fpu(vcpu);
9900 int kvm_arch_vcpu_ioctl_set_mpstate(struct kvm_vcpu *vcpu,
9901 struct kvm_mp_state *mp_state)
9907 if (!lapic_in_kernel(vcpu) &&
9908 mp_state->mp_state != KVM_MP_STATE_RUNNABLE)
9912 * KVM_MP_STATE_INIT_RECEIVED means the processor is in
9913 * INIT state; latched init should be reported using
9914 * KVM_SET_VCPU_EVENTS, so reject it here.
9916 if ((kvm_vcpu_latch_init(vcpu) || vcpu->arch.smi_pending) &&
9917 (mp_state->mp_state == KVM_MP_STATE_SIPI_RECEIVED ||
9918 mp_state->mp_state == KVM_MP_STATE_INIT_RECEIVED))
9921 if (mp_state->mp_state == KVM_MP_STATE_SIPI_RECEIVED) {
9922 vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
9923 set_bit(KVM_APIC_SIPI, &vcpu->arch.apic->pending_events);
9925 vcpu->arch.mp_state = mp_state->mp_state;
9926 kvm_make_request(KVM_REQ_EVENT, vcpu);
9934 int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int idt_index,
9935 int reason, bool has_error_code, u32 error_code)
9937 struct x86_emulate_ctxt *ctxt = vcpu->arch.emulate_ctxt;
9940 init_emulate_ctxt(vcpu);
9942 ret = emulator_task_switch(ctxt, tss_selector, idt_index, reason,
9943 has_error_code, error_code);
9945 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
9946 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
9947 vcpu->run->internal.ndata = 0;
9951 kvm_rip_write(vcpu, ctxt->eip);
9952 kvm_set_rflags(vcpu, ctxt->eflags);
9955 EXPORT_SYMBOL_GPL(kvm_task_switch);
9957 static bool kvm_is_valid_sregs(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
9959 if ((sregs->efer & EFER_LME) && (sregs->cr0 & X86_CR0_PG)) {
9961 * When EFER.LME and CR0.PG are set, the processor is in
9962 * 64-bit mode (though maybe in a 32-bit code segment).
9963 * CR4.PAE and EFER.LMA must be set.
9965 if (!(sregs->cr4 & X86_CR4_PAE) || !(sregs->efer & EFER_LMA))
9967 if (kvm_vcpu_is_illegal_gpa(vcpu, sregs->cr3))
9971 * Not in 64-bit mode: EFER.LMA is clear and the code
9972 * segment cannot be 64-bit.
9974 if (sregs->efer & EFER_LMA || sregs->cs.l)
9978 return kvm_is_valid_cr4(vcpu, sregs->cr4);
9981 static int __set_sregs(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
9983 struct msr_data apic_base_msr;
9984 int mmu_reset_needed = 0;
9985 int pending_vec, max_bits, idx;
9989 if (!kvm_is_valid_sregs(vcpu, sregs))
9992 apic_base_msr.data = sregs->apic_base;
9993 apic_base_msr.host_initiated = true;
9994 if (kvm_set_apic_base(vcpu, &apic_base_msr))
9997 if (vcpu->arch.guest_state_protected)
9998 goto skip_protected_regs;
10000 dt.size = sregs->idt.limit;
10001 dt.address = sregs->idt.base;
10002 static_call(kvm_x86_set_idt)(vcpu, &dt);
10003 dt.size = sregs->gdt.limit;
10004 dt.address = sregs->gdt.base;
10005 static_call(kvm_x86_set_gdt)(vcpu, &dt);
10007 vcpu->arch.cr2 = sregs->cr2;
10008 mmu_reset_needed |= kvm_read_cr3(vcpu) != sregs->cr3;
10009 vcpu->arch.cr3 = sregs->cr3;
10010 kvm_register_mark_available(vcpu, VCPU_EXREG_CR3);
10012 kvm_set_cr8(vcpu, sregs->cr8);
10014 mmu_reset_needed |= vcpu->arch.efer != sregs->efer;
10015 static_call(kvm_x86_set_efer)(vcpu, sregs->efer);
10017 mmu_reset_needed |= kvm_read_cr0(vcpu) != sregs->cr0;
10018 static_call(kvm_x86_set_cr0)(vcpu, sregs->cr0);
10019 vcpu->arch.cr0 = sregs->cr0;
10021 mmu_reset_needed |= kvm_read_cr4(vcpu) != sregs->cr4;
10022 static_call(kvm_x86_set_cr4)(vcpu, sregs->cr4);
10024 idx = srcu_read_lock(&vcpu->kvm->srcu);
10025 if (is_pae_paging(vcpu)) {
10026 load_pdptrs(vcpu, vcpu->arch.walk_mmu, kvm_read_cr3(vcpu));
10027 mmu_reset_needed = 1;
10029 srcu_read_unlock(&vcpu->kvm->srcu, idx);
10031 if (mmu_reset_needed)
10032 kvm_mmu_reset_context(vcpu);
10034 kvm_set_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
10035 kvm_set_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
10036 kvm_set_segment(vcpu, &sregs->es, VCPU_SREG_ES);
10037 kvm_set_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
10038 kvm_set_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
10039 kvm_set_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
10041 kvm_set_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
10042 kvm_set_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
10044 update_cr8_intercept(vcpu);
10046 /* Older userspace won't unhalt the vcpu on reset. */
10047 if (kvm_vcpu_is_bsp(vcpu) && kvm_rip_read(vcpu) == 0xfff0 &&
10048 sregs->cs.selector == 0xf000 && sregs->cs.base == 0xffff0000 &&
10049 !is_protmode(vcpu))
10050 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
10052 skip_protected_regs:
10053 max_bits = KVM_NR_INTERRUPTS;
10054 pending_vec = find_first_bit(
10055 (const unsigned long *)sregs->interrupt_bitmap, max_bits);
10056 if (pending_vec < max_bits) {
10057 kvm_queue_interrupt(vcpu, pending_vec, false);
10058 pr_debug("Set back pending irq %d\n", pending_vec);
10061 kvm_make_request(KVM_REQ_EVENT, vcpu);
10068 int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu,
10069 struct kvm_sregs *sregs)
10074 ret = __set_sregs(vcpu, sregs);
10079 int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu,
10080 struct kvm_guest_debug *dbg)
10082 unsigned long rflags;
10085 if (vcpu->arch.guest_state_protected)
10090 if (dbg->control & (KVM_GUESTDBG_INJECT_DB | KVM_GUESTDBG_INJECT_BP)) {
10092 if (vcpu->arch.exception.pending)
10094 if (dbg->control & KVM_GUESTDBG_INJECT_DB)
10095 kvm_queue_exception(vcpu, DB_VECTOR);
10097 kvm_queue_exception(vcpu, BP_VECTOR);
10101 * Read rflags as long as potentially injected trace flags are still
10104 rflags = kvm_get_rflags(vcpu);
10106 vcpu->guest_debug = dbg->control;
10107 if (!(vcpu->guest_debug & KVM_GUESTDBG_ENABLE))
10108 vcpu->guest_debug = 0;
10110 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
10111 for (i = 0; i < KVM_NR_DB_REGS; ++i)
10112 vcpu->arch.eff_db[i] = dbg->arch.debugreg[i];
10113 vcpu->arch.guest_debug_dr7 = dbg->arch.debugreg[7];
10115 for (i = 0; i < KVM_NR_DB_REGS; i++)
10116 vcpu->arch.eff_db[i] = vcpu->arch.db[i];
10118 kvm_update_dr7(vcpu);
10120 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
10121 vcpu->arch.singlestep_rip = kvm_get_linear_rip(vcpu);
10124 * Trigger an rflags update that will inject or remove the trace
10127 kvm_set_rflags(vcpu, rflags);
10129 static_call(kvm_x86_update_exception_bitmap)(vcpu);
10139 * Translate a guest virtual address to a guest physical address.
10141 int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu,
10142 struct kvm_translation *tr)
10144 unsigned long vaddr = tr->linear_address;
10150 idx = srcu_read_lock(&vcpu->kvm->srcu);
10151 gpa = kvm_mmu_gva_to_gpa_system(vcpu, vaddr, NULL);
10152 srcu_read_unlock(&vcpu->kvm->srcu, idx);
10153 tr->physical_address = gpa;
10154 tr->valid = gpa != UNMAPPED_GVA;
10162 int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
10164 struct fxregs_state *fxsave;
10166 if (!vcpu->arch.guest_fpu)
10171 fxsave = &vcpu->arch.guest_fpu->state.fxsave;
10172 memcpy(fpu->fpr, fxsave->st_space, 128);
10173 fpu->fcw = fxsave->cwd;
10174 fpu->fsw = fxsave->swd;
10175 fpu->ftwx = fxsave->twd;
10176 fpu->last_opcode = fxsave->fop;
10177 fpu->last_ip = fxsave->rip;
10178 fpu->last_dp = fxsave->rdp;
10179 memcpy(fpu->xmm, fxsave->xmm_space, sizeof(fxsave->xmm_space));
10185 int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
10187 struct fxregs_state *fxsave;
10189 if (!vcpu->arch.guest_fpu)
10194 fxsave = &vcpu->arch.guest_fpu->state.fxsave;
10196 memcpy(fxsave->st_space, fpu->fpr, 128);
10197 fxsave->cwd = fpu->fcw;
10198 fxsave->swd = fpu->fsw;
10199 fxsave->twd = fpu->ftwx;
10200 fxsave->fop = fpu->last_opcode;
10201 fxsave->rip = fpu->last_ip;
10202 fxsave->rdp = fpu->last_dp;
10203 memcpy(fxsave->xmm_space, fpu->xmm, sizeof(fxsave->xmm_space));
10209 static void store_regs(struct kvm_vcpu *vcpu)
10211 BUILD_BUG_ON(sizeof(struct kvm_sync_regs) > SYNC_REGS_SIZE_BYTES);
10213 if (vcpu->run->kvm_valid_regs & KVM_SYNC_X86_REGS)
10214 __get_regs(vcpu, &vcpu->run->s.regs.regs);
10216 if (vcpu->run->kvm_valid_regs & KVM_SYNC_X86_SREGS)
10217 __get_sregs(vcpu, &vcpu->run->s.regs.sregs);
10219 if (vcpu->run->kvm_valid_regs & KVM_SYNC_X86_EVENTS)
10220 kvm_vcpu_ioctl_x86_get_vcpu_events(
10221 vcpu, &vcpu->run->s.regs.events);
10224 static int sync_regs(struct kvm_vcpu *vcpu)
10226 if (vcpu->run->kvm_dirty_regs & ~KVM_SYNC_X86_VALID_FIELDS)
10229 if (vcpu->run->kvm_dirty_regs & KVM_SYNC_X86_REGS) {
10230 __set_regs(vcpu, &vcpu->run->s.regs.regs);
10231 vcpu->run->kvm_dirty_regs &= ~KVM_SYNC_X86_REGS;
10233 if (vcpu->run->kvm_dirty_regs & KVM_SYNC_X86_SREGS) {
10234 if (__set_sregs(vcpu, &vcpu->run->s.regs.sregs))
10236 vcpu->run->kvm_dirty_regs &= ~KVM_SYNC_X86_SREGS;
10238 if (vcpu->run->kvm_dirty_regs & KVM_SYNC_X86_EVENTS) {
10239 if (kvm_vcpu_ioctl_x86_set_vcpu_events(
10240 vcpu, &vcpu->run->s.regs.events))
10242 vcpu->run->kvm_dirty_regs &= ~KVM_SYNC_X86_EVENTS;
10248 static void fx_init(struct kvm_vcpu *vcpu)
10250 if (!vcpu->arch.guest_fpu)
10253 fpstate_init(&vcpu->arch.guest_fpu->state);
10254 if (boot_cpu_has(X86_FEATURE_XSAVES))
10255 vcpu->arch.guest_fpu->state.xsave.header.xcomp_bv =
10256 host_xcr0 | XSTATE_COMPACTION_ENABLED;
10259 * Ensure guest xcr0 is valid for loading
10261 vcpu->arch.xcr0 = XFEATURE_MASK_FP;
10263 vcpu->arch.cr0 |= X86_CR0_ET;
10266 void kvm_free_guest_fpu(struct kvm_vcpu *vcpu)
10268 if (vcpu->arch.guest_fpu) {
10269 kmem_cache_free(x86_fpu_cache, vcpu->arch.guest_fpu);
10270 vcpu->arch.guest_fpu = NULL;
10273 EXPORT_SYMBOL_GPL(kvm_free_guest_fpu);
10275 int kvm_arch_vcpu_precreate(struct kvm *kvm, unsigned int id)
10277 if (kvm_check_tsc_unstable() && atomic_read(&kvm->online_vcpus) != 0)
10278 pr_warn_once("kvm: SMP vm created on host with unstable TSC; "
10279 "guest TSC will not be reliable\n");
10284 int kvm_arch_vcpu_create(struct kvm_vcpu *vcpu)
10289 if (!irqchip_in_kernel(vcpu->kvm) || kvm_vcpu_is_reset_bsp(vcpu))
10290 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
10292 vcpu->arch.mp_state = KVM_MP_STATE_UNINITIALIZED;
10294 kvm_set_tsc_khz(vcpu, max_tsc_khz);
10296 r = kvm_mmu_create(vcpu);
10300 if (irqchip_in_kernel(vcpu->kvm)) {
10301 r = kvm_create_lapic(vcpu, lapic_timer_advance_ns);
10303 goto fail_mmu_destroy;
10304 if (kvm_apicv_activated(vcpu->kvm))
10305 vcpu->arch.apicv_active = true;
10307 static_branch_inc(&kvm_has_noapic_vcpu);
10311 page = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_ZERO);
10313 goto fail_free_lapic;
10314 vcpu->arch.pio_data = page_address(page);
10316 vcpu->arch.mce_banks = kzalloc(KVM_MAX_MCE_BANKS * sizeof(u64) * 4,
10317 GFP_KERNEL_ACCOUNT);
10318 if (!vcpu->arch.mce_banks)
10319 goto fail_free_pio_data;
10320 vcpu->arch.mcg_cap = KVM_MAX_MCE_BANKS;
10322 if (!zalloc_cpumask_var(&vcpu->arch.wbinvd_dirty_mask,
10323 GFP_KERNEL_ACCOUNT))
10324 goto fail_free_mce_banks;
10326 if (!alloc_emulate_ctxt(vcpu))
10327 goto free_wbinvd_dirty_mask;
10329 vcpu->arch.user_fpu = kmem_cache_zalloc(x86_fpu_cache,
10330 GFP_KERNEL_ACCOUNT);
10331 if (!vcpu->arch.user_fpu) {
10332 pr_err("kvm: failed to allocate userspace's fpu\n");
10333 goto free_emulate_ctxt;
10336 vcpu->arch.guest_fpu = kmem_cache_zalloc(x86_fpu_cache,
10337 GFP_KERNEL_ACCOUNT);
10338 if (!vcpu->arch.guest_fpu) {
10339 pr_err("kvm: failed to allocate vcpu's fpu\n");
10340 goto free_user_fpu;
10344 vcpu->arch.maxphyaddr = cpuid_query_maxphyaddr(vcpu);
10345 vcpu->arch.reserved_gpa_bits = kvm_vcpu_reserved_gpa_bits_raw(vcpu);
10347 vcpu->arch.pat = MSR_IA32_CR_PAT_DEFAULT;
10349 kvm_async_pf_hash_reset(vcpu);
10350 kvm_pmu_init(vcpu);
10352 vcpu->arch.pending_external_vector = -1;
10353 vcpu->arch.preempted_in_kernel = false;
10355 r = static_call(kvm_x86_vcpu_create)(vcpu);
10357 goto free_guest_fpu;
10359 vcpu->arch.arch_capabilities = kvm_get_arch_capabilities();
10360 vcpu->arch.msr_platform_info = MSR_PLATFORM_INFO_CPUID_FAULT;
10361 kvm_vcpu_mtrr_init(vcpu);
10363 kvm_vcpu_reset(vcpu, false);
10364 kvm_init_mmu(vcpu, false);
10369 kvm_free_guest_fpu(vcpu);
10371 kmem_cache_free(x86_fpu_cache, vcpu->arch.user_fpu);
10373 kmem_cache_free(x86_emulator_cache, vcpu->arch.emulate_ctxt);
10374 free_wbinvd_dirty_mask:
10375 free_cpumask_var(vcpu->arch.wbinvd_dirty_mask);
10376 fail_free_mce_banks:
10377 kfree(vcpu->arch.mce_banks);
10378 fail_free_pio_data:
10379 free_page((unsigned long)vcpu->arch.pio_data);
10381 kvm_free_lapic(vcpu);
10383 kvm_mmu_destroy(vcpu);
10387 void kvm_arch_vcpu_postcreate(struct kvm_vcpu *vcpu)
10389 struct kvm *kvm = vcpu->kvm;
10391 if (mutex_lock_killable(&vcpu->mutex))
10394 kvm_synchronize_tsc(vcpu, 0);
10397 /* poll control enabled by default */
10398 vcpu->arch.msr_kvm_poll_control = 1;
10400 mutex_unlock(&vcpu->mutex);
10402 if (kvmclock_periodic_sync && vcpu->vcpu_idx == 0)
10403 schedule_delayed_work(&kvm->arch.kvmclock_sync_work,
10404 KVMCLOCK_SYNC_PERIOD);
10407 void kvm_arch_vcpu_destroy(struct kvm_vcpu *vcpu)
10409 struct gfn_to_pfn_cache *cache = &vcpu->arch.st.cache;
10412 kvm_release_pfn(cache->pfn, cache->dirty, cache);
10414 kvmclock_reset(vcpu);
10416 static_call(kvm_x86_vcpu_free)(vcpu);
10418 kmem_cache_free(x86_emulator_cache, vcpu->arch.emulate_ctxt);
10419 free_cpumask_var(vcpu->arch.wbinvd_dirty_mask);
10420 kmem_cache_free(x86_fpu_cache, vcpu->arch.user_fpu);
10421 kvm_free_guest_fpu(vcpu);
10423 kvm_hv_vcpu_uninit(vcpu);
10424 kvm_pmu_destroy(vcpu);
10425 kfree(vcpu->arch.mce_banks);
10426 kvm_free_lapic(vcpu);
10427 idx = srcu_read_lock(&vcpu->kvm->srcu);
10428 kvm_mmu_destroy(vcpu);
10429 srcu_read_unlock(&vcpu->kvm->srcu, idx);
10430 free_page((unsigned long)vcpu->arch.pio_data);
10431 kvfree(vcpu->arch.cpuid_entries);
10432 if (!lapic_in_kernel(vcpu))
10433 static_branch_dec(&kvm_has_noapic_vcpu);
10436 void kvm_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
10438 kvm_lapic_reset(vcpu, init_event);
10440 vcpu->arch.hflags = 0;
10442 vcpu->arch.smi_pending = 0;
10443 vcpu->arch.smi_count = 0;
10444 atomic_set(&vcpu->arch.nmi_queued, 0);
10445 vcpu->arch.nmi_pending = 0;
10446 vcpu->arch.nmi_injected = false;
10447 kvm_clear_interrupt_queue(vcpu);
10448 kvm_clear_exception_queue(vcpu);
10450 memset(vcpu->arch.db, 0, sizeof(vcpu->arch.db));
10451 kvm_update_dr0123(vcpu);
10452 vcpu->arch.dr6 = DR6_ACTIVE_LOW;
10453 vcpu->arch.dr7 = DR7_FIXED_1;
10454 kvm_update_dr7(vcpu);
10456 vcpu->arch.cr2 = 0;
10458 kvm_make_request(KVM_REQ_EVENT, vcpu);
10459 vcpu->arch.apf.msr_en_val = 0;
10460 vcpu->arch.apf.msr_int_val = 0;
10461 vcpu->arch.st.msr_val = 0;
10463 kvmclock_reset(vcpu);
10465 kvm_clear_async_pf_completion_queue(vcpu);
10466 kvm_async_pf_hash_reset(vcpu);
10467 vcpu->arch.apf.halted = false;
10469 if (vcpu->arch.guest_fpu && kvm_mpx_supported()) {
10470 void *mpx_state_buffer;
10473 * To avoid have the INIT path from kvm_apic_has_events() that be
10474 * called with loaded FPU and does not let userspace fix the state.
10477 kvm_put_guest_fpu(vcpu);
10478 mpx_state_buffer = get_xsave_addr(&vcpu->arch.guest_fpu->state.xsave,
10480 if (mpx_state_buffer)
10481 memset(mpx_state_buffer, 0, sizeof(struct mpx_bndreg_state));
10482 mpx_state_buffer = get_xsave_addr(&vcpu->arch.guest_fpu->state.xsave,
10484 if (mpx_state_buffer)
10485 memset(mpx_state_buffer, 0, sizeof(struct mpx_bndcsr));
10487 kvm_load_guest_fpu(vcpu);
10491 kvm_pmu_reset(vcpu);
10492 vcpu->arch.smbase = 0x30000;
10494 vcpu->arch.msr_misc_features_enables = 0;
10496 vcpu->arch.xcr0 = XFEATURE_MASK_FP;
10499 memset(vcpu->arch.regs, 0, sizeof(vcpu->arch.regs));
10500 vcpu->arch.regs_avail = ~0;
10501 vcpu->arch.regs_dirty = ~0;
10503 vcpu->arch.ia32_xss = 0;
10505 static_call(kvm_x86_vcpu_reset)(vcpu, init_event);
10508 void kvm_vcpu_deliver_sipi_vector(struct kvm_vcpu *vcpu, u8 vector)
10510 struct kvm_segment cs;
10512 kvm_get_segment(vcpu, &cs, VCPU_SREG_CS);
10513 cs.selector = vector << 8;
10514 cs.base = vector << 12;
10515 kvm_set_segment(vcpu, &cs, VCPU_SREG_CS);
10516 kvm_rip_write(vcpu, 0);
10518 EXPORT_SYMBOL_GPL(kvm_vcpu_deliver_sipi_vector);
10520 int kvm_arch_hardware_enable(void)
10523 struct kvm_vcpu *vcpu;
10528 bool stable, backwards_tsc = false;
10530 kvm_user_return_msr_cpu_online();
10531 ret = static_call(kvm_x86_hardware_enable)();
10535 local_tsc = rdtsc();
10536 stable = !kvm_check_tsc_unstable();
10537 list_for_each_entry(kvm, &vm_list, vm_list) {
10538 kvm_for_each_vcpu(i, vcpu, kvm) {
10539 if (!stable && vcpu->cpu == smp_processor_id())
10540 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
10541 if (stable && vcpu->arch.last_host_tsc > local_tsc) {
10542 backwards_tsc = true;
10543 if (vcpu->arch.last_host_tsc > max_tsc)
10544 max_tsc = vcpu->arch.last_host_tsc;
10550 * Sometimes, even reliable TSCs go backwards. This happens on
10551 * platforms that reset TSC during suspend or hibernate actions, but
10552 * maintain synchronization. We must compensate. Fortunately, we can
10553 * detect that condition here, which happens early in CPU bringup,
10554 * before any KVM threads can be running. Unfortunately, we can't
10555 * bring the TSCs fully up to date with real time, as we aren't yet far
10556 * enough into CPU bringup that we know how much real time has actually
10557 * elapsed; our helper function, ktime_get_boottime_ns() will be using boot
10558 * variables that haven't been updated yet.
10560 * So we simply find the maximum observed TSC above, then record the
10561 * adjustment to TSC in each VCPU. When the VCPU later gets loaded,
10562 * the adjustment will be applied. Note that we accumulate
10563 * adjustments, in case multiple suspend cycles happen before some VCPU
10564 * gets a chance to run again. In the event that no KVM threads get a
10565 * chance to run, we will miss the entire elapsed period, as we'll have
10566 * reset last_host_tsc, so VCPUs will not have the TSC adjusted and may
10567 * loose cycle time. This isn't too big a deal, since the loss will be
10568 * uniform across all VCPUs (not to mention the scenario is extremely
10569 * unlikely). It is possible that a second hibernate recovery happens
10570 * much faster than a first, causing the observed TSC here to be
10571 * smaller; this would require additional padding adjustment, which is
10572 * why we set last_host_tsc to the local tsc observed here.
10574 * N.B. - this code below runs only on platforms with reliable TSC,
10575 * as that is the only way backwards_tsc is set above. Also note
10576 * that this runs for ALL vcpus, which is not a bug; all VCPUs should
10577 * have the same delta_cyc adjustment applied if backwards_tsc
10578 * is detected. Note further, this adjustment is only done once,
10579 * as we reset last_host_tsc on all VCPUs to stop this from being
10580 * called multiple times (one for each physical CPU bringup).
10582 * Platforms with unreliable TSCs don't have to deal with this, they
10583 * will be compensated by the logic in vcpu_load, which sets the TSC to
10584 * catchup mode. This will catchup all VCPUs to real time, but cannot
10585 * guarantee that they stay in perfect synchronization.
10587 if (backwards_tsc) {
10588 u64 delta_cyc = max_tsc - local_tsc;
10589 list_for_each_entry(kvm, &vm_list, vm_list) {
10590 kvm->arch.backwards_tsc_observed = true;
10591 kvm_for_each_vcpu(i, vcpu, kvm) {
10592 vcpu->arch.tsc_offset_adjustment += delta_cyc;
10593 vcpu->arch.last_host_tsc = local_tsc;
10594 kvm_make_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu);
10598 * We have to disable TSC offset matching.. if you were
10599 * booting a VM while issuing an S4 host suspend....
10600 * you may have some problem. Solving this issue is
10601 * left as an exercise to the reader.
10603 kvm->arch.last_tsc_nsec = 0;
10604 kvm->arch.last_tsc_write = 0;
10611 void kvm_arch_hardware_disable(void)
10613 static_call(kvm_x86_hardware_disable)();
10614 drop_user_return_notifiers();
10617 int kvm_arch_hardware_setup(void *opaque)
10619 struct kvm_x86_init_ops *ops = opaque;
10622 rdmsrl_safe(MSR_EFER, &host_efer);
10624 if (boot_cpu_has(X86_FEATURE_XSAVES))
10625 rdmsrl(MSR_IA32_XSS, host_xss);
10627 r = ops->hardware_setup();
10631 memcpy(&kvm_x86_ops, ops->runtime_ops, sizeof(kvm_x86_ops));
10632 kvm_ops_static_call_update();
10634 if (!kvm_cpu_cap_has(X86_FEATURE_XSAVES))
10637 #define __kvm_cpu_cap_has(UNUSED_, f) kvm_cpu_cap_has(f)
10638 cr4_reserved_bits = __cr4_reserved_bits(__kvm_cpu_cap_has, UNUSED_);
10639 #undef __kvm_cpu_cap_has
10641 if (kvm_has_tsc_control) {
10643 * Make sure the user can only configure tsc_khz values that
10644 * fit into a signed integer.
10645 * A min value is not calculated because it will always
10646 * be 1 on all machines.
10648 u64 max = min(0x7fffffffULL,
10649 __scale_tsc(kvm_max_tsc_scaling_ratio, tsc_khz));
10650 kvm_max_guest_tsc_khz = max;
10652 kvm_default_tsc_scaling_ratio = 1ULL << kvm_tsc_scaling_ratio_frac_bits;
10655 kvm_init_msr_list();
10659 void kvm_arch_hardware_unsetup(void)
10661 static_call(kvm_x86_hardware_unsetup)();
10664 int kvm_arch_check_processor_compat(void *opaque)
10666 struct cpuinfo_x86 *c = &cpu_data(smp_processor_id());
10667 struct kvm_x86_init_ops *ops = opaque;
10669 WARN_ON(!irqs_disabled());
10671 if (__cr4_reserved_bits(cpu_has, c) !=
10672 __cr4_reserved_bits(cpu_has, &boot_cpu_data))
10675 return ops->check_processor_compatibility();
10678 bool kvm_vcpu_is_reset_bsp(struct kvm_vcpu *vcpu)
10680 return vcpu->kvm->arch.bsp_vcpu_id == vcpu->vcpu_id;
10682 EXPORT_SYMBOL_GPL(kvm_vcpu_is_reset_bsp);
10684 bool kvm_vcpu_is_bsp(struct kvm_vcpu *vcpu)
10686 return (vcpu->arch.apic_base & MSR_IA32_APICBASE_BSP) != 0;
10689 __read_mostly DEFINE_STATIC_KEY_FALSE(kvm_has_noapic_vcpu);
10690 EXPORT_SYMBOL_GPL(kvm_has_noapic_vcpu);
10692 void kvm_arch_sched_in(struct kvm_vcpu *vcpu, int cpu)
10694 struct kvm_pmu *pmu = vcpu_to_pmu(vcpu);
10696 vcpu->arch.l1tf_flush_l1d = true;
10697 if (pmu->version && unlikely(pmu->event_count)) {
10698 pmu->need_cleanup = true;
10699 kvm_make_request(KVM_REQ_PMU, vcpu);
10701 static_call(kvm_x86_sched_in)(vcpu, cpu);
10704 void kvm_arch_free_vm(struct kvm *kvm)
10706 kfree(to_kvm_hv(kvm)->hv_pa_pg);
10711 int kvm_arch_init_vm(struct kvm *kvm, unsigned long type)
10716 INIT_HLIST_HEAD(&kvm->arch.mask_notifier_list);
10717 INIT_LIST_HEAD(&kvm->arch.active_mmu_pages);
10718 INIT_LIST_HEAD(&kvm->arch.zapped_obsolete_pages);
10719 INIT_LIST_HEAD(&kvm->arch.lpage_disallowed_mmu_pages);
10720 INIT_LIST_HEAD(&kvm->arch.assigned_dev_head);
10721 atomic_set(&kvm->arch.noncoherent_dma_count, 0);
10723 /* Reserve bit 0 of irq_sources_bitmap for userspace irq source */
10724 set_bit(KVM_USERSPACE_IRQ_SOURCE_ID, &kvm->arch.irq_sources_bitmap);
10725 /* Reserve bit 1 of irq_sources_bitmap for irqfd-resampler */
10726 set_bit(KVM_IRQFD_RESAMPLE_IRQ_SOURCE_ID,
10727 &kvm->arch.irq_sources_bitmap);
10729 raw_spin_lock_init(&kvm->arch.tsc_write_lock);
10730 mutex_init(&kvm->arch.apic_map_lock);
10731 spin_lock_init(&kvm->arch.pvclock_gtod_sync_lock);
10733 kvm->arch.kvmclock_offset = -get_kvmclock_base_ns();
10734 pvclock_update_vm_gtod_copy(kvm);
10736 kvm->arch.guest_can_read_msr_platform_info = true;
10738 INIT_DELAYED_WORK(&kvm->arch.kvmclock_update_work, kvmclock_update_fn);
10739 INIT_DELAYED_WORK(&kvm->arch.kvmclock_sync_work, kvmclock_sync_fn);
10741 kvm_hv_init_vm(kvm);
10742 kvm_page_track_init(kvm);
10743 kvm_mmu_init_vm(kvm);
10745 return static_call(kvm_x86_vm_init)(kvm);
10748 int kvm_arch_post_init_vm(struct kvm *kvm)
10750 return kvm_mmu_post_init_vm(kvm);
10753 static void kvm_unload_vcpu_mmu(struct kvm_vcpu *vcpu)
10756 kvm_mmu_unload(vcpu);
10760 static void kvm_free_vcpus(struct kvm *kvm)
10763 struct kvm_vcpu *vcpu;
10766 * Unpin any mmu pages first.
10768 kvm_for_each_vcpu(i, vcpu, kvm) {
10769 kvm_clear_async_pf_completion_queue(vcpu);
10770 kvm_unload_vcpu_mmu(vcpu);
10772 kvm_for_each_vcpu(i, vcpu, kvm)
10773 kvm_vcpu_destroy(vcpu);
10775 mutex_lock(&kvm->lock);
10776 for (i = 0; i < atomic_read(&kvm->online_vcpus); i++)
10777 kvm->vcpus[i] = NULL;
10779 atomic_set(&kvm->online_vcpus, 0);
10780 mutex_unlock(&kvm->lock);
10783 void kvm_arch_sync_events(struct kvm *kvm)
10785 cancel_delayed_work_sync(&kvm->arch.kvmclock_sync_work);
10786 cancel_delayed_work_sync(&kvm->arch.kvmclock_update_work);
10790 #define ERR_PTR_USR(e) ((void __user *)ERR_PTR(e))
10793 * __x86_set_memory_region: Setup KVM internal memory slot
10795 * @kvm: the kvm pointer to the VM.
10796 * @id: the slot ID to setup.
10797 * @gpa: the GPA to install the slot (unused when @size == 0).
10798 * @size: the size of the slot. Set to zero to uninstall a slot.
10800 * This function helps to setup a KVM internal memory slot. Specify
10801 * @size > 0 to install a new slot, while @size == 0 to uninstall a
10802 * slot. The return code can be one of the following:
10804 * HVA: on success (uninstall will return a bogus HVA)
10807 * The caller should always use IS_ERR() to check the return value
10808 * before use. Note, the KVM internal memory slots are guaranteed to
10809 * remain valid and unchanged until the VM is destroyed, i.e., the
10810 * GPA->HVA translation will not change. However, the HVA is a user
10811 * address, i.e. its accessibility is not guaranteed, and must be
10812 * accessed via __copy_{to,from}_user().
10814 void __user * __x86_set_memory_region(struct kvm *kvm, int id, gpa_t gpa,
10818 unsigned long hva, old_npages;
10819 struct kvm_memslots *slots = kvm_memslots(kvm);
10820 struct kvm_memory_slot *slot;
10822 /* Called with kvm->slots_lock held. */
10823 if (WARN_ON(id >= KVM_MEM_SLOTS_NUM))
10824 return ERR_PTR_USR(-EINVAL);
10826 slot = id_to_memslot(slots, id);
10828 if (slot && slot->npages)
10829 return ERR_PTR_USR(-EEXIST);
10832 * MAP_SHARED to prevent internal slot pages from being moved
10835 hva = vm_mmap(NULL, 0, size, PROT_READ | PROT_WRITE,
10836 MAP_SHARED | MAP_ANONYMOUS, 0);
10837 if (IS_ERR((void *)hva))
10838 return (void __user *)hva;
10840 if (!slot || !slot->npages)
10843 old_npages = slot->npages;
10844 hva = slot->userspace_addr;
10847 for (i = 0; i < KVM_ADDRESS_SPACE_NUM; i++) {
10848 struct kvm_userspace_memory_region m;
10850 m.slot = id | (i << 16);
10852 m.guest_phys_addr = gpa;
10853 m.userspace_addr = hva;
10854 m.memory_size = size;
10855 r = __kvm_set_memory_region(kvm, &m);
10857 return ERR_PTR_USR(r);
10861 vm_munmap(hva, old_npages * PAGE_SIZE);
10863 return (void __user *)hva;
10865 EXPORT_SYMBOL_GPL(__x86_set_memory_region);
10867 void kvm_arch_pre_destroy_vm(struct kvm *kvm)
10869 kvm_mmu_pre_destroy_vm(kvm);
10872 void kvm_arch_destroy_vm(struct kvm *kvm)
10874 if (current->mm == kvm->mm) {
10876 * Free memory regions allocated on behalf of userspace,
10877 * unless the the memory map has changed due to process exit
10880 mutex_lock(&kvm->slots_lock);
10881 __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
10883 __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
10885 __x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, 0, 0);
10886 mutex_unlock(&kvm->slots_lock);
10888 static_call_cond(kvm_x86_vm_destroy)(kvm);
10889 kvm_free_msr_filter(srcu_dereference_check(kvm->arch.msr_filter, &kvm->srcu, 1));
10890 kvm_pic_destroy(kvm);
10891 kvm_ioapic_destroy(kvm);
10892 kvm_free_vcpus(kvm);
10893 kvfree(rcu_dereference_check(kvm->arch.apic_map, 1));
10894 kfree(srcu_dereference_check(kvm->arch.pmu_event_filter, &kvm->srcu, 1));
10895 kvm_mmu_uninit_vm(kvm);
10896 kvm_page_track_cleanup(kvm);
10897 kvm_xen_destroy_vm(kvm);
10898 kvm_hv_destroy_vm(kvm);
10901 void kvm_arch_free_memslot(struct kvm *kvm, struct kvm_memory_slot *slot)
10905 for (i = 0; i < KVM_NR_PAGE_SIZES; ++i) {
10906 kvfree(slot->arch.rmap[i]);
10907 slot->arch.rmap[i] = NULL;
10912 kvfree(slot->arch.lpage_info[i - 1]);
10913 slot->arch.lpage_info[i - 1] = NULL;
10916 kvm_page_track_free_memslot(slot);
10919 static int kvm_alloc_memslot_metadata(struct kvm_memory_slot *slot,
10920 unsigned long npages)
10925 * Clear out the previous array pointers for the KVM_MR_MOVE case. The
10926 * old arrays will be freed by __kvm_set_memory_region() if installing
10927 * the new memslot is successful.
10929 memset(&slot->arch, 0, sizeof(slot->arch));
10931 for (i = 0; i < KVM_NR_PAGE_SIZES; ++i) {
10932 struct kvm_lpage_info *linfo;
10933 unsigned long ugfn;
10937 lpages = gfn_to_index(slot->base_gfn + npages - 1,
10938 slot->base_gfn, level) + 1;
10940 slot->arch.rmap[i] =
10941 kvcalloc(lpages, sizeof(*slot->arch.rmap[i]),
10942 GFP_KERNEL_ACCOUNT);
10943 if (!slot->arch.rmap[i])
10948 linfo = kvcalloc(lpages, sizeof(*linfo), GFP_KERNEL_ACCOUNT);
10952 slot->arch.lpage_info[i - 1] = linfo;
10954 if (slot->base_gfn & (KVM_PAGES_PER_HPAGE(level) - 1))
10955 linfo[0].disallow_lpage = 1;
10956 if ((slot->base_gfn + npages) & (KVM_PAGES_PER_HPAGE(level) - 1))
10957 linfo[lpages - 1].disallow_lpage = 1;
10958 ugfn = slot->userspace_addr >> PAGE_SHIFT;
10960 * If the gfn and userspace address are not aligned wrt each
10961 * other, disable large page support for this slot.
10963 if ((slot->base_gfn ^ ugfn) & (KVM_PAGES_PER_HPAGE(level) - 1)) {
10966 for (j = 0; j < lpages; ++j)
10967 linfo[j].disallow_lpage = 1;
10971 if (kvm_page_track_create_memslot(slot, npages))
10977 for (i = 0; i < KVM_NR_PAGE_SIZES; ++i) {
10978 kvfree(slot->arch.rmap[i]);
10979 slot->arch.rmap[i] = NULL;
10983 kvfree(slot->arch.lpage_info[i - 1]);
10984 slot->arch.lpage_info[i - 1] = NULL;
10989 void kvm_arch_memslots_updated(struct kvm *kvm, u64 gen)
10991 struct kvm_vcpu *vcpu;
10995 * memslots->generation has been incremented.
10996 * mmio generation may have reached its maximum value.
10998 kvm_mmu_invalidate_mmio_sptes(kvm, gen);
11000 /* Force re-initialization of steal_time cache */
11001 kvm_for_each_vcpu(i, vcpu, kvm)
11002 kvm_vcpu_kick(vcpu);
11005 int kvm_arch_prepare_memory_region(struct kvm *kvm,
11006 struct kvm_memory_slot *memslot,
11007 const struct kvm_userspace_memory_region *mem,
11008 enum kvm_mr_change change)
11010 if (change == KVM_MR_CREATE || change == KVM_MR_MOVE)
11011 return kvm_alloc_memslot_metadata(memslot,
11012 mem->memory_size >> PAGE_SHIFT);
11017 static void kvm_mmu_update_cpu_dirty_logging(struct kvm *kvm, bool enable)
11019 struct kvm_arch *ka = &kvm->arch;
11021 if (!kvm_x86_ops.cpu_dirty_log_size)
11024 if ((enable && ++ka->cpu_dirty_logging_count == 1) ||
11025 (!enable && --ka->cpu_dirty_logging_count == 0))
11026 kvm_make_all_cpus_request(kvm, KVM_REQ_UPDATE_CPU_DIRTY_LOGGING);
11028 WARN_ON_ONCE(ka->cpu_dirty_logging_count < 0);
11031 static void kvm_mmu_slot_apply_flags(struct kvm *kvm,
11032 struct kvm_memory_slot *old,
11033 struct kvm_memory_slot *new,
11034 enum kvm_mr_change change)
11036 bool log_dirty_pages = new->flags & KVM_MEM_LOG_DIRTY_PAGES;
11039 * Update CPU dirty logging if dirty logging is being toggled. This
11040 * applies to all operations.
11042 if ((old->flags ^ new->flags) & KVM_MEM_LOG_DIRTY_PAGES)
11043 kvm_mmu_update_cpu_dirty_logging(kvm, log_dirty_pages);
11046 * Nothing more to do for RO slots (which can't be dirtied and can't be
11047 * made writable) or CREATE/MOVE/DELETE of a slot.
11049 * For a memslot with dirty logging disabled:
11050 * CREATE: No dirty mappings will already exist.
11051 * MOVE/DELETE: The old mappings will already have been cleaned up by
11052 * kvm_arch_flush_shadow_memslot()
11054 * For a memslot with dirty logging enabled:
11055 * CREATE: No shadow pages exist, thus nothing to write-protect
11056 * and no dirty bits to clear.
11057 * MOVE/DELETE: The old mappings will already have been cleaned up by
11058 * kvm_arch_flush_shadow_memslot().
11060 if ((change != KVM_MR_FLAGS_ONLY) || (new->flags & KVM_MEM_READONLY))
11064 * READONLY and non-flags changes were filtered out above, and the only
11065 * other flag is LOG_DIRTY_PAGES, i.e. something is wrong if dirty
11066 * logging isn't being toggled on or off.
11068 if (WARN_ON_ONCE(!((old->flags ^ new->flags) & KVM_MEM_LOG_DIRTY_PAGES)))
11071 if (!log_dirty_pages) {
11073 * Dirty logging tracks sptes in 4k granularity, meaning that
11074 * large sptes have to be split. If live migration succeeds,
11075 * the guest in the source machine will be destroyed and large
11076 * sptes will be created in the destination. However, if the
11077 * guest continues to run in the source machine (for example if
11078 * live migration fails), small sptes will remain around and
11079 * cause bad performance.
11081 * Scan sptes if dirty logging has been stopped, dropping those
11082 * which can be collapsed into a single large-page spte. Later
11083 * page faults will create the large-page sptes.
11085 kvm_mmu_zap_collapsible_sptes(kvm, new);
11087 /* By default, write-protect everything to log writes. */
11088 int level = PG_LEVEL_4K;
11090 if (kvm_x86_ops.cpu_dirty_log_size) {
11092 * Clear all dirty bits, unless pages are treated as
11093 * dirty from the get-go.
11095 if (!kvm_dirty_log_manual_protect_and_init_set(kvm))
11096 kvm_mmu_slot_leaf_clear_dirty(kvm, new);
11099 * Write-protect large pages on write so that dirty
11100 * logging happens at 4k granularity. No need to
11101 * write-protect small SPTEs since write accesses are
11102 * logged by the CPU via dirty bits.
11104 level = PG_LEVEL_2M;
11105 } else if (kvm_dirty_log_manual_protect_and_init_set(kvm)) {
11107 * If we're with initial-all-set, we don't need
11108 * to write protect any small page because
11109 * they're reported as dirty already. However
11110 * we still need to write-protect huge pages
11111 * so that the page split can happen lazily on
11112 * the first write to the huge page.
11114 level = PG_LEVEL_2M;
11116 kvm_mmu_slot_remove_write_access(kvm, new, level);
11120 void kvm_arch_commit_memory_region(struct kvm *kvm,
11121 const struct kvm_userspace_memory_region *mem,
11122 struct kvm_memory_slot *old,
11123 const struct kvm_memory_slot *new,
11124 enum kvm_mr_change change)
11126 if (!kvm->arch.n_requested_mmu_pages)
11127 kvm_mmu_change_mmu_pages(kvm,
11128 kvm_mmu_calculate_default_mmu_pages(kvm));
11131 * FIXME: const-ify all uses of struct kvm_memory_slot.
11133 kvm_mmu_slot_apply_flags(kvm, old, (struct kvm_memory_slot *) new, change);
11135 /* Free the arrays associated with the old memslot. */
11136 if (change == KVM_MR_MOVE)
11137 kvm_arch_free_memslot(kvm, old);
11140 void kvm_arch_flush_shadow_all(struct kvm *kvm)
11142 kvm_mmu_zap_all(kvm);
11145 void kvm_arch_flush_shadow_memslot(struct kvm *kvm,
11146 struct kvm_memory_slot *slot)
11148 kvm_page_track_flush_slot(kvm, slot);
11151 static inline bool kvm_guest_apic_has_interrupt(struct kvm_vcpu *vcpu)
11153 return (is_guest_mode(vcpu) &&
11154 kvm_x86_ops.guest_apic_has_interrupt &&
11155 static_call(kvm_x86_guest_apic_has_interrupt)(vcpu));
11158 static inline bool kvm_vcpu_has_events(struct kvm_vcpu *vcpu)
11160 if (!list_empty_careful(&vcpu->async_pf.done))
11163 if (kvm_apic_has_events(vcpu))
11166 if (vcpu->arch.pv.pv_unhalted)
11169 if (vcpu->arch.exception.pending)
11172 if (kvm_test_request(KVM_REQ_NMI, vcpu) ||
11173 (vcpu->arch.nmi_pending &&
11174 static_call(kvm_x86_nmi_allowed)(vcpu, false)))
11177 if (kvm_test_request(KVM_REQ_SMI, vcpu) ||
11178 (vcpu->arch.smi_pending &&
11179 static_call(kvm_x86_smi_allowed)(vcpu, false)))
11182 if (kvm_arch_interrupt_allowed(vcpu) &&
11183 (kvm_cpu_has_interrupt(vcpu) ||
11184 kvm_guest_apic_has_interrupt(vcpu)))
11187 if (kvm_hv_has_stimer_pending(vcpu))
11190 if (is_guest_mode(vcpu) &&
11191 kvm_x86_ops.nested_ops->hv_timer_pending &&
11192 kvm_x86_ops.nested_ops->hv_timer_pending(vcpu))
11198 int kvm_arch_vcpu_runnable(struct kvm_vcpu *vcpu)
11200 return kvm_vcpu_running(vcpu) || kvm_vcpu_has_events(vcpu);
11203 bool kvm_arch_dy_has_pending_interrupt(struct kvm_vcpu *vcpu)
11205 if (vcpu->arch.apicv_active && static_call(kvm_x86_dy_apicv_has_pending_interrupt)(vcpu))
11211 bool kvm_arch_dy_runnable(struct kvm_vcpu *vcpu)
11213 if (READ_ONCE(vcpu->arch.pv.pv_unhalted))
11216 if (kvm_test_request(KVM_REQ_NMI, vcpu) ||
11217 kvm_test_request(KVM_REQ_SMI, vcpu) ||
11218 kvm_test_request(KVM_REQ_EVENT, vcpu))
11221 return kvm_arch_dy_has_pending_interrupt(vcpu);
11224 bool kvm_arch_vcpu_in_kernel(struct kvm_vcpu *vcpu)
11226 if (vcpu->arch.guest_state_protected)
11229 return vcpu->arch.preempted_in_kernel;
11232 int kvm_arch_vcpu_should_kick(struct kvm_vcpu *vcpu)
11234 return kvm_vcpu_exiting_guest_mode(vcpu) == IN_GUEST_MODE;
11237 int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu)
11239 return static_call(kvm_x86_interrupt_allowed)(vcpu, false);
11242 unsigned long kvm_get_linear_rip(struct kvm_vcpu *vcpu)
11244 /* Can't read the RIP when guest state is protected, just return 0 */
11245 if (vcpu->arch.guest_state_protected)
11248 if (is_64_bit_mode(vcpu))
11249 return kvm_rip_read(vcpu);
11250 return (u32)(get_segment_base(vcpu, VCPU_SREG_CS) +
11251 kvm_rip_read(vcpu));
11253 EXPORT_SYMBOL_GPL(kvm_get_linear_rip);
11255 bool kvm_is_linear_rip(struct kvm_vcpu *vcpu, unsigned long linear_rip)
11257 return kvm_get_linear_rip(vcpu) == linear_rip;
11259 EXPORT_SYMBOL_GPL(kvm_is_linear_rip);
11261 unsigned long kvm_get_rflags(struct kvm_vcpu *vcpu)
11263 unsigned long rflags;
11265 rflags = static_call(kvm_x86_get_rflags)(vcpu);
11266 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
11267 rflags &= ~X86_EFLAGS_TF;
11270 EXPORT_SYMBOL_GPL(kvm_get_rflags);
11272 static void __kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
11274 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP &&
11275 kvm_is_linear_rip(vcpu, vcpu->arch.singlestep_rip))
11276 rflags |= X86_EFLAGS_TF;
11277 static_call(kvm_x86_set_rflags)(vcpu, rflags);
11280 void kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
11282 __kvm_set_rflags(vcpu, rflags);
11283 kvm_make_request(KVM_REQ_EVENT, vcpu);
11285 EXPORT_SYMBOL_GPL(kvm_set_rflags);
11287 void kvm_arch_async_page_ready(struct kvm_vcpu *vcpu, struct kvm_async_pf *work)
11291 if ((vcpu->arch.mmu->direct_map != work->arch.direct_map) ||
11295 r = kvm_mmu_reload(vcpu);
11299 if (!vcpu->arch.mmu->direct_map &&
11300 work->arch.cr3 != vcpu->arch.mmu->get_guest_pgd(vcpu))
11303 kvm_mmu_do_page_fault(vcpu, work->cr2_or_gpa, 0, true);
11306 static inline u32 kvm_async_pf_hash_fn(gfn_t gfn)
11308 BUILD_BUG_ON(!is_power_of_2(ASYNC_PF_PER_VCPU));
11310 return hash_32(gfn & 0xffffffff, order_base_2(ASYNC_PF_PER_VCPU));
11313 static inline u32 kvm_async_pf_next_probe(u32 key)
11315 return (key + 1) & (ASYNC_PF_PER_VCPU - 1);
11318 static void kvm_add_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn)
11320 u32 key = kvm_async_pf_hash_fn(gfn);
11322 while (vcpu->arch.apf.gfns[key] != ~0)
11323 key = kvm_async_pf_next_probe(key);
11325 vcpu->arch.apf.gfns[key] = gfn;
11328 static u32 kvm_async_pf_gfn_slot(struct kvm_vcpu *vcpu, gfn_t gfn)
11331 u32 key = kvm_async_pf_hash_fn(gfn);
11333 for (i = 0; i < ASYNC_PF_PER_VCPU &&
11334 (vcpu->arch.apf.gfns[key] != gfn &&
11335 vcpu->arch.apf.gfns[key] != ~0); i++)
11336 key = kvm_async_pf_next_probe(key);
11341 bool kvm_find_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn)
11343 return vcpu->arch.apf.gfns[kvm_async_pf_gfn_slot(vcpu, gfn)] == gfn;
11346 static void kvm_del_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn)
11350 i = j = kvm_async_pf_gfn_slot(vcpu, gfn);
11352 if (WARN_ON_ONCE(vcpu->arch.apf.gfns[i] != gfn))
11356 vcpu->arch.apf.gfns[i] = ~0;
11358 j = kvm_async_pf_next_probe(j);
11359 if (vcpu->arch.apf.gfns[j] == ~0)
11361 k = kvm_async_pf_hash_fn(vcpu->arch.apf.gfns[j]);
11363 * k lies cyclically in ]i,j]
11365 * |....j i.k.| or |.k..j i...|
11367 } while ((i <= j) ? (i < k && k <= j) : (i < k || k <= j));
11368 vcpu->arch.apf.gfns[i] = vcpu->arch.apf.gfns[j];
11373 static inline int apf_put_user_notpresent(struct kvm_vcpu *vcpu)
11375 u32 reason = KVM_PV_REASON_PAGE_NOT_PRESENT;
11377 return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apf.data, &reason,
11381 static inline int apf_put_user_ready(struct kvm_vcpu *vcpu, u32 token)
11383 unsigned int offset = offsetof(struct kvm_vcpu_pv_apf_data, token);
11385 return kvm_write_guest_offset_cached(vcpu->kvm, &vcpu->arch.apf.data,
11386 &token, offset, sizeof(token));
11389 static inline bool apf_pageready_slot_free(struct kvm_vcpu *vcpu)
11391 unsigned int offset = offsetof(struct kvm_vcpu_pv_apf_data, token);
11394 if (kvm_read_guest_offset_cached(vcpu->kvm, &vcpu->arch.apf.data,
11395 &val, offset, sizeof(val)))
11401 static bool kvm_can_deliver_async_pf(struct kvm_vcpu *vcpu)
11403 if (!vcpu->arch.apf.delivery_as_pf_vmexit && is_guest_mode(vcpu))
11406 if (!kvm_pv_async_pf_enabled(vcpu) ||
11407 (vcpu->arch.apf.send_user_only && static_call(kvm_x86_get_cpl)(vcpu) == 0))
11413 bool kvm_can_do_async_pf(struct kvm_vcpu *vcpu)
11415 if (unlikely(!lapic_in_kernel(vcpu) ||
11416 kvm_event_needs_reinjection(vcpu) ||
11417 vcpu->arch.exception.pending))
11420 if (kvm_hlt_in_guest(vcpu->kvm) && !kvm_can_deliver_async_pf(vcpu))
11424 * If interrupts are off we cannot even use an artificial
11427 return kvm_arch_interrupt_allowed(vcpu);
11430 bool kvm_arch_async_page_not_present(struct kvm_vcpu *vcpu,
11431 struct kvm_async_pf *work)
11433 struct x86_exception fault;
11435 trace_kvm_async_pf_not_present(work->arch.token, work->cr2_or_gpa);
11436 kvm_add_async_pf_gfn(vcpu, work->arch.gfn);
11438 if (kvm_can_deliver_async_pf(vcpu) &&
11439 !apf_put_user_notpresent(vcpu)) {
11440 fault.vector = PF_VECTOR;
11441 fault.error_code_valid = true;
11442 fault.error_code = 0;
11443 fault.nested_page_fault = false;
11444 fault.address = work->arch.token;
11445 fault.async_page_fault = true;
11446 kvm_inject_page_fault(vcpu, &fault);
11450 * It is not possible to deliver a paravirtualized asynchronous
11451 * page fault, but putting the guest in an artificial halt state
11452 * can be beneficial nevertheless: if an interrupt arrives, we
11453 * can deliver it timely and perhaps the guest will schedule
11454 * another process. When the instruction that triggered a page
11455 * fault is retried, hopefully the page will be ready in the host.
11457 kvm_make_request(KVM_REQ_APF_HALT, vcpu);
11462 void kvm_arch_async_page_present(struct kvm_vcpu *vcpu,
11463 struct kvm_async_pf *work)
11465 struct kvm_lapic_irq irq = {
11466 .delivery_mode = APIC_DM_FIXED,
11467 .vector = vcpu->arch.apf.vec
11470 if (work->wakeup_all)
11471 work->arch.token = ~0; /* broadcast wakeup */
11473 kvm_del_async_pf_gfn(vcpu, work->arch.gfn);
11474 trace_kvm_async_pf_ready(work->arch.token, work->cr2_or_gpa);
11476 if ((work->wakeup_all || work->notpresent_injected) &&
11477 kvm_pv_async_pf_enabled(vcpu) &&
11478 !apf_put_user_ready(vcpu, work->arch.token)) {
11479 vcpu->arch.apf.pageready_pending = true;
11480 kvm_apic_set_irq(vcpu, &irq, NULL);
11483 vcpu->arch.apf.halted = false;
11484 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
11487 void kvm_arch_async_page_present_queued(struct kvm_vcpu *vcpu)
11489 kvm_make_request(KVM_REQ_APF_READY, vcpu);
11490 if (!vcpu->arch.apf.pageready_pending)
11491 kvm_vcpu_kick(vcpu);
11494 bool kvm_arch_can_dequeue_async_page_present(struct kvm_vcpu *vcpu)
11496 if (!kvm_pv_async_pf_enabled(vcpu))
11499 return kvm_lapic_enabled(vcpu) && apf_pageready_slot_free(vcpu);
11502 void kvm_arch_start_assignment(struct kvm *kvm)
11504 if (atomic_inc_return(&kvm->arch.assigned_device_count) == 1)
11505 static_call_cond(kvm_x86_start_assignment)(kvm);
11507 EXPORT_SYMBOL_GPL(kvm_arch_start_assignment);
11509 void kvm_arch_end_assignment(struct kvm *kvm)
11511 atomic_dec(&kvm->arch.assigned_device_count);
11513 EXPORT_SYMBOL_GPL(kvm_arch_end_assignment);
11515 bool kvm_arch_has_assigned_device(struct kvm *kvm)
11517 return atomic_read(&kvm->arch.assigned_device_count);
11519 EXPORT_SYMBOL_GPL(kvm_arch_has_assigned_device);
11521 void kvm_arch_register_noncoherent_dma(struct kvm *kvm)
11523 atomic_inc(&kvm->arch.noncoherent_dma_count);
11525 EXPORT_SYMBOL_GPL(kvm_arch_register_noncoherent_dma);
11527 void kvm_arch_unregister_noncoherent_dma(struct kvm *kvm)
11529 atomic_dec(&kvm->arch.noncoherent_dma_count);
11531 EXPORT_SYMBOL_GPL(kvm_arch_unregister_noncoherent_dma);
11533 bool kvm_arch_has_noncoherent_dma(struct kvm *kvm)
11535 return atomic_read(&kvm->arch.noncoherent_dma_count);
11537 EXPORT_SYMBOL_GPL(kvm_arch_has_noncoherent_dma);
11539 bool kvm_arch_has_irq_bypass(void)
11544 int kvm_arch_irq_bypass_add_producer(struct irq_bypass_consumer *cons,
11545 struct irq_bypass_producer *prod)
11547 struct kvm_kernel_irqfd *irqfd =
11548 container_of(cons, struct kvm_kernel_irqfd, consumer);
11551 irqfd->producer = prod;
11552 kvm_arch_start_assignment(irqfd->kvm);
11553 ret = static_call(kvm_x86_update_pi_irte)(irqfd->kvm,
11554 prod->irq, irqfd->gsi, 1);
11557 kvm_arch_end_assignment(irqfd->kvm);
11562 void kvm_arch_irq_bypass_del_producer(struct irq_bypass_consumer *cons,
11563 struct irq_bypass_producer *prod)
11566 struct kvm_kernel_irqfd *irqfd =
11567 container_of(cons, struct kvm_kernel_irqfd, consumer);
11569 WARN_ON(irqfd->producer != prod);
11570 irqfd->producer = NULL;
11573 * When producer of consumer is unregistered, we change back to
11574 * remapped mode, so we can re-use the current implementation
11575 * when the irq is masked/disabled or the consumer side (KVM
11576 * int this case doesn't want to receive the interrupts.
11578 ret = static_call(kvm_x86_update_pi_irte)(irqfd->kvm, prod->irq, irqfd->gsi, 0);
11580 printk(KERN_INFO "irq bypass consumer (token %p) unregistration"
11581 " fails: %d\n", irqfd->consumer.token, ret);
11583 kvm_arch_end_assignment(irqfd->kvm);
11586 int kvm_arch_update_irqfd_routing(struct kvm *kvm, unsigned int host_irq,
11587 uint32_t guest_irq, bool set)
11589 return static_call(kvm_x86_update_pi_irte)(kvm, host_irq, guest_irq, set);
11592 bool kvm_vector_hashing_enabled(void)
11594 return vector_hashing;
11597 bool kvm_arch_no_poll(struct kvm_vcpu *vcpu)
11599 return (vcpu->arch.msr_kvm_poll_control & 1) == 0;
11601 EXPORT_SYMBOL_GPL(kvm_arch_no_poll);
11604 int kvm_spec_ctrl_test_value(u64 value)
11607 * test that setting IA32_SPEC_CTRL to given value
11608 * is allowed by the host processor
11612 unsigned long flags;
11615 local_irq_save(flags);
11617 if (rdmsrl_safe(MSR_IA32_SPEC_CTRL, &saved_value))
11619 else if (wrmsrl_safe(MSR_IA32_SPEC_CTRL, value))
11622 wrmsrl(MSR_IA32_SPEC_CTRL, saved_value);
11624 local_irq_restore(flags);
11628 EXPORT_SYMBOL_GPL(kvm_spec_ctrl_test_value);
11630 void kvm_fixup_and_inject_pf_error(struct kvm_vcpu *vcpu, gva_t gva, u16 error_code)
11632 struct x86_exception fault;
11633 u32 access = error_code &
11634 (PFERR_WRITE_MASK | PFERR_FETCH_MASK | PFERR_USER_MASK);
11636 if (!(error_code & PFERR_PRESENT_MASK) ||
11637 vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, &fault) != UNMAPPED_GVA) {
11639 * If vcpu->arch.walk_mmu->gva_to_gpa succeeded, the page
11640 * tables probably do not match the TLB. Just proceed
11641 * with the error code that the processor gave.
11643 fault.vector = PF_VECTOR;
11644 fault.error_code_valid = true;
11645 fault.error_code = error_code;
11646 fault.nested_page_fault = false;
11647 fault.address = gva;
11649 vcpu->arch.walk_mmu->inject_page_fault(vcpu, &fault);
11651 EXPORT_SYMBOL_GPL(kvm_fixup_and_inject_pf_error);
11654 * Handles kvm_read/write_guest_virt*() result and either injects #PF or returns
11655 * KVM_EXIT_INTERNAL_ERROR for cases not currently handled by KVM. Return value
11656 * indicates whether exit to userspace is needed.
11658 int kvm_handle_memory_failure(struct kvm_vcpu *vcpu, int r,
11659 struct x86_exception *e)
11661 if (r == X86EMUL_PROPAGATE_FAULT) {
11662 kvm_inject_emulated_page_fault(vcpu, e);
11667 * In case kvm_read/write_guest_virt*() failed with X86EMUL_IO_NEEDED
11668 * while handling a VMX instruction KVM could've handled the request
11669 * correctly by exiting to userspace and performing I/O but there
11670 * doesn't seem to be a real use-case behind such requests, just return
11671 * KVM_EXIT_INTERNAL_ERROR for now.
11673 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
11674 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
11675 vcpu->run->internal.ndata = 0;
11679 EXPORT_SYMBOL_GPL(kvm_handle_memory_failure);
11681 int kvm_handle_invpcid(struct kvm_vcpu *vcpu, unsigned long type, gva_t gva)
11684 struct x86_exception e;
11686 unsigned long roots_to_free = 0;
11693 r = kvm_read_guest_virt(vcpu, gva, &operand, sizeof(operand), &e);
11694 if (r != X86EMUL_CONTINUE)
11695 return kvm_handle_memory_failure(vcpu, r, &e);
11697 if (operand.pcid >> 12 != 0) {
11698 kvm_inject_gp(vcpu, 0);
11702 pcid_enabled = kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE);
11705 case INVPCID_TYPE_INDIV_ADDR:
11706 if ((!pcid_enabled && (operand.pcid != 0)) ||
11707 is_noncanonical_address(operand.gla, vcpu)) {
11708 kvm_inject_gp(vcpu, 0);
11711 kvm_mmu_invpcid_gva(vcpu, operand.gla, operand.pcid);
11712 return kvm_skip_emulated_instruction(vcpu);
11714 case INVPCID_TYPE_SINGLE_CTXT:
11715 if (!pcid_enabled && (operand.pcid != 0)) {
11716 kvm_inject_gp(vcpu, 0);
11720 if (kvm_get_active_pcid(vcpu) == operand.pcid) {
11721 kvm_mmu_sync_roots(vcpu);
11722 kvm_make_request(KVM_REQ_TLB_FLUSH_CURRENT, vcpu);
11725 for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++)
11726 if (kvm_get_pcid(vcpu, vcpu->arch.mmu->prev_roots[i].pgd)
11728 roots_to_free |= KVM_MMU_ROOT_PREVIOUS(i);
11730 kvm_mmu_free_roots(vcpu, vcpu->arch.mmu, roots_to_free);
11732 * If neither the current cr3 nor any of the prev_roots use the
11733 * given PCID, then nothing needs to be done here because a
11734 * resync will happen anyway before switching to any other CR3.
11737 return kvm_skip_emulated_instruction(vcpu);
11739 case INVPCID_TYPE_ALL_NON_GLOBAL:
11741 * Currently, KVM doesn't mark global entries in the shadow
11742 * page tables, so a non-global flush just degenerates to a
11743 * global flush. If needed, we could optimize this later by
11744 * keeping track of global entries in shadow page tables.
11748 case INVPCID_TYPE_ALL_INCL_GLOBAL:
11749 kvm_make_request(KVM_REQ_MMU_RELOAD, vcpu);
11750 return kvm_skip_emulated_instruction(vcpu);
11753 BUG(); /* We have already checked above that type <= 3 */
11756 EXPORT_SYMBOL_GPL(kvm_handle_invpcid);
11758 static int complete_sev_es_emulated_mmio(struct kvm_vcpu *vcpu)
11760 struct kvm_run *run = vcpu->run;
11761 struct kvm_mmio_fragment *frag;
11764 BUG_ON(!vcpu->mmio_needed);
11766 /* Complete previous fragment */
11767 frag = &vcpu->mmio_fragments[vcpu->mmio_cur_fragment];
11768 len = min(8u, frag->len);
11769 if (!vcpu->mmio_is_write)
11770 memcpy(frag->data, run->mmio.data, len);
11772 if (frag->len <= 8) {
11773 /* Switch to the next fragment. */
11775 vcpu->mmio_cur_fragment++;
11777 /* Go forward to the next mmio piece. */
11783 if (vcpu->mmio_cur_fragment >= vcpu->mmio_nr_fragments) {
11784 vcpu->mmio_needed = 0;
11786 // VMG change, at this point, we're always done
11787 // RIP has already been advanced
11791 // More MMIO is needed
11792 run->mmio.phys_addr = frag->gpa;
11793 run->mmio.len = min(8u, frag->len);
11794 run->mmio.is_write = vcpu->mmio_is_write;
11795 if (run->mmio.is_write)
11796 memcpy(run->mmio.data, frag->data, min(8u, frag->len));
11797 run->exit_reason = KVM_EXIT_MMIO;
11799 vcpu->arch.complete_userspace_io = complete_sev_es_emulated_mmio;
11804 int kvm_sev_es_mmio_write(struct kvm_vcpu *vcpu, gpa_t gpa, unsigned int bytes,
11808 struct kvm_mmio_fragment *frag;
11813 handled = write_emultor.read_write_mmio(vcpu, gpa, bytes, data);
11814 if (handled == bytes)
11821 /*TODO: Check if need to increment number of frags */
11822 frag = vcpu->mmio_fragments;
11823 vcpu->mmio_nr_fragments = 1;
11828 vcpu->mmio_needed = 1;
11829 vcpu->mmio_cur_fragment = 0;
11831 vcpu->run->mmio.phys_addr = gpa;
11832 vcpu->run->mmio.len = min(8u, frag->len);
11833 vcpu->run->mmio.is_write = 1;
11834 memcpy(vcpu->run->mmio.data, frag->data, min(8u, frag->len));
11835 vcpu->run->exit_reason = KVM_EXIT_MMIO;
11837 vcpu->arch.complete_userspace_io = complete_sev_es_emulated_mmio;
11841 EXPORT_SYMBOL_GPL(kvm_sev_es_mmio_write);
11843 int kvm_sev_es_mmio_read(struct kvm_vcpu *vcpu, gpa_t gpa, unsigned int bytes,
11847 struct kvm_mmio_fragment *frag;
11852 handled = read_emultor.read_write_mmio(vcpu, gpa, bytes, data);
11853 if (handled == bytes)
11860 /*TODO: Check if need to increment number of frags */
11861 frag = vcpu->mmio_fragments;
11862 vcpu->mmio_nr_fragments = 1;
11867 vcpu->mmio_needed = 1;
11868 vcpu->mmio_cur_fragment = 0;
11870 vcpu->run->mmio.phys_addr = gpa;
11871 vcpu->run->mmio.len = min(8u, frag->len);
11872 vcpu->run->mmio.is_write = 0;
11873 vcpu->run->exit_reason = KVM_EXIT_MMIO;
11875 vcpu->arch.complete_userspace_io = complete_sev_es_emulated_mmio;
11879 EXPORT_SYMBOL_GPL(kvm_sev_es_mmio_read);
11881 static int complete_sev_es_emulated_ins(struct kvm_vcpu *vcpu)
11883 memcpy(vcpu->arch.guest_ins_data, vcpu->arch.pio_data,
11884 vcpu->arch.pio.count * vcpu->arch.pio.size);
11885 vcpu->arch.pio.count = 0;
11890 static int kvm_sev_es_outs(struct kvm_vcpu *vcpu, unsigned int size,
11891 unsigned int port, void *data, unsigned int count)
11895 ret = emulator_pio_out_emulated(vcpu->arch.emulate_ctxt, size, port,
11900 vcpu->arch.pio.count = 0;
11905 static int kvm_sev_es_ins(struct kvm_vcpu *vcpu, unsigned int size,
11906 unsigned int port, void *data, unsigned int count)
11910 ret = emulator_pio_in_emulated(vcpu->arch.emulate_ctxt, size, port,
11913 vcpu->arch.pio.count = 0;
11915 vcpu->arch.guest_ins_data = data;
11916 vcpu->arch.complete_userspace_io = complete_sev_es_emulated_ins;
11922 int kvm_sev_es_string_io(struct kvm_vcpu *vcpu, unsigned int size,
11923 unsigned int port, void *data, unsigned int count,
11926 return in ? kvm_sev_es_ins(vcpu, size, port, data, count)
11927 : kvm_sev_es_outs(vcpu, size, port, data, count);
11929 EXPORT_SYMBOL_GPL(kvm_sev_es_string_io);
11931 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_entry);
11932 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_exit);
11933 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_fast_mmio);
11934 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_inj_virq);
11935 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_page_fault);
11936 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_msr);
11937 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_cr);
11938 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmrun);
11939 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmexit);
11940 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmexit_inject);
11941 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_intr_vmexit);
11942 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmenter_failed);
11943 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_invlpga);
11944 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_skinit);
11945 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_intercepts);
11946 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_write_tsc_offset);
11947 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_ple_window_update);
11948 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_pml_full);
11949 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_pi_irte_update);
11950 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_avic_unaccelerated_access);
11951 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_avic_incomplete_ipi);
11952 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_avic_ga_log);
11953 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_apicv_update_request);
11954 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_vmgexit_enter);
11955 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_vmgexit_exit);
11956 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_vmgexit_msr_protocol_enter);
11957 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_vmgexit_msr_protocol_exit);