KVM: x86: fix interrupt window handling in split IRQ chip case
[platform/kernel/linux-rpi.git] / arch / x86 / kvm / x86.c
1 /*
2  * Kernel-based Virtual Machine driver for Linux
3  *
4  * derived from drivers/kvm/kvm_main.c
5  *
6  * Copyright (C) 2006 Qumranet, Inc.
7  * Copyright (C) 2008 Qumranet, Inc.
8  * Copyright IBM Corporation, 2008
9  * Copyright 2010 Red Hat, Inc. and/or its affiliates.
10  *
11  * Authors:
12  *   Avi Kivity   <avi@qumranet.com>
13  *   Yaniv Kamay  <yaniv@qumranet.com>
14  *   Amit Shah    <amit.shah@qumranet.com>
15  *   Ben-Ami Yassour <benami@il.ibm.com>
16  *
17  * This work is licensed under the terms of the GNU GPL, version 2.  See
18  * the COPYING file in the top-level directory.
19  *
20  */
21
22 #include <linux/kvm_host.h>
23 #include "irq.h"
24 #include "mmu.h"
25 #include "i8254.h"
26 #include "tss.h"
27 #include "kvm_cache_regs.h"
28 #include "x86.h"
29 #include "cpuid.h"
30 #include "assigned-dev.h"
31 #include "pmu.h"
32 #include "hyperv.h"
33
34 #include <linux/clocksource.h>
35 #include <linux/interrupt.h>
36 #include <linux/kvm.h>
37 #include <linux/fs.h>
38 #include <linux/vmalloc.h>
39 #include <linux/module.h>
40 #include <linux/mman.h>
41 #include <linux/highmem.h>
42 #include <linux/iommu.h>
43 #include <linux/intel-iommu.h>
44 #include <linux/cpufreq.h>
45 #include <linux/user-return-notifier.h>
46 #include <linux/srcu.h>
47 #include <linux/slab.h>
48 #include <linux/perf_event.h>
49 #include <linux/uaccess.h>
50 #include <linux/hash.h>
51 #include <linux/pci.h>
52 #include <linux/timekeeper_internal.h>
53 #include <linux/pvclock_gtod.h>
54 #include <linux/kvm_irqfd.h>
55 #include <linux/irqbypass.h>
56 #include <trace/events/kvm.h>
57
58 #define CREATE_TRACE_POINTS
59 #include "trace.h"
60
61 #include <asm/debugreg.h>
62 #include <asm/msr.h>
63 #include <asm/desc.h>
64 #include <asm/mce.h>
65 #include <linux/kernel_stat.h>
66 #include <asm/fpu/internal.h> /* Ugh! */
67 #include <asm/pvclock.h>
68 #include <asm/div64.h>
69 #include <asm/irq_remapping.h>
70
71 #define MAX_IO_MSRS 256
72 #define KVM_MAX_MCE_BANKS 32
73 #define KVM_MCE_CAP_SUPPORTED (MCG_CTL_P | MCG_SER_P)
74
75 #define emul_to_vcpu(ctxt) \
76         container_of(ctxt, struct kvm_vcpu, arch.emulate_ctxt)
77
78 /* EFER defaults:
79  * - enable syscall per default because its emulated by KVM
80  * - enable LME and LMA per default on 64 bit KVM
81  */
82 #ifdef CONFIG_X86_64
83 static
84 u64 __read_mostly efer_reserved_bits = ~((u64)(EFER_SCE | EFER_LME | EFER_LMA));
85 #else
86 static u64 __read_mostly efer_reserved_bits = ~((u64)EFER_SCE);
87 #endif
88
89 #define VM_STAT(x) offsetof(struct kvm, stat.x), KVM_STAT_VM
90 #define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x), KVM_STAT_VCPU
91
92 static void update_cr8_intercept(struct kvm_vcpu *vcpu);
93 static void process_nmi(struct kvm_vcpu *vcpu);
94 static void __kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags);
95
96 struct kvm_x86_ops *kvm_x86_ops __read_mostly;
97 EXPORT_SYMBOL_GPL(kvm_x86_ops);
98
99 static bool __read_mostly ignore_msrs = 0;
100 module_param(ignore_msrs, bool, S_IRUGO | S_IWUSR);
101
102 unsigned int min_timer_period_us = 500;
103 module_param(min_timer_period_us, uint, S_IRUGO | S_IWUSR);
104
105 static bool __read_mostly kvmclock_periodic_sync = true;
106 module_param(kvmclock_periodic_sync, bool, S_IRUGO);
107
108 bool __read_mostly kvm_has_tsc_control;
109 EXPORT_SYMBOL_GPL(kvm_has_tsc_control);
110 u32  __read_mostly kvm_max_guest_tsc_khz;
111 EXPORT_SYMBOL_GPL(kvm_max_guest_tsc_khz);
112 u8   __read_mostly kvm_tsc_scaling_ratio_frac_bits;
113 EXPORT_SYMBOL_GPL(kvm_tsc_scaling_ratio_frac_bits);
114 u64  __read_mostly kvm_max_tsc_scaling_ratio;
115 EXPORT_SYMBOL_GPL(kvm_max_tsc_scaling_ratio);
116 static u64 __read_mostly kvm_default_tsc_scaling_ratio;
117
118 /* tsc tolerance in parts per million - default to 1/2 of the NTP threshold */
119 static u32 __read_mostly tsc_tolerance_ppm = 250;
120 module_param(tsc_tolerance_ppm, uint, S_IRUGO | S_IWUSR);
121
122 /* lapic timer advance (tscdeadline mode only) in nanoseconds */
123 unsigned int __read_mostly lapic_timer_advance_ns = 0;
124 module_param(lapic_timer_advance_ns, uint, S_IRUGO | S_IWUSR);
125
126 static bool __read_mostly backwards_tsc_observed = false;
127
128 #define KVM_NR_SHARED_MSRS 16
129
130 struct kvm_shared_msrs_global {
131         int nr;
132         u32 msrs[KVM_NR_SHARED_MSRS];
133 };
134
135 struct kvm_shared_msrs {
136         struct user_return_notifier urn;
137         bool registered;
138         struct kvm_shared_msr_values {
139                 u64 host;
140                 u64 curr;
141         } values[KVM_NR_SHARED_MSRS];
142 };
143
144 static struct kvm_shared_msrs_global __read_mostly shared_msrs_global;
145 static struct kvm_shared_msrs __percpu *shared_msrs;
146
147 struct kvm_stats_debugfs_item debugfs_entries[] = {
148         { "pf_fixed", VCPU_STAT(pf_fixed) },
149         { "pf_guest", VCPU_STAT(pf_guest) },
150         { "tlb_flush", VCPU_STAT(tlb_flush) },
151         { "invlpg", VCPU_STAT(invlpg) },
152         { "exits", VCPU_STAT(exits) },
153         { "io_exits", VCPU_STAT(io_exits) },
154         { "mmio_exits", VCPU_STAT(mmio_exits) },
155         { "signal_exits", VCPU_STAT(signal_exits) },
156         { "irq_window", VCPU_STAT(irq_window_exits) },
157         { "nmi_window", VCPU_STAT(nmi_window_exits) },
158         { "halt_exits", VCPU_STAT(halt_exits) },
159         { "halt_successful_poll", VCPU_STAT(halt_successful_poll) },
160         { "halt_attempted_poll", VCPU_STAT(halt_attempted_poll) },
161         { "halt_wakeup", VCPU_STAT(halt_wakeup) },
162         { "hypercalls", VCPU_STAT(hypercalls) },
163         { "request_irq", VCPU_STAT(request_irq_exits) },
164         { "irq_exits", VCPU_STAT(irq_exits) },
165         { "host_state_reload", VCPU_STAT(host_state_reload) },
166         { "efer_reload", VCPU_STAT(efer_reload) },
167         { "fpu_reload", VCPU_STAT(fpu_reload) },
168         { "insn_emulation", VCPU_STAT(insn_emulation) },
169         { "insn_emulation_fail", VCPU_STAT(insn_emulation_fail) },
170         { "irq_injections", VCPU_STAT(irq_injections) },
171         { "nmi_injections", VCPU_STAT(nmi_injections) },
172         { "mmu_shadow_zapped", VM_STAT(mmu_shadow_zapped) },
173         { "mmu_pte_write", VM_STAT(mmu_pte_write) },
174         { "mmu_pte_updated", VM_STAT(mmu_pte_updated) },
175         { "mmu_pde_zapped", VM_STAT(mmu_pde_zapped) },
176         { "mmu_flooded", VM_STAT(mmu_flooded) },
177         { "mmu_recycled", VM_STAT(mmu_recycled) },
178         { "mmu_cache_miss", VM_STAT(mmu_cache_miss) },
179         { "mmu_unsync", VM_STAT(mmu_unsync) },
180         { "remote_tlb_flush", VM_STAT(remote_tlb_flush) },
181         { "largepages", VM_STAT(lpages) },
182         { NULL }
183 };
184
185 u64 __read_mostly host_xcr0;
186
187 static int emulator_fix_hypercall(struct x86_emulate_ctxt *ctxt);
188
189 static inline void kvm_async_pf_hash_reset(struct kvm_vcpu *vcpu)
190 {
191         int i;
192         for (i = 0; i < roundup_pow_of_two(ASYNC_PF_PER_VCPU); i++)
193                 vcpu->arch.apf.gfns[i] = ~0;
194 }
195
196 static void kvm_on_user_return(struct user_return_notifier *urn)
197 {
198         unsigned slot;
199         struct kvm_shared_msrs *locals
200                 = container_of(urn, struct kvm_shared_msrs, urn);
201         struct kvm_shared_msr_values *values;
202
203         for (slot = 0; slot < shared_msrs_global.nr; ++slot) {
204                 values = &locals->values[slot];
205                 if (values->host != values->curr) {
206                         wrmsrl(shared_msrs_global.msrs[slot], values->host);
207                         values->curr = values->host;
208                 }
209         }
210         locals->registered = false;
211         user_return_notifier_unregister(urn);
212 }
213
214 static void shared_msr_update(unsigned slot, u32 msr)
215 {
216         u64 value;
217         unsigned int cpu = smp_processor_id();
218         struct kvm_shared_msrs *smsr = per_cpu_ptr(shared_msrs, cpu);
219
220         /* only read, and nobody should modify it at this time,
221          * so don't need lock */
222         if (slot >= shared_msrs_global.nr) {
223                 printk(KERN_ERR "kvm: invalid MSR slot!");
224                 return;
225         }
226         rdmsrl_safe(msr, &value);
227         smsr->values[slot].host = value;
228         smsr->values[slot].curr = value;
229 }
230
231 void kvm_define_shared_msr(unsigned slot, u32 msr)
232 {
233         BUG_ON(slot >= KVM_NR_SHARED_MSRS);
234         shared_msrs_global.msrs[slot] = msr;
235         if (slot >= shared_msrs_global.nr)
236                 shared_msrs_global.nr = slot + 1;
237 }
238 EXPORT_SYMBOL_GPL(kvm_define_shared_msr);
239
240 static void kvm_shared_msr_cpu_online(void)
241 {
242         unsigned i;
243
244         for (i = 0; i < shared_msrs_global.nr; ++i)
245                 shared_msr_update(i, shared_msrs_global.msrs[i]);
246 }
247
248 int kvm_set_shared_msr(unsigned slot, u64 value, u64 mask)
249 {
250         unsigned int cpu = smp_processor_id();
251         struct kvm_shared_msrs *smsr = per_cpu_ptr(shared_msrs, cpu);
252         int err;
253
254         if (((value ^ smsr->values[slot].curr) & mask) == 0)
255                 return 0;
256         smsr->values[slot].curr = value;
257         err = wrmsrl_safe(shared_msrs_global.msrs[slot], value);
258         if (err)
259                 return 1;
260
261         if (!smsr->registered) {
262                 smsr->urn.on_user_return = kvm_on_user_return;
263                 user_return_notifier_register(&smsr->urn);
264                 smsr->registered = true;
265         }
266         return 0;
267 }
268 EXPORT_SYMBOL_GPL(kvm_set_shared_msr);
269
270 static void drop_user_return_notifiers(void)
271 {
272         unsigned int cpu = smp_processor_id();
273         struct kvm_shared_msrs *smsr = per_cpu_ptr(shared_msrs, cpu);
274
275         if (smsr->registered)
276                 kvm_on_user_return(&smsr->urn);
277 }
278
279 u64 kvm_get_apic_base(struct kvm_vcpu *vcpu)
280 {
281         return vcpu->arch.apic_base;
282 }
283 EXPORT_SYMBOL_GPL(kvm_get_apic_base);
284
285 int kvm_set_apic_base(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
286 {
287         u64 old_state = vcpu->arch.apic_base &
288                 (MSR_IA32_APICBASE_ENABLE | X2APIC_ENABLE);
289         u64 new_state = msr_info->data &
290                 (MSR_IA32_APICBASE_ENABLE | X2APIC_ENABLE);
291         u64 reserved_bits = ((~0ULL) << cpuid_maxphyaddr(vcpu)) |
292                 0x2ff | (guest_cpuid_has_x2apic(vcpu) ? 0 : X2APIC_ENABLE);
293
294         if (!msr_info->host_initiated &&
295             ((msr_info->data & reserved_bits) != 0 ||
296              new_state == X2APIC_ENABLE ||
297              (new_state == MSR_IA32_APICBASE_ENABLE &&
298               old_state == (MSR_IA32_APICBASE_ENABLE | X2APIC_ENABLE)) ||
299              (new_state == (MSR_IA32_APICBASE_ENABLE | X2APIC_ENABLE) &&
300               old_state == 0)))
301                 return 1;
302
303         kvm_lapic_set_base(vcpu, msr_info->data);
304         return 0;
305 }
306 EXPORT_SYMBOL_GPL(kvm_set_apic_base);
307
308 asmlinkage __visible void kvm_spurious_fault(void)
309 {
310         /* Fault while not rebooting.  We want the trace. */
311         BUG();
312 }
313 EXPORT_SYMBOL_GPL(kvm_spurious_fault);
314
315 #define EXCPT_BENIGN            0
316 #define EXCPT_CONTRIBUTORY      1
317 #define EXCPT_PF                2
318
319 static int exception_class(int vector)
320 {
321         switch (vector) {
322         case PF_VECTOR:
323                 return EXCPT_PF;
324         case DE_VECTOR:
325         case TS_VECTOR:
326         case NP_VECTOR:
327         case SS_VECTOR:
328         case GP_VECTOR:
329                 return EXCPT_CONTRIBUTORY;
330         default:
331                 break;
332         }
333         return EXCPT_BENIGN;
334 }
335
336 #define EXCPT_FAULT             0
337 #define EXCPT_TRAP              1
338 #define EXCPT_ABORT             2
339 #define EXCPT_INTERRUPT         3
340
341 static int exception_type(int vector)
342 {
343         unsigned int mask;
344
345         if (WARN_ON(vector > 31 || vector == NMI_VECTOR))
346                 return EXCPT_INTERRUPT;
347
348         mask = 1 << vector;
349
350         /* #DB is trap, as instruction watchpoints are handled elsewhere */
351         if (mask & ((1 << DB_VECTOR) | (1 << BP_VECTOR) | (1 << OF_VECTOR)))
352                 return EXCPT_TRAP;
353
354         if (mask & ((1 << DF_VECTOR) | (1 << MC_VECTOR)))
355                 return EXCPT_ABORT;
356
357         /* Reserved exceptions will result in fault */
358         return EXCPT_FAULT;
359 }
360
361 static void kvm_multiple_exception(struct kvm_vcpu *vcpu,
362                 unsigned nr, bool has_error, u32 error_code,
363                 bool reinject)
364 {
365         u32 prev_nr;
366         int class1, class2;
367
368         kvm_make_request(KVM_REQ_EVENT, vcpu);
369
370         if (!vcpu->arch.exception.pending) {
371         queue:
372                 if (has_error && !is_protmode(vcpu))
373                         has_error = false;
374                 vcpu->arch.exception.pending = true;
375                 vcpu->arch.exception.has_error_code = has_error;
376                 vcpu->arch.exception.nr = nr;
377                 vcpu->arch.exception.error_code = error_code;
378                 vcpu->arch.exception.reinject = reinject;
379                 return;
380         }
381
382         /* to check exception */
383         prev_nr = vcpu->arch.exception.nr;
384         if (prev_nr == DF_VECTOR) {
385                 /* triple fault -> shutdown */
386                 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
387                 return;
388         }
389         class1 = exception_class(prev_nr);
390         class2 = exception_class(nr);
391         if ((class1 == EXCPT_CONTRIBUTORY && class2 == EXCPT_CONTRIBUTORY)
392                 || (class1 == EXCPT_PF && class2 != EXCPT_BENIGN)) {
393                 /* generate double fault per SDM Table 5-5 */
394                 vcpu->arch.exception.pending = true;
395                 vcpu->arch.exception.has_error_code = true;
396                 vcpu->arch.exception.nr = DF_VECTOR;
397                 vcpu->arch.exception.error_code = 0;
398         } else
399                 /* replace previous exception with a new one in a hope
400                    that instruction re-execution will regenerate lost
401                    exception */
402                 goto queue;
403 }
404
405 void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr)
406 {
407         kvm_multiple_exception(vcpu, nr, false, 0, false);
408 }
409 EXPORT_SYMBOL_GPL(kvm_queue_exception);
410
411 void kvm_requeue_exception(struct kvm_vcpu *vcpu, unsigned nr)
412 {
413         kvm_multiple_exception(vcpu, nr, false, 0, true);
414 }
415 EXPORT_SYMBOL_GPL(kvm_requeue_exception);
416
417 void kvm_complete_insn_gp(struct kvm_vcpu *vcpu, int err)
418 {
419         if (err)
420                 kvm_inject_gp(vcpu, 0);
421         else
422                 kvm_x86_ops->skip_emulated_instruction(vcpu);
423 }
424 EXPORT_SYMBOL_GPL(kvm_complete_insn_gp);
425
426 void kvm_inject_page_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault)
427 {
428         ++vcpu->stat.pf_guest;
429         vcpu->arch.cr2 = fault->address;
430         kvm_queue_exception_e(vcpu, PF_VECTOR, fault->error_code);
431 }
432 EXPORT_SYMBOL_GPL(kvm_inject_page_fault);
433
434 static bool kvm_propagate_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault)
435 {
436         if (mmu_is_nested(vcpu) && !fault->nested_page_fault)
437                 vcpu->arch.nested_mmu.inject_page_fault(vcpu, fault);
438         else
439                 vcpu->arch.mmu.inject_page_fault(vcpu, fault);
440
441         return fault->nested_page_fault;
442 }
443
444 void kvm_inject_nmi(struct kvm_vcpu *vcpu)
445 {
446         atomic_inc(&vcpu->arch.nmi_queued);
447         kvm_make_request(KVM_REQ_NMI, vcpu);
448 }
449 EXPORT_SYMBOL_GPL(kvm_inject_nmi);
450
451 void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code)
452 {
453         kvm_multiple_exception(vcpu, nr, true, error_code, false);
454 }
455 EXPORT_SYMBOL_GPL(kvm_queue_exception_e);
456
457 void kvm_requeue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code)
458 {
459         kvm_multiple_exception(vcpu, nr, true, error_code, true);
460 }
461 EXPORT_SYMBOL_GPL(kvm_requeue_exception_e);
462
463 /*
464  * Checks if cpl <= required_cpl; if true, return true.  Otherwise queue
465  * a #GP and return false.
466  */
467 bool kvm_require_cpl(struct kvm_vcpu *vcpu, int required_cpl)
468 {
469         if (kvm_x86_ops->get_cpl(vcpu) <= required_cpl)
470                 return true;
471         kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
472         return false;
473 }
474 EXPORT_SYMBOL_GPL(kvm_require_cpl);
475
476 bool kvm_require_dr(struct kvm_vcpu *vcpu, int dr)
477 {
478         if ((dr != 4 && dr != 5) || !kvm_read_cr4_bits(vcpu, X86_CR4_DE))
479                 return true;
480
481         kvm_queue_exception(vcpu, UD_VECTOR);
482         return false;
483 }
484 EXPORT_SYMBOL_GPL(kvm_require_dr);
485
486 /*
487  * This function will be used to read from the physical memory of the currently
488  * running guest. The difference to kvm_vcpu_read_guest_page is that this function
489  * can read from guest physical or from the guest's guest physical memory.
490  */
491 int kvm_read_guest_page_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
492                             gfn_t ngfn, void *data, int offset, int len,
493                             u32 access)
494 {
495         struct x86_exception exception;
496         gfn_t real_gfn;
497         gpa_t ngpa;
498
499         ngpa     = gfn_to_gpa(ngfn);
500         real_gfn = mmu->translate_gpa(vcpu, ngpa, access, &exception);
501         if (real_gfn == UNMAPPED_GVA)
502                 return -EFAULT;
503
504         real_gfn = gpa_to_gfn(real_gfn);
505
506         return kvm_vcpu_read_guest_page(vcpu, real_gfn, data, offset, len);
507 }
508 EXPORT_SYMBOL_GPL(kvm_read_guest_page_mmu);
509
510 static int kvm_read_nested_guest_page(struct kvm_vcpu *vcpu, gfn_t gfn,
511                                void *data, int offset, int len, u32 access)
512 {
513         return kvm_read_guest_page_mmu(vcpu, vcpu->arch.walk_mmu, gfn,
514                                        data, offset, len, access);
515 }
516
517 /*
518  * Load the pae pdptrs.  Return true is they are all valid.
519  */
520 int load_pdptrs(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, unsigned long cr3)
521 {
522         gfn_t pdpt_gfn = cr3 >> PAGE_SHIFT;
523         unsigned offset = ((cr3 & (PAGE_SIZE-1)) >> 5) << 2;
524         int i;
525         int ret;
526         u64 pdpte[ARRAY_SIZE(mmu->pdptrs)];
527
528         ret = kvm_read_guest_page_mmu(vcpu, mmu, pdpt_gfn, pdpte,
529                                       offset * sizeof(u64), sizeof(pdpte),
530                                       PFERR_USER_MASK|PFERR_WRITE_MASK);
531         if (ret < 0) {
532                 ret = 0;
533                 goto out;
534         }
535         for (i = 0; i < ARRAY_SIZE(pdpte); ++i) {
536                 if (is_present_gpte(pdpte[i]) &&
537                     (pdpte[i] &
538                      vcpu->arch.mmu.guest_rsvd_check.rsvd_bits_mask[0][2])) {
539                         ret = 0;
540                         goto out;
541                 }
542         }
543         ret = 1;
544
545         memcpy(mmu->pdptrs, pdpte, sizeof(mmu->pdptrs));
546         __set_bit(VCPU_EXREG_PDPTR,
547                   (unsigned long *)&vcpu->arch.regs_avail);
548         __set_bit(VCPU_EXREG_PDPTR,
549                   (unsigned long *)&vcpu->arch.regs_dirty);
550 out:
551
552         return ret;
553 }
554 EXPORT_SYMBOL_GPL(load_pdptrs);
555
556 static bool pdptrs_changed(struct kvm_vcpu *vcpu)
557 {
558         u64 pdpte[ARRAY_SIZE(vcpu->arch.walk_mmu->pdptrs)];
559         bool changed = true;
560         int offset;
561         gfn_t gfn;
562         int r;
563
564         if (is_long_mode(vcpu) || !is_pae(vcpu))
565                 return false;
566
567         if (!test_bit(VCPU_EXREG_PDPTR,
568                       (unsigned long *)&vcpu->arch.regs_avail))
569                 return true;
570
571         gfn = (kvm_read_cr3(vcpu) & ~31u) >> PAGE_SHIFT;
572         offset = (kvm_read_cr3(vcpu) & ~31u) & (PAGE_SIZE - 1);
573         r = kvm_read_nested_guest_page(vcpu, gfn, pdpte, offset, sizeof(pdpte),
574                                        PFERR_USER_MASK | PFERR_WRITE_MASK);
575         if (r < 0)
576                 goto out;
577         changed = memcmp(pdpte, vcpu->arch.walk_mmu->pdptrs, sizeof(pdpte)) != 0;
578 out:
579
580         return changed;
581 }
582
583 int kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
584 {
585         unsigned long old_cr0 = kvm_read_cr0(vcpu);
586         unsigned long update_bits = X86_CR0_PG | X86_CR0_WP;
587
588         cr0 |= X86_CR0_ET;
589
590 #ifdef CONFIG_X86_64
591         if (cr0 & 0xffffffff00000000UL)
592                 return 1;
593 #endif
594
595         cr0 &= ~CR0_RESERVED_BITS;
596
597         if ((cr0 & X86_CR0_NW) && !(cr0 & X86_CR0_CD))
598                 return 1;
599
600         if ((cr0 & X86_CR0_PG) && !(cr0 & X86_CR0_PE))
601                 return 1;
602
603         if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
604 #ifdef CONFIG_X86_64
605                 if ((vcpu->arch.efer & EFER_LME)) {
606                         int cs_db, cs_l;
607
608                         if (!is_pae(vcpu))
609                                 return 1;
610                         kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
611                         if (cs_l)
612                                 return 1;
613                 } else
614 #endif
615                 if (is_pae(vcpu) && !load_pdptrs(vcpu, vcpu->arch.walk_mmu,
616                                                  kvm_read_cr3(vcpu)))
617                         return 1;
618         }
619
620         if (!(cr0 & X86_CR0_PG) && kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE))
621                 return 1;
622
623         kvm_x86_ops->set_cr0(vcpu, cr0);
624
625         if ((cr0 ^ old_cr0) & X86_CR0_PG) {
626                 kvm_clear_async_pf_completion_queue(vcpu);
627                 kvm_async_pf_hash_reset(vcpu);
628         }
629
630         if ((cr0 ^ old_cr0) & update_bits)
631                 kvm_mmu_reset_context(vcpu);
632
633         if (((cr0 ^ old_cr0) & X86_CR0_CD) &&
634             kvm_arch_has_noncoherent_dma(vcpu->kvm) &&
635             !kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
636                 kvm_zap_gfn_range(vcpu->kvm, 0, ~0ULL);
637
638         return 0;
639 }
640 EXPORT_SYMBOL_GPL(kvm_set_cr0);
641
642 void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw)
643 {
644         (void)kvm_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~0x0eul) | (msw & 0x0f));
645 }
646 EXPORT_SYMBOL_GPL(kvm_lmsw);
647
648 static void kvm_load_guest_xcr0(struct kvm_vcpu *vcpu)
649 {
650         if (kvm_read_cr4_bits(vcpu, X86_CR4_OSXSAVE) &&
651                         !vcpu->guest_xcr0_loaded) {
652                 /* kvm_set_xcr() also depends on this */
653                 xsetbv(XCR_XFEATURE_ENABLED_MASK, vcpu->arch.xcr0);
654                 vcpu->guest_xcr0_loaded = 1;
655         }
656 }
657
658 static void kvm_put_guest_xcr0(struct kvm_vcpu *vcpu)
659 {
660         if (vcpu->guest_xcr0_loaded) {
661                 if (vcpu->arch.xcr0 != host_xcr0)
662                         xsetbv(XCR_XFEATURE_ENABLED_MASK, host_xcr0);
663                 vcpu->guest_xcr0_loaded = 0;
664         }
665 }
666
667 static int __kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr)
668 {
669         u64 xcr0 = xcr;
670         u64 old_xcr0 = vcpu->arch.xcr0;
671         u64 valid_bits;
672
673         /* Only support XCR_XFEATURE_ENABLED_MASK(xcr0) now  */
674         if (index != XCR_XFEATURE_ENABLED_MASK)
675                 return 1;
676         if (!(xcr0 & XFEATURE_MASK_FP))
677                 return 1;
678         if ((xcr0 & XFEATURE_MASK_YMM) && !(xcr0 & XFEATURE_MASK_SSE))
679                 return 1;
680
681         /*
682          * Do not allow the guest to set bits that we do not support
683          * saving.  However, xcr0 bit 0 is always set, even if the
684          * emulated CPU does not support XSAVE (see fx_init).
685          */
686         valid_bits = vcpu->arch.guest_supported_xcr0 | XFEATURE_MASK_FP;
687         if (xcr0 & ~valid_bits)
688                 return 1;
689
690         if ((!(xcr0 & XFEATURE_MASK_BNDREGS)) !=
691             (!(xcr0 & XFEATURE_MASK_BNDCSR)))
692                 return 1;
693
694         if (xcr0 & XFEATURE_MASK_AVX512) {
695                 if (!(xcr0 & XFEATURE_MASK_YMM))
696                         return 1;
697                 if ((xcr0 & XFEATURE_MASK_AVX512) != XFEATURE_MASK_AVX512)
698                         return 1;
699         }
700         kvm_put_guest_xcr0(vcpu);
701         vcpu->arch.xcr0 = xcr0;
702
703         if ((xcr0 ^ old_xcr0) & XFEATURE_MASK_EXTEND)
704                 kvm_update_cpuid(vcpu);
705         return 0;
706 }
707
708 int kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr)
709 {
710         if (kvm_x86_ops->get_cpl(vcpu) != 0 ||
711             __kvm_set_xcr(vcpu, index, xcr)) {
712                 kvm_inject_gp(vcpu, 0);
713                 return 1;
714         }
715         return 0;
716 }
717 EXPORT_SYMBOL_GPL(kvm_set_xcr);
718
719 int kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
720 {
721         unsigned long old_cr4 = kvm_read_cr4(vcpu);
722         unsigned long pdptr_bits = X86_CR4_PGE | X86_CR4_PSE | X86_CR4_PAE |
723                                    X86_CR4_SMEP | X86_CR4_SMAP;
724
725         if (cr4 & CR4_RESERVED_BITS)
726                 return 1;
727
728         if (!guest_cpuid_has_xsave(vcpu) && (cr4 & X86_CR4_OSXSAVE))
729                 return 1;
730
731         if (!guest_cpuid_has_smep(vcpu) && (cr4 & X86_CR4_SMEP))
732                 return 1;
733
734         if (!guest_cpuid_has_smap(vcpu) && (cr4 & X86_CR4_SMAP))
735                 return 1;
736
737         if (!guest_cpuid_has_fsgsbase(vcpu) && (cr4 & X86_CR4_FSGSBASE))
738                 return 1;
739
740         if (is_long_mode(vcpu)) {
741                 if (!(cr4 & X86_CR4_PAE))
742                         return 1;
743         } else if (is_paging(vcpu) && (cr4 & X86_CR4_PAE)
744                    && ((cr4 ^ old_cr4) & pdptr_bits)
745                    && !load_pdptrs(vcpu, vcpu->arch.walk_mmu,
746                                    kvm_read_cr3(vcpu)))
747                 return 1;
748
749         if ((cr4 & X86_CR4_PCIDE) && !(old_cr4 & X86_CR4_PCIDE)) {
750                 if (!guest_cpuid_has_pcid(vcpu))
751                         return 1;
752
753                 /* PCID can not be enabled when cr3[11:0]!=000H or EFER.LMA=0 */
754                 if ((kvm_read_cr3(vcpu) & X86_CR3_PCID_MASK) || !is_long_mode(vcpu))
755                         return 1;
756         }
757
758         if (kvm_x86_ops->set_cr4(vcpu, cr4))
759                 return 1;
760
761         if (((cr4 ^ old_cr4) & pdptr_bits) ||
762             (!(cr4 & X86_CR4_PCIDE) && (old_cr4 & X86_CR4_PCIDE)))
763                 kvm_mmu_reset_context(vcpu);
764
765         if ((cr4 ^ old_cr4) & X86_CR4_OSXSAVE)
766                 kvm_update_cpuid(vcpu);
767
768         return 0;
769 }
770 EXPORT_SYMBOL_GPL(kvm_set_cr4);
771
772 int kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
773 {
774 #ifdef CONFIG_X86_64
775         cr3 &= ~CR3_PCID_INVD;
776 #endif
777
778         if (cr3 == kvm_read_cr3(vcpu) && !pdptrs_changed(vcpu)) {
779                 kvm_mmu_sync_roots(vcpu);
780                 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
781                 return 0;
782         }
783
784         if (is_long_mode(vcpu)) {
785                 if (cr3 & CR3_L_MODE_RESERVED_BITS)
786                         return 1;
787         } else if (is_pae(vcpu) && is_paging(vcpu) &&
788                    !load_pdptrs(vcpu, vcpu->arch.walk_mmu, cr3))
789                 return 1;
790
791         vcpu->arch.cr3 = cr3;
792         __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
793         kvm_mmu_new_cr3(vcpu);
794         return 0;
795 }
796 EXPORT_SYMBOL_GPL(kvm_set_cr3);
797
798 int kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8)
799 {
800         if (cr8 & CR8_RESERVED_BITS)
801                 return 1;
802         if (lapic_in_kernel(vcpu))
803                 kvm_lapic_set_tpr(vcpu, cr8);
804         else
805                 vcpu->arch.cr8 = cr8;
806         return 0;
807 }
808 EXPORT_SYMBOL_GPL(kvm_set_cr8);
809
810 unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu)
811 {
812         if (lapic_in_kernel(vcpu))
813                 return kvm_lapic_get_cr8(vcpu);
814         else
815                 return vcpu->arch.cr8;
816 }
817 EXPORT_SYMBOL_GPL(kvm_get_cr8);
818
819 static void kvm_update_dr0123(struct kvm_vcpu *vcpu)
820 {
821         int i;
822
823         if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)) {
824                 for (i = 0; i < KVM_NR_DB_REGS; i++)
825                         vcpu->arch.eff_db[i] = vcpu->arch.db[i];
826                 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_RELOAD;
827         }
828 }
829
830 static void kvm_update_dr6(struct kvm_vcpu *vcpu)
831 {
832         if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP))
833                 kvm_x86_ops->set_dr6(vcpu, vcpu->arch.dr6);
834 }
835
836 static void kvm_update_dr7(struct kvm_vcpu *vcpu)
837 {
838         unsigned long dr7;
839
840         if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)
841                 dr7 = vcpu->arch.guest_debug_dr7;
842         else
843                 dr7 = vcpu->arch.dr7;
844         kvm_x86_ops->set_dr7(vcpu, dr7);
845         vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_BP_ENABLED;
846         if (dr7 & DR7_BP_EN_MASK)
847                 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_BP_ENABLED;
848 }
849
850 static u64 kvm_dr6_fixed(struct kvm_vcpu *vcpu)
851 {
852         u64 fixed = DR6_FIXED_1;
853
854         if (!guest_cpuid_has_rtm(vcpu))
855                 fixed |= DR6_RTM;
856         return fixed;
857 }
858
859 static int __kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val)
860 {
861         switch (dr) {
862         case 0 ... 3:
863                 vcpu->arch.db[dr] = val;
864                 if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP))
865                         vcpu->arch.eff_db[dr] = val;
866                 break;
867         case 4:
868                 /* fall through */
869         case 6:
870                 if (val & 0xffffffff00000000ULL)
871                         return -1; /* #GP */
872                 vcpu->arch.dr6 = (val & DR6_VOLATILE) | kvm_dr6_fixed(vcpu);
873                 kvm_update_dr6(vcpu);
874                 break;
875         case 5:
876                 /* fall through */
877         default: /* 7 */
878                 if (val & 0xffffffff00000000ULL)
879                         return -1; /* #GP */
880                 vcpu->arch.dr7 = (val & DR7_VOLATILE) | DR7_FIXED_1;
881                 kvm_update_dr7(vcpu);
882                 break;
883         }
884
885         return 0;
886 }
887
888 int kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val)
889 {
890         if (__kvm_set_dr(vcpu, dr, val)) {
891                 kvm_inject_gp(vcpu, 0);
892                 return 1;
893         }
894         return 0;
895 }
896 EXPORT_SYMBOL_GPL(kvm_set_dr);
897
898 int kvm_get_dr(struct kvm_vcpu *vcpu, int dr, unsigned long *val)
899 {
900         switch (dr) {
901         case 0 ... 3:
902                 *val = vcpu->arch.db[dr];
903                 break;
904         case 4:
905                 /* fall through */
906         case 6:
907                 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)
908                         *val = vcpu->arch.dr6;
909                 else
910                         *val = kvm_x86_ops->get_dr6(vcpu);
911                 break;
912         case 5:
913                 /* fall through */
914         default: /* 7 */
915                 *val = vcpu->arch.dr7;
916                 break;
917         }
918         return 0;
919 }
920 EXPORT_SYMBOL_GPL(kvm_get_dr);
921
922 bool kvm_rdpmc(struct kvm_vcpu *vcpu)
923 {
924         u32 ecx = kvm_register_read(vcpu, VCPU_REGS_RCX);
925         u64 data;
926         int err;
927
928         err = kvm_pmu_rdpmc(vcpu, ecx, &data);
929         if (err)
930                 return err;
931         kvm_register_write(vcpu, VCPU_REGS_RAX, (u32)data);
932         kvm_register_write(vcpu, VCPU_REGS_RDX, data >> 32);
933         return err;
934 }
935 EXPORT_SYMBOL_GPL(kvm_rdpmc);
936
937 /*
938  * List of msr numbers which we expose to userspace through KVM_GET_MSRS
939  * and KVM_SET_MSRS, and KVM_GET_MSR_INDEX_LIST.
940  *
941  * This list is modified at module load time to reflect the
942  * capabilities of the host cpu. This capabilities test skips MSRs that are
943  * kvm-specific. Those are put in emulated_msrs; filtering of emulated_msrs
944  * may depend on host virtualization features rather than host cpu features.
945  */
946
947 static u32 msrs_to_save[] = {
948         MSR_IA32_SYSENTER_CS, MSR_IA32_SYSENTER_ESP, MSR_IA32_SYSENTER_EIP,
949         MSR_STAR,
950 #ifdef CONFIG_X86_64
951         MSR_CSTAR, MSR_KERNEL_GS_BASE, MSR_SYSCALL_MASK, MSR_LSTAR,
952 #endif
953         MSR_IA32_TSC, MSR_IA32_CR_PAT, MSR_VM_HSAVE_PA,
954         MSR_IA32_FEATURE_CONTROL, MSR_IA32_BNDCFGS
955 };
956
957 static unsigned num_msrs_to_save;
958
959 static u32 emulated_msrs[] = {
960         MSR_KVM_SYSTEM_TIME, MSR_KVM_WALL_CLOCK,
961         MSR_KVM_SYSTEM_TIME_NEW, MSR_KVM_WALL_CLOCK_NEW,
962         HV_X64_MSR_GUEST_OS_ID, HV_X64_MSR_HYPERCALL,
963         HV_X64_MSR_TIME_REF_COUNT, HV_X64_MSR_REFERENCE_TSC,
964         HV_X64_MSR_CRASH_P0, HV_X64_MSR_CRASH_P1, HV_X64_MSR_CRASH_P2,
965         HV_X64_MSR_CRASH_P3, HV_X64_MSR_CRASH_P4, HV_X64_MSR_CRASH_CTL,
966         HV_X64_MSR_RESET,
967         HV_X64_MSR_VP_INDEX,
968         HV_X64_MSR_VP_RUNTIME,
969         HV_X64_MSR_APIC_ASSIST_PAGE, MSR_KVM_ASYNC_PF_EN, MSR_KVM_STEAL_TIME,
970         MSR_KVM_PV_EOI_EN,
971
972         MSR_IA32_TSC_ADJUST,
973         MSR_IA32_TSCDEADLINE,
974         MSR_IA32_MISC_ENABLE,
975         MSR_IA32_MCG_STATUS,
976         MSR_IA32_MCG_CTL,
977         MSR_IA32_SMBASE,
978 };
979
980 static unsigned num_emulated_msrs;
981
982 bool kvm_valid_efer(struct kvm_vcpu *vcpu, u64 efer)
983 {
984         if (efer & efer_reserved_bits)
985                 return false;
986
987         if (efer & EFER_FFXSR) {
988                 struct kvm_cpuid_entry2 *feat;
989
990                 feat = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
991                 if (!feat || !(feat->edx & bit(X86_FEATURE_FXSR_OPT)))
992                         return false;
993         }
994
995         if (efer & EFER_SVME) {
996                 struct kvm_cpuid_entry2 *feat;
997
998                 feat = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
999                 if (!feat || !(feat->ecx & bit(X86_FEATURE_SVM)))
1000                         return false;
1001         }
1002
1003         return true;
1004 }
1005 EXPORT_SYMBOL_GPL(kvm_valid_efer);
1006
1007 static int set_efer(struct kvm_vcpu *vcpu, u64 efer)
1008 {
1009         u64 old_efer = vcpu->arch.efer;
1010
1011         if (!kvm_valid_efer(vcpu, efer))
1012                 return 1;
1013
1014         if (is_paging(vcpu)
1015             && (vcpu->arch.efer & EFER_LME) != (efer & EFER_LME))
1016                 return 1;
1017
1018         efer &= ~EFER_LMA;
1019         efer |= vcpu->arch.efer & EFER_LMA;
1020
1021         kvm_x86_ops->set_efer(vcpu, efer);
1022
1023         /* Update reserved bits */
1024         if ((efer ^ old_efer) & EFER_NX)
1025                 kvm_mmu_reset_context(vcpu);
1026
1027         return 0;
1028 }
1029
1030 void kvm_enable_efer_bits(u64 mask)
1031 {
1032        efer_reserved_bits &= ~mask;
1033 }
1034 EXPORT_SYMBOL_GPL(kvm_enable_efer_bits);
1035
1036 /*
1037  * Writes msr value into into the appropriate "register".
1038  * Returns 0 on success, non-0 otherwise.
1039  * Assumes vcpu_load() was already called.
1040  */
1041 int kvm_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr)
1042 {
1043         switch (msr->index) {
1044         case MSR_FS_BASE:
1045         case MSR_GS_BASE:
1046         case MSR_KERNEL_GS_BASE:
1047         case MSR_CSTAR:
1048         case MSR_LSTAR:
1049                 if (is_noncanonical_address(msr->data))
1050                         return 1;
1051                 break;
1052         case MSR_IA32_SYSENTER_EIP:
1053         case MSR_IA32_SYSENTER_ESP:
1054                 /*
1055                  * IA32_SYSENTER_ESP and IA32_SYSENTER_EIP cause #GP if
1056                  * non-canonical address is written on Intel but not on
1057                  * AMD (which ignores the top 32-bits, because it does
1058                  * not implement 64-bit SYSENTER).
1059                  *
1060                  * 64-bit code should hence be able to write a non-canonical
1061                  * value on AMD.  Making the address canonical ensures that
1062                  * vmentry does not fail on Intel after writing a non-canonical
1063                  * value, and that something deterministic happens if the guest
1064                  * invokes 64-bit SYSENTER.
1065                  */
1066                 msr->data = get_canonical(msr->data);
1067         }
1068         return kvm_x86_ops->set_msr(vcpu, msr);
1069 }
1070 EXPORT_SYMBOL_GPL(kvm_set_msr);
1071
1072 /*
1073  * Adapt set_msr() to msr_io()'s calling convention
1074  */
1075 static int do_get_msr(struct kvm_vcpu *vcpu, unsigned index, u64 *data)
1076 {
1077         struct msr_data msr;
1078         int r;
1079
1080         msr.index = index;
1081         msr.host_initiated = true;
1082         r = kvm_get_msr(vcpu, &msr);
1083         if (r)
1084                 return r;
1085
1086         *data = msr.data;
1087         return 0;
1088 }
1089
1090 static int do_set_msr(struct kvm_vcpu *vcpu, unsigned index, u64 *data)
1091 {
1092         struct msr_data msr;
1093
1094         msr.data = *data;
1095         msr.index = index;
1096         msr.host_initiated = true;
1097         return kvm_set_msr(vcpu, &msr);
1098 }
1099
1100 #ifdef CONFIG_X86_64
1101 struct pvclock_gtod_data {
1102         seqcount_t      seq;
1103
1104         struct { /* extract of a clocksource struct */
1105                 int vclock_mode;
1106                 cycle_t cycle_last;
1107                 cycle_t mask;
1108                 u32     mult;
1109                 u32     shift;
1110         } clock;
1111
1112         u64             boot_ns;
1113         u64             nsec_base;
1114 };
1115
1116 static struct pvclock_gtod_data pvclock_gtod_data;
1117
1118 static void update_pvclock_gtod(struct timekeeper *tk)
1119 {
1120         struct pvclock_gtod_data *vdata = &pvclock_gtod_data;
1121         u64 boot_ns;
1122
1123         boot_ns = ktime_to_ns(ktime_add(tk->tkr_mono.base, tk->offs_boot));
1124
1125         write_seqcount_begin(&vdata->seq);
1126
1127         /* copy pvclock gtod data */
1128         vdata->clock.vclock_mode        = tk->tkr_mono.clock->archdata.vclock_mode;
1129         vdata->clock.cycle_last         = tk->tkr_mono.cycle_last;
1130         vdata->clock.mask               = tk->tkr_mono.mask;
1131         vdata->clock.mult               = tk->tkr_mono.mult;
1132         vdata->clock.shift              = tk->tkr_mono.shift;
1133
1134         vdata->boot_ns                  = boot_ns;
1135         vdata->nsec_base                = tk->tkr_mono.xtime_nsec;
1136
1137         write_seqcount_end(&vdata->seq);
1138 }
1139 #endif
1140
1141 void kvm_set_pending_timer(struct kvm_vcpu *vcpu)
1142 {
1143         /*
1144          * Note: KVM_REQ_PENDING_TIMER is implicitly checked in
1145          * vcpu_enter_guest.  This function is only called from
1146          * the physical CPU that is running vcpu.
1147          */
1148         kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
1149 }
1150
1151 static void kvm_write_wall_clock(struct kvm *kvm, gpa_t wall_clock)
1152 {
1153         int version;
1154         int r;
1155         struct pvclock_wall_clock wc;
1156         struct timespec boot;
1157
1158         if (!wall_clock)
1159                 return;
1160
1161         r = kvm_read_guest(kvm, wall_clock, &version, sizeof(version));
1162         if (r)
1163                 return;
1164
1165         if (version & 1)
1166                 ++version;  /* first time write, random junk */
1167
1168         ++version;
1169
1170         kvm_write_guest(kvm, wall_clock, &version, sizeof(version));
1171
1172         /*
1173          * The guest calculates current wall clock time by adding
1174          * system time (updated by kvm_guest_time_update below) to the
1175          * wall clock specified here.  guest system time equals host
1176          * system time for us, thus we must fill in host boot time here.
1177          */
1178         getboottime(&boot);
1179
1180         if (kvm->arch.kvmclock_offset) {
1181                 struct timespec ts = ns_to_timespec(kvm->arch.kvmclock_offset);
1182                 boot = timespec_sub(boot, ts);
1183         }
1184         wc.sec = boot.tv_sec;
1185         wc.nsec = boot.tv_nsec;
1186         wc.version = version;
1187
1188         kvm_write_guest(kvm, wall_clock, &wc, sizeof(wc));
1189
1190         version++;
1191         kvm_write_guest(kvm, wall_clock, &version, sizeof(version));
1192 }
1193
1194 static uint32_t div_frac(uint32_t dividend, uint32_t divisor)
1195 {
1196         uint32_t quotient, remainder;
1197
1198         /* Don't try to replace with do_div(), this one calculates
1199          * "(dividend << 32) / divisor" */
1200         __asm__ ( "divl %4"
1201                   : "=a" (quotient), "=d" (remainder)
1202                   : "0" (0), "1" (dividend), "r" (divisor) );
1203         return quotient;
1204 }
1205
1206 static void kvm_get_time_scale(uint32_t scaled_khz, uint32_t base_khz,
1207                                s8 *pshift, u32 *pmultiplier)
1208 {
1209         uint64_t scaled64;
1210         int32_t  shift = 0;
1211         uint64_t tps64;
1212         uint32_t tps32;
1213
1214         tps64 = base_khz * 1000LL;
1215         scaled64 = scaled_khz * 1000LL;
1216         while (tps64 > scaled64*2 || tps64 & 0xffffffff00000000ULL) {
1217                 tps64 >>= 1;
1218                 shift--;
1219         }
1220
1221         tps32 = (uint32_t)tps64;
1222         while (tps32 <= scaled64 || scaled64 & 0xffffffff00000000ULL) {
1223                 if (scaled64 & 0xffffffff00000000ULL || tps32 & 0x80000000)
1224                         scaled64 >>= 1;
1225                 else
1226                         tps32 <<= 1;
1227                 shift++;
1228         }
1229
1230         *pshift = shift;
1231         *pmultiplier = div_frac(scaled64, tps32);
1232
1233         pr_debug("%s: base_khz %u => %u, shift %d, mul %u\n",
1234                  __func__, base_khz, scaled_khz, shift, *pmultiplier);
1235 }
1236
1237 #ifdef CONFIG_X86_64
1238 static atomic_t kvm_guest_has_master_clock = ATOMIC_INIT(0);
1239 #endif
1240
1241 static DEFINE_PER_CPU(unsigned long, cpu_tsc_khz);
1242 static unsigned long max_tsc_khz;
1243
1244 static inline u64 nsec_to_cycles(struct kvm_vcpu *vcpu, u64 nsec)
1245 {
1246         return pvclock_scale_delta(nsec, vcpu->arch.virtual_tsc_mult,
1247                                    vcpu->arch.virtual_tsc_shift);
1248 }
1249
1250 static u32 adjust_tsc_khz(u32 khz, s32 ppm)
1251 {
1252         u64 v = (u64)khz * (1000000 + ppm);
1253         do_div(v, 1000000);
1254         return v;
1255 }
1256
1257 static int set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale)
1258 {
1259         u64 ratio;
1260
1261         /* Guest TSC same frequency as host TSC? */
1262         if (!scale) {
1263                 vcpu->arch.tsc_scaling_ratio = kvm_default_tsc_scaling_ratio;
1264                 return 0;
1265         }
1266
1267         /* TSC scaling supported? */
1268         if (!kvm_has_tsc_control) {
1269                 if (user_tsc_khz > tsc_khz) {
1270                         vcpu->arch.tsc_catchup = 1;
1271                         vcpu->arch.tsc_always_catchup = 1;
1272                         return 0;
1273                 } else {
1274                         WARN(1, "user requested TSC rate below hardware speed\n");
1275                         return -1;
1276                 }
1277         }
1278
1279         /* TSC scaling required  - calculate ratio */
1280         ratio = mul_u64_u32_div(1ULL << kvm_tsc_scaling_ratio_frac_bits,
1281                                 user_tsc_khz, tsc_khz);
1282
1283         if (ratio == 0 || ratio >= kvm_max_tsc_scaling_ratio) {
1284                 WARN_ONCE(1, "Invalid TSC scaling ratio - virtual-tsc-khz=%u\n",
1285                           user_tsc_khz);
1286                 return -1;
1287         }
1288
1289         vcpu->arch.tsc_scaling_ratio = ratio;
1290         return 0;
1291 }
1292
1293 static int kvm_set_tsc_khz(struct kvm_vcpu *vcpu, u32 this_tsc_khz)
1294 {
1295         u32 thresh_lo, thresh_hi;
1296         int use_scaling = 0;
1297
1298         /* tsc_khz can be zero if TSC calibration fails */
1299         if (this_tsc_khz == 0) {
1300                 /* set tsc_scaling_ratio to a safe value */
1301                 vcpu->arch.tsc_scaling_ratio = kvm_default_tsc_scaling_ratio;
1302                 return -1;
1303         }
1304
1305         /* Compute a scale to convert nanoseconds in TSC cycles */
1306         kvm_get_time_scale(this_tsc_khz, NSEC_PER_SEC / 1000,
1307                            &vcpu->arch.virtual_tsc_shift,
1308                            &vcpu->arch.virtual_tsc_mult);
1309         vcpu->arch.virtual_tsc_khz = this_tsc_khz;
1310
1311         /*
1312          * Compute the variation in TSC rate which is acceptable
1313          * within the range of tolerance and decide if the
1314          * rate being applied is within that bounds of the hardware
1315          * rate.  If so, no scaling or compensation need be done.
1316          */
1317         thresh_lo = adjust_tsc_khz(tsc_khz, -tsc_tolerance_ppm);
1318         thresh_hi = adjust_tsc_khz(tsc_khz, tsc_tolerance_ppm);
1319         if (this_tsc_khz < thresh_lo || this_tsc_khz > thresh_hi) {
1320                 pr_debug("kvm: requested TSC rate %u falls outside tolerance [%u,%u]\n", this_tsc_khz, thresh_lo, thresh_hi);
1321                 use_scaling = 1;
1322         }
1323         return set_tsc_khz(vcpu, this_tsc_khz, use_scaling);
1324 }
1325
1326 static u64 compute_guest_tsc(struct kvm_vcpu *vcpu, s64 kernel_ns)
1327 {
1328         u64 tsc = pvclock_scale_delta(kernel_ns-vcpu->arch.this_tsc_nsec,
1329                                       vcpu->arch.virtual_tsc_mult,
1330                                       vcpu->arch.virtual_tsc_shift);
1331         tsc += vcpu->arch.this_tsc_write;
1332         return tsc;
1333 }
1334
1335 static void kvm_track_tsc_matching(struct kvm_vcpu *vcpu)
1336 {
1337 #ifdef CONFIG_X86_64
1338         bool vcpus_matched;
1339         struct kvm_arch *ka = &vcpu->kvm->arch;
1340         struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
1341
1342         vcpus_matched = (ka->nr_vcpus_matched_tsc + 1 ==
1343                          atomic_read(&vcpu->kvm->online_vcpus));
1344
1345         /*
1346          * Once the masterclock is enabled, always perform request in
1347          * order to update it.
1348          *
1349          * In order to enable masterclock, the host clocksource must be TSC
1350          * and the vcpus need to have matched TSCs.  When that happens,
1351          * perform request to enable masterclock.
1352          */
1353         if (ka->use_master_clock ||
1354             (gtod->clock.vclock_mode == VCLOCK_TSC && vcpus_matched))
1355                 kvm_make_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu);
1356
1357         trace_kvm_track_tsc(vcpu->vcpu_id, ka->nr_vcpus_matched_tsc,
1358                             atomic_read(&vcpu->kvm->online_vcpus),
1359                             ka->use_master_clock, gtod->clock.vclock_mode);
1360 #endif
1361 }
1362
1363 static void update_ia32_tsc_adjust_msr(struct kvm_vcpu *vcpu, s64 offset)
1364 {
1365         u64 curr_offset = kvm_x86_ops->read_tsc_offset(vcpu);
1366         vcpu->arch.ia32_tsc_adjust_msr += offset - curr_offset;
1367 }
1368
1369 /*
1370  * Multiply tsc by a fixed point number represented by ratio.
1371  *
1372  * The most significant 64-N bits (mult) of ratio represent the
1373  * integral part of the fixed point number; the remaining N bits
1374  * (frac) represent the fractional part, ie. ratio represents a fixed
1375  * point number (mult + frac * 2^(-N)).
1376  *
1377  * N equals to kvm_tsc_scaling_ratio_frac_bits.
1378  */
1379 static inline u64 __scale_tsc(u64 ratio, u64 tsc)
1380 {
1381         return mul_u64_u64_shr(tsc, ratio, kvm_tsc_scaling_ratio_frac_bits);
1382 }
1383
1384 u64 kvm_scale_tsc(struct kvm_vcpu *vcpu, u64 tsc)
1385 {
1386         u64 _tsc = tsc;
1387         u64 ratio = vcpu->arch.tsc_scaling_ratio;
1388
1389         if (ratio != kvm_default_tsc_scaling_ratio)
1390                 _tsc = __scale_tsc(ratio, tsc);
1391
1392         return _tsc;
1393 }
1394 EXPORT_SYMBOL_GPL(kvm_scale_tsc);
1395
1396 static u64 kvm_compute_tsc_offset(struct kvm_vcpu *vcpu, u64 target_tsc)
1397 {
1398         u64 tsc;
1399
1400         tsc = kvm_scale_tsc(vcpu, rdtsc());
1401
1402         return target_tsc - tsc;
1403 }
1404
1405 u64 kvm_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc)
1406 {
1407         return kvm_x86_ops->read_l1_tsc(vcpu, kvm_scale_tsc(vcpu, host_tsc));
1408 }
1409 EXPORT_SYMBOL_GPL(kvm_read_l1_tsc);
1410
1411 void kvm_write_tsc(struct kvm_vcpu *vcpu, struct msr_data *msr)
1412 {
1413         struct kvm *kvm = vcpu->kvm;
1414         u64 offset, ns, elapsed;
1415         unsigned long flags;
1416         s64 usdiff;
1417         bool matched;
1418         bool already_matched;
1419         u64 data = msr->data;
1420
1421         raw_spin_lock_irqsave(&kvm->arch.tsc_write_lock, flags);
1422         offset = kvm_compute_tsc_offset(vcpu, data);
1423         ns = get_kernel_ns();
1424         elapsed = ns - kvm->arch.last_tsc_nsec;
1425
1426         if (vcpu->arch.virtual_tsc_khz) {
1427                 int faulted = 0;
1428
1429                 /* n.b - signed multiplication and division required */
1430                 usdiff = data - kvm->arch.last_tsc_write;
1431 #ifdef CONFIG_X86_64
1432                 usdiff = (usdiff * 1000) / vcpu->arch.virtual_tsc_khz;
1433 #else
1434                 /* do_div() only does unsigned */
1435                 asm("1: idivl %[divisor]\n"
1436                     "2: xor %%edx, %%edx\n"
1437                     "   movl $0, %[faulted]\n"
1438                     "3:\n"
1439                     ".section .fixup,\"ax\"\n"
1440                     "4: movl $1, %[faulted]\n"
1441                     "   jmp  3b\n"
1442                     ".previous\n"
1443
1444                 _ASM_EXTABLE(1b, 4b)
1445
1446                 : "=A"(usdiff), [faulted] "=r" (faulted)
1447                 : "A"(usdiff * 1000), [divisor] "rm"(vcpu->arch.virtual_tsc_khz));
1448
1449 #endif
1450                 do_div(elapsed, 1000);
1451                 usdiff -= elapsed;
1452                 if (usdiff < 0)
1453                         usdiff = -usdiff;
1454
1455                 /* idivl overflow => difference is larger than USEC_PER_SEC */
1456                 if (faulted)
1457                         usdiff = USEC_PER_SEC;
1458         } else
1459                 usdiff = USEC_PER_SEC; /* disable TSC match window below */
1460
1461         /*
1462          * Special case: TSC write with a small delta (1 second) of virtual
1463          * cycle time against real time is interpreted as an attempt to
1464          * synchronize the CPU.
1465          *
1466          * For a reliable TSC, we can match TSC offsets, and for an unstable
1467          * TSC, we add elapsed time in this computation.  We could let the
1468          * compensation code attempt to catch up if we fall behind, but
1469          * it's better to try to match offsets from the beginning.
1470          */
1471         if (usdiff < USEC_PER_SEC &&
1472             vcpu->arch.virtual_tsc_khz == kvm->arch.last_tsc_khz) {
1473                 if (!check_tsc_unstable()) {
1474                         offset = kvm->arch.cur_tsc_offset;
1475                         pr_debug("kvm: matched tsc offset for %llu\n", data);
1476                 } else {
1477                         u64 delta = nsec_to_cycles(vcpu, elapsed);
1478                         data += delta;
1479                         offset = kvm_compute_tsc_offset(vcpu, data);
1480                         pr_debug("kvm: adjusted tsc offset by %llu\n", delta);
1481                 }
1482                 matched = true;
1483                 already_matched = (vcpu->arch.this_tsc_generation == kvm->arch.cur_tsc_generation);
1484         } else {
1485                 /*
1486                  * We split periods of matched TSC writes into generations.
1487                  * For each generation, we track the original measured
1488                  * nanosecond time, offset, and write, so if TSCs are in
1489                  * sync, we can match exact offset, and if not, we can match
1490                  * exact software computation in compute_guest_tsc()
1491                  *
1492                  * These values are tracked in kvm->arch.cur_xxx variables.
1493                  */
1494                 kvm->arch.cur_tsc_generation++;
1495                 kvm->arch.cur_tsc_nsec = ns;
1496                 kvm->arch.cur_tsc_write = data;
1497                 kvm->arch.cur_tsc_offset = offset;
1498                 matched = false;
1499                 pr_debug("kvm: new tsc generation %llu, clock %llu\n",
1500                          kvm->arch.cur_tsc_generation, data);
1501         }
1502
1503         /*
1504          * We also track th most recent recorded KHZ, write and time to
1505          * allow the matching interval to be extended at each write.
1506          */
1507         kvm->arch.last_tsc_nsec = ns;
1508         kvm->arch.last_tsc_write = data;
1509         kvm->arch.last_tsc_khz = vcpu->arch.virtual_tsc_khz;
1510
1511         vcpu->arch.last_guest_tsc = data;
1512
1513         /* Keep track of which generation this VCPU has synchronized to */
1514         vcpu->arch.this_tsc_generation = kvm->arch.cur_tsc_generation;
1515         vcpu->arch.this_tsc_nsec = kvm->arch.cur_tsc_nsec;
1516         vcpu->arch.this_tsc_write = kvm->arch.cur_tsc_write;
1517
1518         if (guest_cpuid_has_tsc_adjust(vcpu) && !msr->host_initiated)
1519                 update_ia32_tsc_adjust_msr(vcpu, offset);
1520         kvm_x86_ops->write_tsc_offset(vcpu, offset);
1521         raw_spin_unlock_irqrestore(&kvm->arch.tsc_write_lock, flags);
1522
1523         spin_lock(&kvm->arch.pvclock_gtod_sync_lock);
1524         if (!matched) {
1525                 kvm->arch.nr_vcpus_matched_tsc = 0;
1526         } else if (!already_matched) {
1527                 kvm->arch.nr_vcpus_matched_tsc++;
1528         }
1529
1530         kvm_track_tsc_matching(vcpu);
1531         spin_unlock(&kvm->arch.pvclock_gtod_sync_lock);
1532 }
1533
1534 EXPORT_SYMBOL_GPL(kvm_write_tsc);
1535
1536 static inline void adjust_tsc_offset_guest(struct kvm_vcpu *vcpu,
1537                                            s64 adjustment)
1538 {
1539         kvm_x86_ops->adjust_tsc_offset_guest(vcpu, adjustment);
1540 }
1541
1542 static inline void adjust_tsc_offset_host(struct kvm_vcpu *vcpu, s64 adjustment)
1543 {
1544         if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio)
1545                 WARN_ON(adjustment < 0);
1546         adjustment = kvm_scale_tsc(vcpu, (u64) adjustment);
1547         kvm_x86_ops->adjust_tsc_offset_guest(vcpu, adjustment);
1548 }
1549
1550 #ifdef CONFIG_X86_64
1551
1552 static cycle_t read_tsc(void)
1553 {
1554         cycle_t ret = (cycle_t)rdtsc_ordered();
1555         u64 last = pvclock_gtod_data.clock.cycle_last;
1556
1557         if (likely(ret >= last))
1558                 return ret;
1559
1560         /*
1561          * GCC likes to generate cmov here, but this branch is extremely
1562          * predictable (it's just a funciton of time and the likely is
1563          * very likely) and there's a data dependence, so force GCC
1564          * to generate a branch instead.  I don't barrier() because
1565          * we don't actually need a barrier, and if this function
1566          * ever gets inlined it will generate worse code.
1567          */
1568         asm volatile ("");
1569         return last;
1570 }
1571
1572 static inline u64 vgettsc(cycle_t *cycle_now)
1573 {
1574         long v;
1575         struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
1576
1577         *cycle_now = read_tsc();
1578
1579         v = (*cycle_now - gtod->clock.cycle_last) & gtod->clock.mask;
1580         return v * gtod->clock.mult;
1581 }
1582
1583 static int do_monotonic_boot(s64 *t, cycle_t *cycle_now)
1584 {
1585         struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
1586         unsigned long seq;
1587         int mode;
1588         u64 ns;
1589
1590         do {
1591                 seq = read_seqcount_begin(&gtod->seq);
1592                 mode = gtod->clock.vclock_mode;
1593                 ns = gtod->nsec_base;
1594                 ns += vgettsc(cycle_now);
1595                 ns >>= gtod->clock.shift;
1596                 ns += gtod->boot_ns;
1597         } while (unlikely(read_seqcount_retry(&gtod->seq, seq)));
1598         *t = ns;
1599
1600         return mode;
1601 }
1602
1603 /* returns true if host is using tsc clocksource */
1604 static bool kvm_get_time_and_clockread(s64 *kernel_ns, cycle_t *cycle_now)
1605 {
1606         /* checked again under seqlock below */
1607         if (pvclock_gtod_data.clock.vclock_mode != VCLOCK_TSC)
1608                 return false;
1609
1610         return do_monotonic_boot(kernel_ns, cycle_now) == VCLOCK_TSC;
1611 }
1612 #endif
1613
1614 /*
1615  *
1616  * Assuming a stable TSC across physical CPUS, and a stable TSC
1617  * across virtual CPUs, the following condition is possible.
1618  * Each numbered line represents an event visible to both
1619  * CPUs at the next numbered event.
1620  *
1621  * "timespecX" represents host monotonic time. "tscX" represents
1622  * RDTSC value.
1623  *
1624  *              VCPU0 on CPU0           |       VCPU1 on CPU1
1625  *
1626  * 1.  read timespec0,tsc0
1627  * 2.                                   | timespec1 = timespec0 + N
1628  *                                      | tsc1 = tsc0 + M
1629  * 3. transition to guest               | transition to guest
1630  * 4. ret0 = timespec0 + (rdtsc - tsc0) |
1631  * 5.                                   | ret1 = timespec1 + (rdtsc - tsc1)
1632  *                                      | ret1 = timespec0 + N + (rdtsc - (tsc0 + M))
1633  *
1634  * Since ret0 update is visible to VCPU1 at time 5, to obey monotonicity:
1635  *
1636  *      - ret0 < ret1
1637  *      - timespec0 + (rdtsc - tsc0) < timespec0 + N + (rdtsc - (tsc0 + M))
1638  *              ...
1639  *      - 0 < N - M => M < N
1640  *
1641  * That is, when timespec0 != timespec1, M < N. Unfortunately that is not
1642  * always the case (the difference between two distinct xtime instances
1643  * might be smaller then the difference between corresponding TSC reads,
1644  * when updating guest vcpus pvclock areas).
1645  *
1646  * To avoid that problem, do not allow visibility of distinct
1647  * system_timestamp/tsc_timestamp values simultaneously: use a master
1648  * copy of host monotonic time values. Update that master copy
1649  * in lockstep.
1650  *
1651  * Rely on synchronization of host TSCs and guest TSCs for monotonicity.
1652  *
1653  */
1654
1655 static void pvclock_update_vm_gtod_copy(struct kvm *kvm)
1656 {
1657 #ifdef CONFIG_X86_64
1658         struct kvm_arch *ka = &kvm->arch;
1659         int vclock_mode;
1660         bool host_tsc_clocksource, vcpus_matched;
1661
1662         vcpus_matched = (ka->nr_vcpus_matched_tsc + 1 ==
1663                         atomic_read(&kvm->online_vcpus));
1664
1665         /*
1666          * If the host uses TSC clock, then passthrough TSC as stable
1667          * to the guest.
1668          */
1669         host_tsc_clocksource = kvm_get_time_and_clockread(
1670                                         &ka->master_kernel_ns,
1671                                         &ka->master_cycle_now);
1672
1673         ka->use_master_clock = host_tsc_clocksource && vcpus_matched
1674                                 && !backwards_tsc_observed
1675                                 && !ka->boot_vcpu_runs_old_kvmclock;
1676
1677         if (ka->use_master_clock)
1678                 atomic_set(&kvm_guest_has_master_clock, 1);
1679
1680         vclock_mode = pvclock_gtod_data.clock.vclock_mode;
1681         trace_kvm_update_master_clock(ka->use_master_clock, vclock_mode,
1682                                         vcpus_matched);
1683 #endif
1684 }
1685
1686 static void kvm_gen_update_masterclock(struct kvm *kvm)
1687 {
1688 #ifdef CONFIG_X86_64
1689         int i;
1690         struct kvm_vcpu *vcpu;
1691         struct kvm_arch *ka = &kvm->arch;
1692
1693         spin_lock(&ka->pvclock_gtod_sync_lock);
1694         kvm_make_mclock_inprogress_request(kvm);
1695         /* no guest entries from this point */
1696         pvclock_update_vm_gtod_copy(kvm);
1697
1698         kvm_for_each_vcpu(i, vcpu, kvm)
1699                 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
1700
1701         /* guest entries allowed */
1702         kvm_for_each_vcpu(i, vcpu, kvm)
1703                 clear_bit(KVM_REQ_MCLOCK_INPROGRESS, &vcpu->requests);
1704
1705         spin_unlock(&ka->pvclock_gtod_sync_lock);
1706 #endif
1707 }
1708
1709 static int kvm_guest_time_update(struct kvm_vcpu *v)
1710 {
1711         unsigned long flags, this_tsc_khz, tgt_tsc_khz;
1712         struct kvm_vcpu_arch *vcpu = &v->arch;
1713         struct kvm_arch *ka = &v->kvm->arch;
1714         s64 kernel_ns;
1715         u64 tsc_timestamp, host_tsc;
1716         struct pvclock_vcpu_time_info guest_hv_clock;
1717         u8 pvclock_flags;
1718         bool use_master_clock;
1719
1720         kernel_ns = 0;
1721         host_tsc = 0;
1722
1723         /*
1724          * If the host uses TSC clock, then passthrough TSC as stable
1725          * to the guest.
1726          */
1727         spin_lock(&ka->pvclock_gtod_sync_lock);
1728         use_master_clock = ka->use_master_clock;
1729         if (use_master_clock) {
1730                 host_tsc = ka->master_cycle_now;
1731                 kernel_ns = ka->master_kernel_ns;
1732         }
1733         spin_unlock(&ka->pvclock_gtod_sync_lock);
1734
1735         /* Keep irq disabled to prevent changes to the clock */
1736         local_irq_save(flags);
1737         this_tsc_khz = __this_cpu_read(cpu_tsc_khz);
1738         if (unlikely(this_tsc_khz == 0)) {
1739                 local_irq_restore(flags);
1740                 kvm_make_request(KVM_REQ_CLOCK_UPDATE, v);
1741                 return 1;
1742         }
1743         if (!use_master_clock) {
1744                 host_tsc = rdtsc();
1745                 kernel_ns = get_kernel_ns();
1746         }
1747
1748         tsc_timestamp = kvm_read_l1_tsc(v, host_tsc);
1749
1750         /*
1751          * We may have to catch up the TSC to match elapsed wall clock
1752          * time for two reasons, even if kvmclock is used.
1753          *   1) CPU could have been running below the maximum TSC rate
1754          *   2) Broken TSC compensation resets the base at each VCPU
1755          *      entry to avoid unknown leaps of TSC even when running
1756          *      again on the same CPU.  This may cause apparent elapsed
1757          *      time to disappear, and the guest to stand still or run
1758          *      very slowly.
1759          */
1760         if (vcpu->tsc_catchup) {
1761                 u64 tsc = compute_guest_tsc(v, kernel_ns);
1762                 if (tsc > tsc_timestamp) {
1763                         adjust_tsc_offset_guest(v, tsc - tsc_timestamp);
1764                         tsc_timestamp = tsc;
1765                 }
1766         }
1767
1768         local_irq_restore(flags);
1769
1770         if (!vcpu->pv_time_enabled)
1771                 return 0;
1772
1773         if (unlikely(vcpu->hw_tsc_khz != this_tsc_khz)) {
1774                 tgt_tsc_khz = kvm_has_tsc_control ?
1775                         vcpu->virtual_tsc_khz : this_tsc_khz;
1776                 kvm_get_time_scale(NSEC_PER_SEC / 1000, tgt_tsc_khz,
1777                                    &vcpu->hv_clock.tsc_shift,
1778                                    &vcpu->hv_clock.tsc_to_system_mul);
1779                 vcpu->hw_tsc_khz = this_tsc_khz;
1780         }
1781
1782         /* With all the info we got, fill in the values */
1783         vcpu->hv_clock.tsc_timestamp = tsc_timestamp;
1784         vcpu->hv_clock.system_time = kernel_ns + v->kvm->arch.kvmclock_offset;
1785         vcpu->last_guest_tsc = tsc_timestamp;
1786
1787         if (unlikely(kvm_read_guest_cached(v->kvm, &vcpu->pv_time,
1788                 &guest_hv_clock, sizeof(guest_hv_clock))))
1789                 return 0;
1790
1791         /* This VCPU is paused, but it's legal for a guest to read another
1792          * VCPU's kvmclock, so we really have to follow the specification where
1793          * it says that version is odd if data is being modified, and even after
1794          * it is consistent.
1795          *
1796          * Version field updates must be kept separate.  This is because
1797          * kvm_write_guest_cached might use a "rep movs" instruction, and
1798          * writes within a string instruction are weakly ordered.  So there
1799          * are three writes overall.
1800          *
1801          * As a small optimization, only write the version field in the first
1802          * and third write.  The vcpu->pv_time cache is still valid, because the
1803          * version field is the first in the struct.
1804          */
1805         BUILD_BUG_ON(offsetof(struct pvclock_vcpu_time_info, version) != 0);
1806
1807         vcpu->hv_clock.version = guest_hv_clock.version + 1;
1808         kvm_write_guest_cached(v->kvm, &vcpu->pv_time,
1809                                 &vcpu->hv_clock,
1810                                 sizeof(vcpu->hv_clock.version));
1811
1812         smp_wmb();
1813
1814         /* retain PVCLOCK_GUEST_STOPPED if set in guest copy */
1815         pvclock_flags = (guest_hv_clock.flags & PVCLOCK_GUEST_STOPPED);
1816
1817         if (vcpu->pvclock_set_guest_stopped_request) {
1818                 pvclock_flags |= PVCLOCK_GUEST_STOPPED;
1819                 vcpu->pvclock_set_guest_stopped_request = false;
1820         }
1821
1822         /* If the host uses TSC clocksource, then it is stable */
1823         if (use_master_clock)
1824                 pvclock_flags |= PVCLOCK_TSC_STABLE_BIT;
1825
1826         vcpu->hv_clock.flags = pvclock_flags;
1827
1828         trace_kvm_pvclock_update(v->vcpu_id, &vcpu->hv_clock);
1829
1830         kvm_write_guest_cached(v->kvm, &vcpu->pv_time,
1831                                 &vcpu->hv_clock,
1832                                 sizeof(vcpu->hv_clock));
1833
1834         smp_wmb();
1835
1836         vcpu->hv_clock.version++;
1837         kvm_write_guest_cached(v->kvm, &vcpu->pv_time,
1838                                 &vcpu->hv_clock,
1839                                 sizeof(vcpu->hv_clock.version));
1840         return 0;
1841 }
1842
1843 /*
1844  * kvmclock updates which are isolated to a given vcpu, such as
1845  * vcpu->cpu migration, should not allow system_timestamp from
1846  * the rest of the vcpus to remain static. Otherwise ntp frequency
1847  * correction applies to one vcpu's system_timestamp but not
1848  * the others.
1849  *
1850  * So in those cases, request a kvmclock update for all vcpus.
1851  * We need to rate-limit these requests though, as they can
1852  * considerably slow guests that have a large number of vcpus.
1853  * The time for a remote vcpu to update its kvmclock is bound
1854  * by the delay we use to rate-limit the updates.
1855  */
1856
1857 #define KVMCLOCK_UPDATE_DELAY msecs_to_jiffies(100)
1858
1859 static void kvmclock_update_fn(struct work_struct *work)
1860 {
1861         int i;
1862         struct delayed_work *dwork = to_delayed_work(work);
1863         struct kvm_arch *ka = container_of(dwork, struct kvm_arch,
1864                                            kvmclock_update_work);
1865         struct kvm *kvm = container_of(ka, struct kvm, arch);
1866         struct kvm_vcpu *vcpu;
1867
1868         kvm_for_each_vcpu(i, vcpu, kvm) {
1869                 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
1870                 kvm_vcpu_kick(vcpu);
1871         }
1872 }
1873
1874 static void kvm_gen_kvmclock_update(struct kvm_vcpu *v)
1875 {
1876         struct kvm *kvm = v->kvm;
1877
1878         kvm_make_request(KVM_REQ_CLOCK_UPDATE, v);
1879         schedule_delayed_work(&kvm->arch.kvmclock_update_work,
1880                                         KVMCLOCK_UPDATE_DELAY);
1881 }
1882
1883 #define KVMCLOCK_SYNC_PERIOD (300 * HZ)
1884
1885 static void kvmclock_sync_fn(struct work_struct *work)
1886 {
1887         struct delayed_work *dwork = to_delayed_work(work);
1888         struct kvm_arch *ka = container_of(dwork, struct kvm_arch,
1889                                            kvmclock_sync_work);
1890         struct kvm *kvm = container_of(ka, struct kvm, arch);
1891
1892         if (!kvmclock_periodic_sync)
1893                 return;
1894
1895         schedule_delayed_work(&kvm->arch.kvmclock_update_work, 0);
1896         schedule_delayed_work(&kvm->arch.kvmclock_sync_work,
1897                                         KVMCLOCK_SYNC_PERIOD);
1898 }
1899
1900 static int set_msr_mce(struct kvm_vcpu *vcpu, u32 msr, u64 data)
1901 {
1902         u64 mcg_cap = vcpu->arch.mcg_cap;
1903         unsigned bank_num = mcg_cap & 0xff;
1904
1905         switch (msr) {
1906         case MSR_IA32_MCG_STATUS:
1907                 vcpu->arch.mcg_status = data;
1908                 break;
1909         case MSR_IA32_MCG_CTL:
1910                 if (!(mcg_cap & MCG_CTL_P))
1911                         return 1;
1912                 if (data != 0 && data != ~(u64)0)
1913                         return -1;
1914                 vcpu->arch.mcg_ctl = data;
1915                 break;
1916         default:
1917                 if (msr >= MSR_IA32_MC0_CTL &&
1918                     msr < MSR_IA32_MCx_CTL(bank_num)) {
1919                         u32 offset = msr - MSR_IA32_MC0_CTL;
1920                         /* only 0 or all 1s can be written to IA32_MCi_CTL
1921                          * some Linux kernels though clear bit 10 in bank 4 to
1922                          * workaround a BIOS/GART TBL issue on AMD K8s, ignore
1923                          * this to avoid an uncatched #GP in the guest
1924                          */
1925                         if ((offset & 0x3) == 0 &&
1926                             data != 0 && (data | (1 << 10)) != ~(u64)0)
1927                                 return -1;
1928                         vcpu->arch.mce_banks[offset] = data;
1929                         break;
1930                 }
1931                 return 1;
1932         }
1933         return 0;
1934 }
1935
1936 static int xen_hvm_config(struct kvm_vcpu *vcpu, u64 data)
1937 {
1938         struct kvm *kvm = vcpu->kvm;
1939         int lm = is_long_mode(vcpu);
1940         u8 *blob_addr = lm ? (u8 *)(long)kvm->arch.xen_hvm_config.blob_addr_64
1941                 : (u8 *)(long)kvm->arch.xen_hvm_config.blob_addr_32;
1942         u8 blob_size = lm ? kvm->arch.xen_hvm_config.blob_size_64
1943                 : kvm->arch.xen_hvm_config.blob_size_32;
1944         u32 page_num = data & ~PAGE_MASK;
1945         u64 page_addr = data & PAGE_MASK;
1946         u8 *page;
1947         int r;
1948
1949         r = -E2BIG;
1950         if (page_num >= blob_size)
1951                 goto out;
1952         r = -ENOMEM;
1953         page = memdup_user(blob_addr + (page_num * PAGE_SIZE), PAGE_SIZE);
1954         if (IS_ERR(page)) {
1955                 r = PTR_ERR(page);
1956                 goto out;
1957         }
1958         if (kvm_vcpu_write_guest(vcpu, page_addr, page, PAGE_SIZE))
1959                 goto out_free;
1960         r = 0;
1961 out_free:
1962         kfree(page);
1963 out:
1964         return r;
1965 }
1966
1967 static int kvm_pv_enable_async_pf(struct kvm_vcpu *vcpu, u64 data)
1968 {
1969         gpa_t gpa = data & ~0x3f;
1970
1971         /* Bits 2:5 are reserved, Should be zero */
1972         if (data & 0x3c)
1973                 return 1;
1974
1975         vcpu->arch.apf.msr_val = data;
1976
1977         if (!(data & KVM_ASYNC_PF_ENABLED)) {
1978                 kvm_clear_async_pf_completion_queue(vcpu);
1979                 kvm_async_pf_hash_reset(vcpu);
1980                 return 0;
1981         }
1982
1983         if (kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.apf.data, gpa,
1984                                         sizeof(u32)))
1985                 return 1;
1986
1987         vcpu->arch.apf.send_user_only = !(data & KVM_ASYNC_PF_SEND_ALWAYS);
1988         kvm_async_pf_wakeup_all(vcpu);
1989         return 0;
1990 }
1991
1992 static void kvmclock_reset(struct kvm_vcpu *vcpu)
1993 {
1994         vcpu->arch.pv_time_enabled = false;
1995 }
1996
1997 static void accumulate_steal_time(struct kvm_vcpu *vcpu)
1998 {
1999         u64 delta;
2000
2001         if (!(vcpu->arch.st.msr_val & KVM_MSR_ENABLED))
2002                 return;
2003
2004         delta = current->sched_info.run_delay - vcpu->arch.st.last_steal;
2005         vcpu->arch.st.last_steal = current->sched_info.run_delay;
2006         vcpu->arch.st.accum_steal = delta;
2007 }
2008
2009 static void record_steal_time(struct kvm_vcpu *vcpu)
2010 {
2011         accumulate_steal_time(vcpu);
2012
2013         if (!(vcpu->arch.st.msr_val & KVM_MSR_ENABLED))
2014                 return;
2015
2016         if (unlikely(kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.st.stime,
2017                 &vcpu->arch.st.steal, sizeof(struct kvm_steal_time))))
2018                 return;
2019
2020         vcpu->arch.st.steal.steal += vcpu->arch.st.accum_steal;
2021         vcpu->arch.st.steal.version += 2;
2022         vcpu->arch.st.accum_steal = 0;
2023
2024         kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.st.stime,
2025                 &vcpu->arch.st.steal, sizeof(struct kvm_steal_time));
2026 }
2027
2028 int kvm_set_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
2029 {
2030         bool pr = false;
2031         u32 msr = msr_info->index;
2032         u64 data = msr_info->data;
2033
2034         switch (msr) {
2035         case MSR_AMD64_NB_CFG:
2036         case MSR_IA32_UCODE_REV:
2037         case MSR_IA32_UCODE_WRITE:
2038         case MSR_VM_HSAVE_PA:
2039         case MSR_AMD64_PATCH_LOADER:
2040         case MSR_AMD64_BU_CFG2:
2041                 break;
2042
2043         case MSR_EFER:
2044                 return set_efer(vcpu, data);
2045         case MSR_K7_HWCR:
2046                 data &= ~(u64)0x40;     /* ignore flush filter disable */
2047                 data &= ~(u64)0x100;    /* ignore ignne emulation enable */
2048                 data &= ~(u64)0x8;      /* ignore TLB cache disable */
2049                 data &= ~(u64)0x40000;  /* ignore Mc status write enable */
2050                 if (data != 0) {
2051                         vcpu_unimpl(vcpu, "unimplemented HWCR wrmsr: 0x%llx\n",
2052                                     data);
2053                         return 1;
2054                 }
2055                 break;
2056         case MSR_FAM10H_MMIO_CONF_BASE:
2057                 if (data != 0) {
2058                         vcpu_unimpl(vcpu, "unimplemented MMIO_CONF_BASE wrmsr: "
2059                                     "0x%llx\n", data);
2060                         return 1;
2061                 }
2062                 break;
2063         case MSR_IA32_DEBUGCTLMSR:
2064                 if (!data) {
2065                         /* We support the non-activated case already */
2066                         break;
2067                 } else if (data & ~(DEBUGCTLMSR_LBR | DEBUGCTLMSR_BTF)) {
2068                         /* Values other than LBR and BTF are vendor-specific,
2069                            thus reserved and should throw a #GP */
2070                         return 1;
2071                 }
2072                 vcpu_unimpl(vcpu, "%s: MSR_IA32_DEBUGCTLMSR 0x%llx, nop\n",
2073                             __func__, data);
2074                 break;
2075         case 0x200 ... 0x2ff:
2076                 return kvm_mtrr_set_msr(vcpu, msr, data);
2077         case MSR_IA32_APICBASE:
2078                 return kvm_set_apic_base(vcpu, msr_info);
2079         case APIC_BASE_MSR ... APIC_BASE_MSR + 0x3ff:
2080                 return kvm_x2apic_msr_write(vcpu, msr, data);
2081         case MSR_IA32_TSCDEADLINE:
2082                 kvm_set_lapic_tscdeadline_msr(vcpu, data);
2083                 break;
2084         case MSR_IA32_TSC_ADJUST:
2085                 if (guest_cpuid_has_tsc_adjust(vcpu)) {
2086                         if (!msr_info->host_initiated) {
2087                                 s64 adj = data - vcpu->arch.ia32_tsc_adjust_msr;
2088                                 adjust_tsc_offset_guest(vcpu, adj);
2089                         }
2090                         vcpu->arch.ia32_tsc_adjust_msr = data;
2091                 }
2092                 break;
2093         case MSR_IA32_MISC_ENABLE:
2094                 vcpu->arch.ia32_misc_enable_msr = data;
2095                 break;
2096         case MSR_IA32_SMBASE:
2097                 if (!msr_info->host_initiated)
2098                         return 1;
2099                 vcpu->arch.smbase = data;
2100                 break;
2101         case MSR_KVM_WALL_CLOCK_NEW:
2102         case MSR_KVM_WALL_CLOCK:
2103                 vcpu->kvm->arch.wall_clock = data;
2104                 kvm_write_wall_clock(vcpu->kvm, data);
2105                 break;
2106         case MSR_KVM_SYSTEM_TIME_NEW:
2107         case MSR_KVM_SYSTEM_TIME: {
2108                 u64 gpa_offset;
2109                 struct kvm_arch *ka = &vcpu->kvm->arch;
2110
2111                 kvmclock_reset(vcpu);
2112
2113                 if (vcpu->vcpu_id == 0 && !msr_info->host_initiated) {
2114                         bool tmp = (msr == MSR_KVM_SYSTEM_TIME);
2115
2116                         if (ka->boot_vcpu_runs_old_kvmclock != tmp)
2117                                 set_bit(KVM_REQ_MASTERCLOCK_UPDATE,
2118                                         &vcpu->requests);
2119
2120                         ka->boot_vcpu_runs_old_kvmclock = tmp;
2121                 }
2122
2123                 vcpu->arch.time = data;
2124                 kvm_make_request(KVM_REQ_GLOBAL_CLOCK_UPDATE, vcpu);
2125
2126                 /* we verify if the enable bit is set... */
2127                 if (!(data & 1))
2128                         break;
2129
2130                 gpa_offset = data & ~(PAGE_MASK | 1);
2131
2132                 if (kvm_gfn_to_hva_cache_init(vcpu->kvm,
2133                      &vcpu->arch.pv_time, data & ~1ULL,
2134                      sizeof(struct pvclock_vcpu_time_info)))
2135                         vcpu->arch.pv_time_enabled = false;
2136                 else
2137                         vcpu->arch.pv_time_enabled = true;
2138
2139                 break;
2140         }
2141         case MSR_KVM_ASYNC_PF_EN:
2142                 if (kvm_pv_enable_async_pf(vcpu, data))
2143                         return 1;
2144                 break;
2145         case MSR_KVM_STEAL_TIME:
2146
2147                 if (unlikely(!sched_info_on()))
2148                         return 1;
2149
2150                 if (data & KVM_STEAL_RESERVED_MASK)
2151                         return 1;
2152
2153                 if (kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.st.stime,
2154                                                 data & KVM_STEAL_VALID_BITS,
2155                                                 sizeof(struct kvm_steal_time)))
2156                         return 1;
2157
2158                 vcpu->arch.st.msr_val = data;
2159
2160                 if (!(data & KVM_MSR_ENABLED))
2161                         break;
2162
2163                 kvm_make_request(KVM_REQ_STEAL_UPDATE, vcpu);
2164
2165                 break;
2166         case MSR_KVM_PV_EOI_EN:
2167                 if (kvm_lapic_enable_pv_eoi(vcpu, data))
2168                         return 1;
2169                 break;
2170
2171         case MSR_IA32_MCG_CTL:
2172         case MSR_IA32_MCG_STATUS:
2173         case MSR_IA32_MC0_CTL ... MSR_IA32_MCx_CTL(KVM_MAX_MCE_BANKS) - 1:
2174                 return set_msr_mce(vcpu, msr, data);
2175
2176         case MSR_K7_PERFCTR0 ... MSR_K7_PERFCTR3:
2177         case MSR_P6_PERFCTR0 ... MSR_P6_PERFCTR1:
2178                 pr = true; /* fall through */
2179         case MSR_K7_EVNTSEL0 ... MSR_K7_EVNTSEL3:
2180         case MSR_P6_EVNTSEL0 ... MSR_P6_EVNTSEL1:
2181                 if (kvm_pmu_is_valid_msr(vcpu, msr))
2182                         return kvm_pmu_set_msr(vcpu, msr_info);
2183
2184                 if (pr || data != 0)
2185                         vcpu_unimpl(vcpu, "disabled perfctr wrmsr: "
2186                                     "0x%x data 0x%llx\n", msr, data);
2187                 break;
2188         case MSR_K7_CLK_CTL:
2189                 /*
2190                  * Ignore all writes to this no longer documented MSR.
2191                  * Writes are only relevant for old K7 processors,
2192                  * all pre-dating SVM, but a recommended workaround from
2193                  * AMD for these chips. It is possible to specify the
2194                  * affected processor models on the command line, hence
2195                  * the need to ignore the workaround.
2196                  */
2197                 break;
2198         case HV_X64_MSR_GUEST_OS_ID ... HV_X64_MSR_SINT15:
2199         case HV_X64_MSR_CRASH_P0 ... HV_X64_MSR_CRASH_P4:
2200         case HV_X64_MSR_CRASH_CTL:
2201                 return kvm_hv_set_msr_common(vcpu, msr, data,
2202                                              msr_info->host_initiated);
2203         case MSR_IA32_BBL_CR_CTL3:
2204                 /* Drop writes to this legacy MSR -- see rdmsr
2205                  * counterpart for further detail.
2206                  */
2207                 vcpu_unimpl(vcpu, "ignored wrmsr: 0x%x data %llx\n", msr, data);
2208                 break;
2209         case MSR_AMD64_OSVW_ID_LENGTH:
2210                 if (!guest_cpuid_has_osvw(vcpu))
2211                         return 1;
2212                 vcpu->arch.osvw.length = data;
2213                 break;
2214         case MSR_AMD64_OSVW_STATUS:
2215                 if (!guest_cpuid_has_osvw(vcpu))
2216                         return 1;
2217                 vcpu->arch.osvw.status = data;
2218                 break;
2219         default:
2220                 if (msr && (msr == vcpu->kvm->arch.xen_hvm_config.msr))
2221                         return xen_hvm_config(vcpu, data);
2222                 if (kvm_pmu_is_valid_msr(vcpu, msr))
2223                         return kvm_pmu_set_msr(vcpu, msr_info);
2224                 if (!ignore_msrs) {
2225                         vcpu_unimpl(vcpu, "unhandled wrmsr: 0x%x data %llx\n",
2226                                     msr, data);
2227                         return 1;
2228                 } else {
2229                         vcpu_unimpl(vcpu, "ignored wrmsr: 0x%x data %llx\n",
2230                                     msr, data);
2231                         break;
2232                 }
2233         }
2234         return 0;
2235 }
2236 EXPORT_SYMBOL_GPL(kvm_set_msr_common);
2237
2238
2239 /*
2240  * Reads an msr value (of 'msr_index') into 'pdata'.
2241  * Returns 0 on success, non-0 otherwise.
2242  * Assumes vcpu_load() was already called.
2243  */
2244 int kvm_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr)
2245 {
2246         return kvm_x86_ops->get_msr(vcpu, msr);
2247 }
2248 EXPORT_SYMBOL_GPL(kvm_get_msr);
2249
2250 static int get_msr_mce(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
2251 {
2252         u64 data;
2253         u64 mcg_cap = vcpu->arch.mcg_cap;
2254         unsigned bank_num = mcg_cap & 0xff;
2255
2256         switch (msr) {
2257         case MSR_IA32_P5_MC_ADDR:
2258         case MSR_IA32_P5_MC_TYPE:
2259                 data = 0;
2260                 break;
2261         case MSR_IA32_MCG_CAP:
2262                 data = vcpu->arch.mcg_cap;
2263                 break;
2264         case MSR_IA32_MCG_CTL:
2265                 if (!(mcg_cap & MCG_CTL_P))
2266                         return 1;
2267                 data = vcpu->arch.mcg_ctl;
2268                 break;
2269         case MSR_IA32_MCG_STATUS:
2270                 data = vcpu->arch.mcg_status;
2271                 break;
2272         default:
2273                 if (msr >= MSR_IA32_MC0_CTL &&
2274                     msr < MSR_IA32_MCx_CTL(bank_num)) {
2275                         u32 offset = msr - MSR_IA32_MC0_CTL;
2276                         data = vcpu->arch.mce_banks[offset];
2277                         break;
2278                 }
2279                 return 1;
2280         }
2281         *pdata = data;
2282         return 0;
2283 }
2284
2285 int kvm_get_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
2286 {
2287         switch (msr_info->index) {
2288         case MSR_IA32_PLATFORM_ID:
2289         case MSR_IA32_EBL_CR_POWERON:
2290         case MSR_IA32_DEBUGCTLMSR:
2291         case MSR_IA32_LASTBRANCHFROMIP:
2292         case MSR_IA32_LASTBRANCHTOIP:
2293         case MSR_IA32_LASTINTFROMIP:
2294         case MSR_IA32_LASTINTTOIP:
2295         case MSR_K8_SYSCFG:
2296         case MSR_K8_TSEG_ADDR:
2297         case MSR_K8_TSEG_MASK:
2298         case MSR_K7_HWCR:
2299         case MSR_VM_HSAVE_PA:
2300         case MSR_K8_INT_PENDING_MSG:
2301         case MSR_AMD64_NB_CFG:
2302         case MSR_FAM10H_MMIO_CONF_BASE:
2303         case MSR_AMD64_BU_CFG2:
2304                 msr_info->data = 0;
2305                 break;
2306         case MSR_K7_EVNTSEL0 ... MSR_K7_EVNTSEL3:
2307         case MSR_K7_PERFCTR0 ... MSR_K7_PERFCTR3:
2308         case MSR_P6_PERFCTR0 ... MSR_P6_PERFCTR1:
2309         case MSR_P6_EVNTSEL0 ... MSR_P6_EVNTSEL1:
2310                 if (kvm_pmu_is_valid_msr(vcpu, msr_info->index))
2311                         return kvm_pmu_get_msr(vcpu, msr_info->index, &msr_info->data);
2312                 msr_info->data = 0;
2313                 break;
2314         case MSR_IA32_UCODE_REV:
2315                 msr_info->data = 0x100000000ULL;
2316                 break;
2317         case MSR_MTRRcap:
2318         case 0x200 ... 0x2ff:
2319                 return kvm_mtrr_get_msr(vcpu, msr_info->index, &msr_info->data);
2320         case 0xcd: /* fsb frequency */
2321                 msr_info->data = 3;
2322                 break;
2323                 /*
2324                  * MSR_EBC_FREQUENCY_ID
2325                  * Conservative value valid for even the basic CPU models.
2326                  * Models 0,1: 000 in bits 23:21 indicating a bus speed of
2327                  * 100MHz, model 2 000 in bits 18:16 indicating 100MHz,
2328                  * and 266MHz for model 3, or 4. Set Core Clock
2329                  * Frequency to System Bus Frequency Ratio to 1 (bits
2330                  * 31:24) even though these are only valid for CPU
2331                  * models > 2, however guests may end up dividing or
2332                  * multiplying by zero otherwise.
2333                  */
2334         case MSR_EBC_FREQUENCY_ID:
2335                 msr_info->data = 1 << 24;
2336                 break;
2337         case MSR_IA32_APICBASE:
2338                 msr_info->data = kvm_get_apic_base(vcpu);
2339                 break;
2340         case APIC_BASE_MSR ... APIC_BASE_MSR + 0x3ff:
2341                 return kvm_x2apic_msr_read(vcpu, msr_info->index, &msr_info->data);
2342                 break;
2343         case MSR_IA32_TSCDEADLINE:
2344                 msr_info->data = kvm_get_lapic_tscdeadline_msr(vcpu);
2345                 break;
2346         case MSR_IA32_TSC_ADJUST:
2347                 msr_info->data = (u64)vcpu->arch.ia32_tsc_adjust_msr;
2348                 break;
2349         case MSR_IA32_MISC_ENABLE:
2350                 msr_info->data = vcpu->arch.ia32_misc_enable_msr;
2351                 break;
2352         case MSR_IA32_SMBASE:
2353                 if (!msr_info->host_initiated)
2354                         return 1;
2355                 msr_info->data = vcpu->arch.smbase;
2356                 break;
2357         case MSR_IA32_PERF_STATUS:
2358                 /* TSC increment by tick */
2359                 msr_info->data = 1000ULL;
2360                 /* CPU multiplier */
2361                 msr_info->data |= (((uint64_t)4ULL) << 40);
2362                 break;
2363         case MSR_EFER:
2364                 msr_info->data = vcpu->arch.efer;
2365                 break;
2366         case MSR_KVM_WALL_CLOCK:
2367         case MSR_KVM_WALL_CLOCK_NEW:
2368                 msr_info->data = vcpu->kvm->arch.wall_clock;
2369                 break;
2370         case MSR_KVM_SYSTEM_TIME:
2371         case MSR_KVM_SYSTEM_TIME_NEW:
2372                 msr_info->data = vcpu->arch.time;
2373                 break;
2374         case MSR_KVM_ASYNC_PF_EN:
2375                 msr_info->data = vcpu->arch.apf.msr_val;
2376                 break;
2377         case MSR_KVM_STEAL_TIME:
2378                 msr_info->data = vcpu->arch.st.msr_val;
2379                 break;
2380         case MSR_KVM_PV_EOI_EN:
2381                 msr_info->data = vcpu->arch.pv_eoi.msr_val;
2382                 break;
2383         case MSR_IA32_P5_MC_ADDR:
2384         case MSR_IA32_P5_MC_TYPE:
2385         case MSR_IA32_MCG_CAP:
2386         case MSR_IA32_MCG_CTL:
2387         case MSR_IA32_MCG_STATUS:
2388         case MSR_IA32_MC0_CTL ... MSR_IA32_MCx_CTL(KVM_MAX_MCE_BANKS) - 1:
2389                 return get_msr_mce(vcpu, msr_info->index, &msr_info->data);
2390         case MSR_K7_CLK_CTL:
2391                 /*
2392                  * Provide expected ramp-up count for K7. All other
2393                  * are set to zero, indicating minimum divisors for
2394                  * every field.
2395                  *
2396                  * This prevents guest kernels on AMD host with CPU
2397                  * type 6, model 8 and higher from exploding due to
2398                  * the rdmsr failing.
2399                  */
2400                 msr_info->data = 0x20000000;
2401                 break;
2402         case HV_X64_MSR_GUEST_OS_ID ... HV_X64_MSR_SINT15:
2403         case HV_X64_MSR_CRASH_P0 ... HV_X64_MSR_CRASH_P4:
2404         case HV_X64_MSR_CRASH_CTL:
2405                 return kvm_hv_get_msr_common(vcpu,
2406                                              msr_info->index, &msr_info->data);
2407                 break;
2408         case MSR_IA32_BBL_CR_CTL3:
2409                 /* This legacy MSR exists but isn't fully documented in current
2410                  * silicon.  It is however accessed by winxp in very narrow
2411                  * scenarios where it sets bit #19, itself documented as
2412                  * a "reserved" bit.  Best effort attempt to source coherent
2413                  * read data here should the balance of the register be
2414                  * interpreted by the guest:
2415                  *
2416                  * L2 cache control register 3: 64GB range, 256KB size,
2417                  * enabled, latency 0x1, configured
2418                  */
2419                 msr_info->data = 0xbe702111;
2420                 break;
2421         case MSR_AMD64_OSVW_ID_LENGTH:
2422                 if (!guest_cpuid_has_osvw(vcpu))
2423                         return 1;
2424                 msr_info->data = vcpu->arch.osvw.length;
2425                 break;
2426         case MSR_AMD64_OSVW_STATUS:
2427                 if (!guest_cpuid_has_osvw(vcpu))
2428                         return 1;
2429                 msr_info->data = vcpu->arch.osvw.status;
2430                 break;
2431         default:
2432                 if (kvm_pmu_is_valid_msr(vcpu, msr_info->index))
2433                         return kvm_pmu_get_msr(vcpu, msr_info->index, &msr_info->data);
2434                 if (!ignore_msrs) {
2435                         vcpu_unimpl(vcpu, "unhandled rdmsr: 0x%x\n", msr_info->index);
2436                         return 1;
2437                 } else {
2438                         vcpu_unimpl(vcpu, "ignored rdmsr: 0x%x\n", msr_info->index);
2439                         msr_info->data = 0;
2440                 }
2441                 break;
2442         }
2443         return 0;
2444 }
2445 EXPORT_SYMBOL_GPL(kvm_get_msr_common);
2446
2447 /*
2448  * Read or write a bunch of msrs. All parameters are kernel addresses.
2449  *
2450  * @return number of msrs set successfully.
2451  */
2452 static int __msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs *msrs,
2453                     struct kvm_msr_entry *entries,
2454                     int (*do_msr)(struct kvm_vcpu *vcpu,
2455                                   unsigned index, u64 *data))
2456 {
2457         int i, idx;
2458
2459         idx = srcu_read_lock(&vcpu->kvm->srcu);
2460         for (i = 0; i < msrs->nmsrs; ++i)
2461                 if (do_msr(vcpu, entries[i].index, &entries[i].data))
2462                         break;
2463         srcu_read_unlock(&vcpu->kvm->srcu, idx);
2464
2465         return i;
2466 }
2467
2468 /*
2469  * Read or write a bunch of msrs. Parameters are user addresses.
2470  *
2471  * @return number of msrs set successfully.
2472  */
2473 static int msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs __user *user_msrs,
2474                   int (*do_msr)(struct kvm_vcpu *vcpu,
2475                                 unsigned index, u64 *data),
2476                   int writeback)
2477 {
2478         struct kvm_msrs msrs;
2479         struct kvm_msr_entry *entries;
2480         int r, n;
2481         unsigned size;
2482
2483         r = -EFAULT;
2484         if (copy_from_user(&msrs, user_msrs, sizeof msrs))
2485                 goto out;
2486
2487         r = -E2BIG;
2488         if (msrs.nmsrs >= MAX_IO_MSRS)
2489                 goto out;
2490
2491         size = sizeof(struct kvm_msr_entry) * msrs.nmsrs;
2492         entries = memdup_user(user_msrs->entries, size);
2493         if (IS_ERR(entries)) {
2494                 r = PTR_ERR(entries);
2495                 goto out;
2496         }
2497
2498         r = n = __msr_io(vcpu, &msrs, entries, do_msr);
2499         if (r < 0)
2500                 goto out_free;
2501
2502         r = -EFAULT;
2503         if (writeback && copy_to_user(user_msrs->entries, entries, size))
2504                 goto out_free;
2505
2506         r = n;
2507
2508 out_free:
2509         kfree(entries);
2510 out:
2511         return r;
2512 }
2513
2514 int kvm_vm_ioctl_check_extension(struct kvm *kvm, long ext)
2515 {
2516         int r;
2517
2518         switch (ext) {
2519         case KVM_CAP_IRQCHIP:
2520         case KVM_CAP_HLT:
2521         case KVM_CAP_MMU_SHADOW_CACHE_CONTROL:
2522         case KVM_CAP_SET_TSS_ADDR:
2523         case KVM_CAP_EXT_CPUID:
2524         case KVM_CAP_EXT_EMUL_CPUID:
2525         case KVM_CAP_CLOCKSOURCE:
2526         case KVM_CAP_PIT:
2527         case KVM_CAP_NOP_IO_DELAY:
2528         case KVM_CAP_MP_STATE:
2529         case KVM_CAP_SYNC_MMU:
2530         case KVM_CAP_USER_NMI:
2531         case KVM_CAP_REINJECT_CONTROL:
2532         case KVM_CAP_IRQ_INJECT_STATUS:
2533         case KVM_CAP_IOEVENTFD:
2534         case KVM_CAP_IOEVENTFD_NO_LENGTH:
2535         case KVM_CAP_PIT2:
2536         case KVM_CAP_PIT_STATE2:
2537         case KVM_CAP_SET_IDENTITY_MAP_ADDR:
2538         case KVM_CAP_XEN_HVM:
2539         case KVM_CAP_ADJUST_CLOCK:
2540         case KVM_CAP_VCPU_EVENTS:
2541         case KVM_CAP_HYPERV:
2542         case KVM_CAP_HYPERV_VAPIC:
2543         case KVM_CAP_HYPERV_SPIN:
2544         case KVM_CAP_PCI_SEGMENT:
2545         case KVM_CAP_DEBUGREGS:
2546         case KVM_CAP_X86_ROBUST_SINGLESTEP:
2547         case KVM_CAP_XSAVE:
2548         case KVM_CAP_ASYNC_PF:
2549         case KVM_CAP_GET_TSC_KHZ:
2550         case KVM_CAP_KVMCLOCK_CTRL:
2551         case KVM_CAP_READONLY_MEM:
2552         case KVM_CAP_HYPERV_TIME:
2553         case KVM_CAP_IOAPIC_POLARITY_IGNORED:
2554         case KVM_CAP_TSC_DEADLINE_TIMER:
2555         case KVM_CAP_ENABLE_CAP_VM:
2556         case KVM_CAP_DISABLE_QUIRKS:
2557         case KVM_CAP_SET_BOOT_CPU_ID:
2558         case KVM_CAP_SPLIT_IRQCHIP:
2559 #ifdef CONFIG_KVM_DEVICE_ASSIGNMENT
2560         case KVM_CAP_ASSIGN_DEV_IRQ:
2561         case KVM_CAP_PCI_2_3:
2562 #endif
2563                 r = 1;
2564                 break;
2565         case KVM_CAP_X86_SMM:
2566                 /* SMBASE is usually relocated above 1M on modern chipsets,
2567                  * and SMM handlers might indeed rely on 4G segment limits,
2568                  * so do not report SMM to be available if real mode is
2569                  * emulated via vm86 mode.  Still, do not go to great lengths
2570                  * to avoid userspace's usage of the feature, because it is a
2571                  * fringe case that is not enabled except via specific settings
2572                  * of the module parameters.
2573                  */
2574                 r = kvm_x86_ops->cpu_has_high_real_mode_segbase();
2575                 break;
2576         case KVM_CAP_COALESCED_MMIO:
2577                 r = KVM_COALESCED_MMIO_PAGE_OFFSET;
2578                 break;
2579         case KVM_CAP_VAPIC:
2580                 r = !kvm_x86_ops->cpu_has_accelerated_tpr();
2581                 break;
2582         case KVM_CAP_NR_VCPUS:
2583                 r = KVM_SOFT_MAX_VCPUS;
2584                 break;
2585         case KVM_CAP_MAX_VCPUS:
2586                 r = KVM_MAX_VCPUS;
2587                 break;
2588         case KVM_CAP_NR_MEMSLOTS:
2589                 r = KVM_USER_MEM_SLOTS;
2590                 break;
2591         case KVM_CAP_PV_MMU:    /* obsolete */
2592                 r = 0;
2593                 break;
2594 #ifdef CONFIG_KVM_DEVICE_ASSIGNMENT
2595         case KVM_CAP_IOMMU:
2596                 r = iommu_present(&pci_bus_type);
2597                 break;
2598 #endif
2599         case KVM_CAP_MCE:
2600                 r = KVM_MAX_MCE_BANKS;
2601                 break;
2602         case KVM_CAP_XCRS:
2603                 r = cpu_has_xsave;
2604                 break;
2605         case KVM_CAP_TSC_CONTROL:
2606                 r = kvm_has_tsc_control;
2607                 break;
2608         default:
2609                 r = 0;
2610                 break;
2611         }
2612         return r;
2613
2614 }
2615
2616 long kvm_arch_dev_ioctl(struct file *filp,
2617                         unsigned int ioctl, unsigned long arg)
2618 {
2619         void __user *argp = (void __user *)arg;
2620         long r;
2621
2622         switch (ioctl) {
2623         case KVM_GET_MSR_INDEX_LIST: {
2624                 struct kvm_msr_list __user *user_msr_list = argp;
2625                 struct kvm_msr_list msr_list;
2626                 unsigned n;
2627
2628                 r = -EFAULT;
2629                 if (copy_from_user(&msr_list, user_msr_list, sizeof msr_list))
2630                         goto out;
2631                 n = msr_list.nmsrs;
2632                 msr_list.nmsrs = num_msrs_to_save + num_emulated_msrs;
2633                 if (copy_to_user(user_msr_list, &msr_list, sizeof msr_list))
2634                         goto out;
2635                 r = -E2BIG;
2636                 if (n < msr_list.nmsrs)
2637                         goto out;
2638                 r = -EFAULT;
2639                 if (copy_to_user(user_msr_list->indices, &msrs_to_save,
2640                                  num_msrs_to_save * sizeof(u32)))
2641                         goto out;
2642                 if (copy_to_user(user_msr_list->indices + num_msrs_to_save,
2643                                  &emulated_msrs,
2644                                  num_emulated_msrs * sizeof(u32)))
2645                         goto out;
2646                 r = 0;
2647                 break;
2648         }
2649         case KVM_GET_SUPPORTED_CPUID:
2650         case KVM_GET_EMULATED_CPUID: {
2651                 struct kvm_cpuid2 __user *cpuid_arg = argp;
2652                 struct kvm_cpuid2 cpuid;
2653
2654                 r = -EFAULT;
2655                 if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
2656                         goto out;
2657
2658                 r = kvm_dev_ioctl_get_cpuid(&cpuid, cpuid_arg->entries,
2659                                             ioctl);
2660                 if (r)
2661                         goto out;
2662
2663                 r = -EFAULT;
2664                 if (copy_to_user(cpuid_arg, &cpuid, sizeof cpuid))
2665                         goto out;
2666                 r = 0;
2667                 break;
2668         }
2669         case KVM_X86_GET_MCE_CAP_SUPPORTED: {
2670                 u64 mce_cap;
2671
2672                 mce_cap = KVM_MCE_CAP_SUPPORTED;
2673                 r = -EFAULT;
2674                 if (copy_to_user(argp, &mce_cap, sizeof mce_cap))
2675                         goto out;
2676                 r = 0;
2677                 break;
2678         }
2679         default:
2680                 r = -EINVAL;
2681         }
2682 out:
2683         return r;
2684 }
2685
2686 static void wbinvd_ipi(void *garbage)
2687 {
2688         wbinvd();
2689 }
2690
2691 static bool need_emulate_wbinvd(struct kvm_vcpu *vcpu)
2692 {
2693         return kvm_arch_has_noncoherent_dma(vcpu->kvm);
2694 }
2695
2696 void kvm_arch_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
2697 {
2698         /* Address WBINVD may be executed by guest */
2699         if (need_emulate_wbinvd(vcpu)) {
2700                 if (kvm_x86_ops->has_wbinvd_exit())
2701                         cpumask_set_cpu(cpu, vcpu->arch.wbinvd_dirty_mask);
2702                 else if (vcpu->cpu != -1 && vcpu->cpu != cpu)
2703                         smp_call_function_single(vcpu->cpu,
2704                                         wbinvd_ipi, NULL, 1);
2705         }
2706
2707         kvm_x86_ops->vcpu_load(vcpu, cpu);
2708
2709         /* Apply any externally detected TSC adjustments (due to suspend) */
2710         if (unlikely(vcpu->arch.tsc_offset_adjustment)) {
2711                 adjust_tsc_offset_host(vcpu, vcpu->arch.tsc_offset_adjustment);
2712                 vcpu->arch.tsc_offset_adjustment = 0;
2713                 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
2714         }
2715
2716         if (unlikely(vcpu->cpu != cpu) || check_tsc_unstable()) {
2717                 s64 tsc_delta = !vcpu->arch.last_host_tsc ? 0 :
2718                                 rdtsc() - vcpu->arch.last_host_tsc;
2719                 if (tsc_delta < 0)
2720                         mark_tsc_unstable("KVM discovered backwards TSC");
2721                 if (check_tsc_unstable()) {
2722                         u64 offset = kvm_compute_tsc_offset(vcpu,
2723                                                 vcpu->arch.last_guest_tsc);
2724                         kvm_x86_ops->write_tsc_offset(vcpu, offset);
2725                         vcpu->arch.tsc_catchup = 1;
2726                 }
2727                 /*
2728                  * On a host with synchronized TSC, there is no need to update
2729                  * kvmclock on vcpu->cpu migration
2730                  */
2731                 if (!vcpu->kvm->arch.use_master_clock || vcpu->cpu == -1)
2732                         kvm_make_request(KVM_REQ_GLOBAL_CLOCK_UPDATE, vcpu);
2733                 if (vcpu->cpu != cpu)
2734                         kvm_migrate_timers(vcpu);
2735                 vcpu->cpu = cpu;
2736         }
2737
2738         kvm_make_request(KVM_REQ_STEAL_UPDATE, vcpu);
2739 }
2740
2741 void kvm_arch_vcpu_put(struct kvm_vcpu *vcpu)
2742 {
2743         kvm_x86_ops->vcpu_put(vcpu);
2744         kvm_put_guest_fpu(vcpu);
2745         vcpu->arch.last_host_tsc = rdtsc();
2746 }
2747
2748 static int kvm_vcpu_ioctl_get_lapic(struct kvm_vcpu *vcpu,
2749                                     struct kvm_lapic_state *s)
2750 {
2751         kvm_x86_ops->sync_pir_to_irr(vcpu);
2752         memcpy(s->regs, vcpu->arch.apic->regs, sizeof *s);
2753
2754         return 0;
2755 }
2756
2757 static int kvm_vcpu_ioctl_set_lapic(struct kvm_vcpu *vcpu,
2758                                     struct kvm_lapic_state *s)
2759 {
2760         kvm_apic_post_state_restore(vcpu, s);
2761         update_cr8_intercept(vcpu);
2762
2763         return 0;
2764 }
2765
2766 static int kvm_cpu_accept_dm_intr(struct kvm_vcpu *vcpu)
2767 {
2768         return (!lapic_in_kernel(vcpu) ||
2769                 kvm_apic_accept_pic_intr(vcpu));
2770 }
2771
2772 static int kvm_vcpu_ioctl_interrupt(struct kvm_vcpu *vcpu,
2773                                     struct kvm_interrupt *irq)
2774 {
2775         if (irq->irq >= KVM_NR_INTERRUPTS)
2776                 return -EINVAL;
2777
2778         if (!irqchip_in_kernel(vcpu->kvm)) {
2779                 kvm_queue_interrupt(vcpu, irq->irq, false);
2780                 kvm_make_request(KVM_REQ_EVENT, vcpu);
2781                 return 0;
2782         }
2783
2784         /*
2785          * With in-kernel LAPIC, we only use this to inject EXTINT, so
2786          * fail for in-kernel 8259.
2787          */
2788         if (pic_in_kernel(vcpu->kvm))
2789                 return -ENXIO;
2790
2791         if (vcpu->arch.pending_external_vector != -1)
2792                 return -EEXIST;
2793
2794         vcpu->arch.pending_external_vector = irq->irq;
2795         return 0;
2796 }
2797
2798 static int kvm_vcpu_ioctl_nmi(struct kvm_vcpu *vcpu)
2799 {
2800         kvm_inject_nmi(vcpu);
2801
2802         return 0;
2803 }
2804
2805 static int kvm_vcpu_ioctl_smi(struct kvm_vcpu *vcpu)
2806 {
2807         kvm_make_request(KVM_REQ_SMI, vcpu);
2808
2809         return 0;
2810 }
2811
2812 static int vcpu_ioctl_tpr_access_reporting(struct kvm_vcpu *vcpu,
2813                                            struct kvm_tpr_access_ctl *tac)
2814 {
2815         if (tac->flags)
2816                 return -EINVAL;
2817         vcpu->arch.tpr_access_reporting = !!tac->enabled;
2818         return 0;
2819 }
2820
2821 static int kvm_vcpu_ioctl_x86_setup_mce(struct kvm_vcpu *vcpu,
2822                                         u64 mcg_cap)
2823 {
2824         int r;
2825         unsigned bank_num = mcg_cap & 0xff, bank;
2826
2827         r = -EINVAL;
2828         if (!bank_num || bank_num >= KVM_MAX_MCE_BANKS)
2829                 goto out;
2830         if (mcg_cap & ~(KVM_MCE_CAP_SUPPORTED | 0xff | 0xff0000))
2831                 goto out;
2832         r = 0;
2833         vcpu->arch.mcg_cap = mcg_cap;
2834         /* Init IA32_MCG_CTL to all 1s */
2835         if (mcg_cap & MCG_CTL_P)
2836                 vcpu->arch.mcg_ctl = ~(u64)0;
2837         /* Init IA32_MCi_CTL to all 1s */
2838         for (bank = 0; bank < bank_num; bank++)
2839                 vcpu->arch.mce_banks[bank*4] = ~(u64)0;
2840 out:
2841         return r;
2842 }
2843
2844 static int kvm_vcpu_ioctl_x86_set_mce(struct kvm_vcpu *vcpu,
2845                                       struct kvm_x86_mce *mce)
2846 {
2847         u64 mcg_cap = vcpu->arch.mcg_cap;
2848         unsigned bank_num = mcg_cap & 0xff;
2849         u64 *banks = vcpu->arch.mce_banks;
2850
2851         if (mce->bank >= bank_num || !(mce->status & MCI_STATUS_VAL))
2852                 return -EINVAL;
2853         /*
2854          * if IA32_MCG_CTL is not all 1s, the uncorrected error
2855          * reporting is disabled
2856          */
2857         if ((mce->status & MCI_STATUS_UC) && (mcg_cap & MCG_CTL_P) &&
2858             vcpu->arch.mcg_ctl != ~(u64)0)
2859                 return 0;
2860         banks += 4 * mce->bank;
2861         /*
2862          * if IA32_MCi_CTL is not all 1s, the uncorrected error
2863          * reporting is disabled for the bank
2864          */
2865         if ((mce->status & MCI_STATUS_UC) && banks[0] != ~(u64)0)
2866                 return 0;
2867         if (mce->status & MCI_STATUS_UC) {
2868                 if ((vcpu->arch.mcg_status & MCG_STATUS_MCIP) ||
2869                     !kvm_read_cr4_bits(vcpu, X86_CR4_MCE)) {
2870                         kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
2871                         return 0;
2872                 }
2873                 if (banks[1] & MCI_STATUS_VAL)
2874                         mce->status |= MCI_STATUS_OVER;
2875                 banks[2] = mce->addr;
2876                 banks[3] = mce->misc;
2877                 vcpu->arch.mcg_status = mce->mcg_status;
2878                 banks[1] = mce->status;
2879                 kvm_queue_exception(vcpu, MC_VECTOR);
2880         } else if (!(banks[1] & MCI_STATUS_VAL)
2881                    || !(banks[1] & MCI_STATUS_UC)) {
2882                 if (banks[1] & MCI_STATUS_VAL)
2883                         mce->status |= MCI_STATUS_OVER;
2884                 banks[2] = mce->addr;
2885                 banks[3] = mce->misc;
2886                 banks[1] = mce->status;
2887         } else
2888                 banks[1] |= MCI_STATUS_OVER;
2889         return 0;
2890 }
2891
2892 static void kvm_vcpu_ioctl_x86_get_vcpu_events(struct kvm_vcpu *vcpu,
2893                                                struct kvm_vcpu_events *events)
2894 {
2895         process_nmi(vcpu);
2896         events->exception.injected =
2897                 vcpu->arch.exception.pending &&
2898                 !kvm_exception_is_soft(vcpu->arch.exception.nr);
2899         events->exception.nr = vcpu->arch.exception.nr;
2900         events->exception.has_error_code = vcpu->arch.exception.has_error_code;
2901         events->exception.pad = 0;
2902         events->exception.error_code = vcpu->arch.exception.error_code;
2903
2904         events->interrupt.injected =
2905                 vcpu->arch.interrupt.pending && !vcpu->arch.interrupt.soft;
2906         events->interrupt.nr = vcpu->arch.interrupt.nr;
2907         events->interrupt.soft = 0;
2908         events->interrupt.shadow = kvm_x86_ops->get_interrupt_shadow(vcpu);
2909
2910         events->nmi.injected = vcpu->arch.nmi_injected;
2911         events->nmi.pending = vcpu->arch.nmi_pending != 0;
2912         events->nmi.masked = kvm_x86_ops->get_nmi_mask(vcpu);
2913         events->nmi.pad = 0;
2914
2915         events->sipi_vector = 0; /* never valid when reporting to user space */
2916
2917         events->smi.smm = is_smm(vcpu);
2918         events->smi.pending = vcpu->arch.smi_pending;
2919         events->smi.smm_inside_nmi =
2920                 !!(vcpu->arch.hflags & HF_SMM_INSIDE_NMI_MASK);
2921         events->smi.latched_init = kvm_lapic_latched_init(vcpu);
2922
2923         events->flags = (KVM_VCPUEVENT_VALID_NMI_PENDING
2924                          | KVM_VCPUEVENT_VALID_SHADOW
2925                          | KVM_VCPUEVENT_VALID_SMM);
2926         memset(&events->reserved, 0, sizeof(events->reserved));
2927 }
2928
2929 static int kvm_vcpu_ioctl_x86_set_vcpu_events(struct kvm_vcpu *vcpu,
2930                                               struct kvm_vcpu_events *events)
2931 {
2932         if (events->flags & ~(KVM_VCPUEVENT_VALID_NMI_PENDING
2933                               | KVM_VCPUEVENT_VALID_SIPI_VECTOR
2934                               | KVM_VCPUEVENT_VALID_SHADOW
2935                               | KVM_VCPUEVENT_VALID_SMM))
2936                 return -EINVAL;
2937
2938         process_nmi(vcpu);
2939         vcpu->arch.exception.pending = events->exception.injected;
2940         vcpu->arch.exception.nr = events->exception.nr;
2941         vcpu->arch.exception.has_error_code = events->exception.has_error_code;
2942         vcpu->arch.exception.error_code = events->exception.error_code;
2943
2944         vcpu->arch.interrupt.pending = events->interrupt.injected;
2945         vcpu->arch.interrupt.nr = events->interrupt.nr;
2946         vcpu->arch.interrupt.soft = events->interrupt.soft;
2947         if (events->flags & KVM_VCPUEVENT_VALID_SHADOW)
2948                 kvm_x86_ops->set_interrupt_shadow(vcpu,
2949                                                   events->interrupt.shadow);
2950
2951         vcpu->arch.nmi_injected = events->nmi.injected;
2952         if (events->flags & KVM_VCPUEVENT_VALID_NMI_PENDING)
2953                 vcpu->arch.nmi_pending = events->nmi.pending;
2954         kvm_x86_ops->set_nmi_mask(vcpu, events->nmi.masked);
2955
2956         if (events->flags & KVM_VCPUEVENT_VALID_SIPI_VECTOR &&
2957             kvm_vcpu_has_lapic(vcpu))
2958                 vcpu->arch.apic->sipi_vector = events->sipi_vector;
2959
2960         if (events->flags & KVM_VCPUEVENT_VALID_SMM) {
2961                 if (events->smi.smm)
2962                         vcpu->arch.hflags |= HF_SMM_MASK;
2963                 else
2964                         vcpu->arch.hflags &= ~HF_SMM_MASK;
2965                 vcpu->arch.smi_pending = events->smi.pending;
2966                 if (events->smi.smm_inside_nmi)
2967                         vcpu->arch.hflags |= HF_SMM_INSIDE_NMI_MASK;
2968                 else
2969                         vcpu->arch.hflags &= ~HF_SMM_INSIDE_NMI_MASK;
2970                 if (kvm_vcpu_has_lapic(vcpu)) {
2971                         if (events->smi.latched_init)
2972                                 set_bit(KVM_APIC_INIT, &vcpu->arch.apic->pending_events);
2973                         else
2974                                 clear_bit(KVM_APIC_INIT, &vcpu->arch.apic->pending_events);
2975                 }
2976         }
2977
2978         kvm_make_request(KVM_REQ_EVENT, vcpu);
2979
2980         return 0;
2981 }
2982
2983 static void kvm_vcpu_ioctl_x86_get_debugregs(struct kvm_vcpu *vcpu,
2984                                              struct kvm_debugregs *dbgregs)
2985 {
2986         unsigned long val;
2987
2988         memcpy(dbgregs->db, vcpu->arch.db, sizeof(vcpu->arch.db));
2989         kvm_get_dr(vcpu, 6, &val);
2990         dbgregs->dr6 = val;
2991         dbgregs->dr7 = vcpu->arch.dr7;
2992         dbgregs->flags = 0;
2993         memset(&dbgregs->reserved, 0, sizeof(dbgregs->reserved));
2994 }
2995
2996 static int kvm_vcpu_ioctl_x86_set_debugregs(struct kvm_vcpu *vcpu,
2997                                             struct kvm_debugregs *dbgregs)
2998 {
2999         if (dbgregs->flags)
3000                 return -EINVAL;
3001
3002         memcpy(vcpu->arch.db, dbgregs->db, sizeof(vcpu->arch.db));
3003         kvm_update_dr0123(vcpu);
3004         vcpu->arch.dr6 = dbgregs->dr6;
3005         kvm_update_dr6(vcpu);
3006         vcpu->arch.dr7 = dbgregs->dr7;
3007         kvm_update_dr7(vcpu);
3008
3009         return 0;
3010 }
3011
3012 #define XSTATE_COMPACTION_ENABLED (1ULL << 63)
3013
3014 static void fill_xsave(u8 *dest, struct kvm_vcpu *vcpu)
3015 {
3016         struct xregs_state *xsave = &vcpu->arch.guest_fpu.state.xsave;
3017         u64 xstate_bv = xsave->header.xfeatures;
3018         u64 valid;
3019
3020         /*
3021          * Copy legacy XSAVE area, to avoid complications with CPUID
3022          * leaves 0 and 1 in the loop below.
3023          */
3024         memcpy(dest, xsave, XSAVE_HDR_OFFSET);
3025
3026         /* Set XSTATE_BV */
3027         *(u64 *)(dest + XSAVE_HDR_OFFSET) = xstate_bv;
3028
3029         /*
3030          * Copy each region from the possibly compacted offset to the
3031          * non-compacted offset.
3032          */
3033         valid = xstate_bv & ~XFEATURE_MASK_FPSSE;
3034         while (valid) {
3035                 u64 feature = valid & -valid;
3036                 int index = fls64(feature) - 1;
3037                 void *src = get_xsave_addr(xsave, feature);
3038
3039                 if (src) {
3040                         u32 size, offset, ecx, edx;
3041                         cpuid_count(XSTATE_CPUID, index,
3042                                     &size, &offset, &ecx, &edx);
3043                         memcpy(dest + offset, src, size);
3044                 }
3045
3046                 valid -= feature;
3047         }
3048 }
3049
3050 static void load_xsave(struct kvm_vcpu *vcpu, u8 *src)
3051 {
3052         struct xregs_state *xsave = &vcpu->arch.guest_fpu.state.xsave;
3053         u64 xstate_bv = *(u64 *)(src + XSAVE_HDR_OFFSET);
3054         u64 valid;
3055
3056         /*
3057          * Copy legacy XSAVE area, to avoid complications with CPUID
3058          * leaves 0 and 1 in the loop below.
3059          */
3060         memcpy(xsave, src, XSAVE_HDR_OFFSET);
3061
3062         /* Set XSTATE_BV and possibly XCOMP_BV.  */
3063         xsave->header.xfeatures = xstate_bv;
3064         if (cpu_has_xsaves)
3065                 xsave->header.xcomp_bv = host_xcr0 | XSTATE_COMPACTION_ENABLED;
3066
3067         /*
3068          * Copy each region from the non-compacted offset to the
3069          * possibly compacted offset.
3070          */
3071         valid = xstate_bv & ~XFEATURE_MASK_FPSSE;
3072         while (valid) {
3073                 u64 feature = valid & -valid;
3074                 int index = fls64(feature) - 1;
3075                 void *dest = get_xsave_addr(xsave, feature);
3076
3077                 if (dest) {
3078                         u32 size, offset, ecx, edx;
3079                         cpuid_count(XSTATE_CPUID, index,
3080                                     &size, &offset, &ecx, &edx);
3081                         memcpy(dest, src + offset, size);
3082                 }
3083
3084                 valid -= feature;
3085         }
3086 }
3087
3088 static void kvm_vcpu_ioctl_x86_get_xsave(struct kvm_vcpu *vcpu,
3089                                          struct kvm_xsave *guest_xsave)
3090 {
3091         if (cpu_has_xsave) {
3092                 memset(guest_xsave, 0, sizeof(struct kvm_xsave));
3093                 fill_xsave((u8 *) guest_xsave->region, vcpu);
3094         } else {
3095                 memcpy(guest_xsave->region,
3096                         &vcpu->arch.guest_fpu.state.fxsave,
3097                         sizeof(struct fxregs_state));
3098                 *(u64 *)&guest_xsave->region[XSAVE_HDR_OFFSET / sizeof(u32)] =
3099                         XFEATURE_MASK_FPSSE;
3100         }
3101 }
3102
3103 static int kvm_vcpu_ioctl_x86_set_xsave(struct kvm_vcpu *vcpu,
3104                                         struct kvm_xsave *guest_xsave)
3105 {
3106         u64 xstate_bv =
3107                 *(u64 *)&guest_xsave->region[XSAVE_HDR_OFFSET / sizeof(u32)];
3108
3109         if (cpu_has_xsave) {
3110                 /*
3111                  * Here we allow setting states that are not present in
3112                  * CPUID leaf 0xD, index 0, EDX:EAX.  This is for compatibility
3113                  * with old userspace.
3114                  */
3115                 if (xstate_bv & ~kvm_supported_xcr0())
3116                         return -EINVAL;
3117                 load_xsave(vcpu, (u8 *)guest_xsave->region);
3118         } else {
3119                 if (xstate_bv & ~XFEATURE_MASK_FPSSE)
3120                         return -EINVAL;
3121                 memcpy(&vcpu->arch.guest_fpu.state.fxsave,
3122                         guest_xsave->region, sizeof(struct fxregs_state));
3123         }
3124         return 0;
3125 }
3126
3127 static void kvm_vcpu_ioctl_x86_get_xcrs(struct kvm_vcpu *vcpu,
3128                                         struct kvm_xcrs *guest_xcrs)
3129 {
3130         if (!cpu_has_xsave) {
3131                 guest_xcrs->nr_xcrs = 0;
3132                 return;
3133         }
3134
3135         guest_xcrs->nr_xcrs = 1;
3136         guest_xcrs->flags = 0;
3137         guest_xcrs->xcrs[0].xcr = XCR_XFEATURE_ENABLED_MASK;
3138         guest_xcrs->xcrs[0].value = vcpu->arch.xcr0;
3139 }
3140
3141 static int kvm_vcpu_ioctl_x86_set_xcrs(struct kvm_vcpu *vcpu,
3142                                        struct kvm_xcrs *guest_xcrs)
3143 {
3144         int i, r = 0;
3145
3146         if (!cpu_has_xsave)
3147                 return -EINVAL;
3148
3149         if (guest_xcrs->nr_xcrs > KVM_MAX_XCRS || guest_xcrs->flags)
3150                 return -EINVAL;
3151
3152         for (i = 0; i < guest_xcrs->nr_xcrs; i++)
3153                 /* Only support XCR0 currently */
3154                 if (guest_xcrs->xcrs[i].xcr == XCR_XFEATURE_ENABLED_MASK) {
3155                         r = __kvm_set_xcr(vcpu, XCR_XFEATURE_ENABLED_MASK,
3156                                 guest_xcrs->xcrs[i].value);
3157                         break;
3158                 }
3159         if (r)
3160                 r = -EINVAL;
3161         return r;
3162 }
3163
3164 /*
3165  * kvm_set_guest_paused() indicates to the guest kernel that it has been
3166  * stopped by the hypervisor.  This function will be called from the host only.
3167  * EINVAL is returned when the host attempts to set the flag for a guest that
3168  * does not support pv clocks.
3169  */
3170 static int kvm_set_guest_paused(struct kvm_vcpu *vcpu)
3171 {
3172         if (!vcpu->arch.pv_time_enabled)
3173                 return -EINVAL;
3174         vcpu->arch.pvclock_set_guest_stopped_request = true;
3175         kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
3176         return 0;
3177 }
3178
3179 long kvm_arch_vcpu_ioctl(struct file *filp,
3180                          unsigned int ioctl, unsigned long arg)
3181 {
3182         struct kvm_vcpu *vcpu = filp->private_data;
3183         void __user *argp = (void __user *)arg;
3184         int r;
3185         union {
3186                 struct kvm_lapic_state *lapic;
3187                 struct kvm_xsave *xsave;
3188                 struct kvm_xcrs *xcrs;
3189                 void *buffer;
3190         } u;
3191
3192         u.buffer = NULL;
3193         switch (ioctl) {
3194         case KVM_GET_LAPIC: {
3195                 r = -EINVAL;
3196                 if (!vcpu->arch.apic)
3197                         goto out;
3198                 u.lapic = kzalloc(sizeof(struct kvm_lapic_state), GFP_KERNEL);
3199
3200                 r = -ENOMEM;
3201                 if (!u.lapic)
3202                         goto out;
3203                 r = kvm_vcpu_ioctl_get_lapic(vcpu, u.lapic);
3204                 if (r)
3205                         goto out;
3206                 r = -EFAULT;
3207                 if (copy_to_user(argp, u.lapic, sizeof(struct kvm_lapic_state)))
3208                         goto out;
3209                 r = 0;
3210                 break;
3211         }
3212         case KVM_SET_LAPIC: {
3213                 r = -EINVAL;
3214                 if (!vcpu->arch.apic)
3215                         goto out;
3216                 u.lapic = memdup_user(argp, sizeof(*u.lapic));
3217                 if (IS_ERR(u.lapic))
3218                         return PTR_ERR(u.lapic);
3219
3220                 r = kvm_vcpu_ioctl_set_lapic(vcpu, u.lapic);
3221                 break;
3222         }
3223         case KVM_INTERRUPT: {
3224                 struct kvm_interrupt irq;
3225
3226                 r = -EFAULT;
3227                 if (copy_from_user(&irq, argp, sizeof irq))
3228                         goto out;
3229                 r = kvm_vcpu_ioctl_interrupt(vcpu, &irq);
3230                 break;
3231         }
3232         case KVM_NMI: {
3233                 r = kvm_vcpu_ioctl_nmi(vcpu);
3234                 break;
3235         }
3236         case KVM_SMI: {
3237                 r = kvm_vcpu_ioctl_smi(vcpu);
3238                 break;
3239         }
3240         case KVM_SET_CPUID: {
3241                 struct kvm_cpuid __user *cpuid_arg = argp;
3242                 struct kvm_cpuid cpuid;
3243
3244                 r = -EFAULT;
3245                 if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
3246                         goto out;
3247                 r = kvm_vcpu_ioctl_set_cpuid(vcpu, &cpuid, cpuid_arg->entries);
3248                 break;
3249         }
3250         case KVM_SET_CPUID2: {
3251                 struct kvm_cpuid2 __user *cpuid_arg = argp;
3252                 struct kvm_cpuid2 cpuid;
3253
3254                 r = -EFAULT;
3255                 if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
3256                         goto out;
3257                 r = kvm_vcpu_ioctl_set_cpuid2(vcpu, &cpuid,
3258                                               cpuid_arg->entries);
3259                 break;
3260         }
3261         case KVM_GET_CPUID2: {
3262                 struct kvm_cpuid2 __user *cpuid_arg = argp;
3263                 struct kvm_cpuid2 cpuid;
3264
3265                 r = -EFAULT;
3266                 if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
3267                         goto out;
3268                 r = kvm_vcpu_ioctl_get_cpuid2(vcpu, &cpuid,
3269                                               cpuid_arg->entries);
3270                 if (r)
3271                         goto out;
3272                 r = -EFAULT;
3273                 if (copy_to_user(cpuid_arg, &cpuid, sizeof cpuid))
3274                         goto out;
3275                 r = 0;
3276                 break;
3277         }
3278         case KVM_GET_MSRS:
3279                 r = msr_io(vcpu, argp, do_get_msr, 1);
3280                 break;
3281         case KVM_SET_MSRS:
3282                 r = msr_io(vcpu, argp, do_set_msr, 0);
3283                 break;
3284         case KVM_TPR_ACCESS_REPORTING: {
3285                 struct kvm_tpr_access_ctl tac;
3286
3287                 r = -EFAULT;
3288                 if (copy_from_user(&tac, argp, sizeof tac))
3289                         goto out;
3290                 r = vcpu_ioctl_tpr_access_reporting(vcpu, &tac);
3291                 if (r)
3292                         goto out;
3293                 r = -EFAULT;
3294                 if (copy_to_user(argp, &tac, sizeof tac))
3295                         goto out;
3296                 r = 0;
3297                 break;
3298         };
3299         case KVM_SET_VAPIC_ADDR: {
3300                 struct kvm_vapic_addr va;
3301
3302                 r = -EINVAL;
3303                 if (!lapic_in_kernel(vcpu))
3304                         goto out;
3305                 r = -EFAULT;
3306                 if (copy_from_user(&va, argp, sizeof va))
3307                         goto out;
3308                 r = kvm_lapic_set_vapic_addr(vcpu, va.vapic_addr);
3309                 break;
3310         }
3311         case KVM_X86_SETUP_MCE: {
3312                 u64 mcg_cap;
3313
3314                 r = -EFAULT;
3315                 if (copy_from_user(&mcg_cap, argp, sizeof mcg_cap))
3316                         goto out;
3317                 r = kvm_vcpu_ioctl_x86_setup_mce(vcpu, mcg_cap);
3318                 break;
3319         }
3320         case KVM_X86_SET_MCE: {
3321                 struct kvm_x86_mce mce;
3322
3323                 r = -EFAULT;
3324                 if (copy_from_user(&mce, argp, sizeof mce))
3325                         goto out;
3326                 r = kvm_vcpu_ioctl_x86_set_mce(vcpu, &mce);
3327                 break;
3328         }
3329         case KVM_GET_VCPU_EVENTS: {
3330                 struct kvm_vcpu_events events;
3331
3332                 kvm_vcpu_ioctl_x86_get_vcpu_events(vcpu, &events);
3333
3334                 r = -EFAULT;
3335                 if (copy_to_user(argp, &events, sizeof(struct kvm_vcpu_events)))
3336                         break;
3337                 r = 0;
3338                 break;
3339         }
3340         case KVM_SET_VCPU_EVENTS: {
3341                 struct kvm_vcpu_events events;
3342
3343                 r = -EFAULT;
3344                 if (copy_from_user(&events, argp, sizeof(struct kvm_vcpu_events)))
3345                         break;
3346
3347                 r = kvm_vcpu_ioctl_x86_set_vcpu_events(vcpu, &events);
3348                 break;
3349         }
3350         case KVM_GET_DEBUGREGS: {
3351                 struct kvm_debugregs dbgregs;
3352
3353                 kvm_vcpu_ioctl_x86_get_debugregs(vcpu, &dbgregs);
3354
3355                 r = -EFAULT;
3356                 if (copy_to_user(argp, &dbgregs,
3357                                  sizeof(struct kvm_debugregs)))
3358                         break;
3359                 r = 0;
3360                 break;
3361         }
3362         case KVM_SET_DEBUGREGS: {
3363                 struct kvm_debugregs dbgregs;
3364
3365                 r = -EFAULT;
3366                 if (copy_from_user(&dbgregs, argp,
3367                                    sizeof(struct kvm_debugregs)))
3368                         break;
3369
3370                 r = kvm_vcpu_ioctl_x86_set_debugregs(vcpu, &dbgregs);
3371                 break;
3372         }
3373         case KVM_GET_XSAVE: {
3374                 u.xsave = kzalloc(sizeof(struct kvm_xsave), GFP_KERNEL);
3375                 r = -ENOMEM;
3376                 if (!u.xsave)
3377                         break;
3378
3379                 kvm_vcpu_ioctl_x86_get_xsave(vcpu, u.xsave);
3380
3381                 r = -EFAULT;
3382                 if (copy_to_user(argp, u.xsave, sizeof(struct kvm_xsave)))
3383                         break;
3384                 r = 0;
3385                 break;
3386         }
3387         case KVM_SET_XSAVE: {
3388                 u.xsave = memdup_user(argp, sizeof(*u.xsave));
3389                 if (IS_ERR(u.xsave))
3390                         return PTR_ERR(u.xsave);
3391
3392                 r = kvm_vcpu_ioctl_x86_set_xsave(vcpu, u.xsave);
3393                 break;
3394         }
3395         case KVM_GET_XCRS: {
3396                 u.xcrs = kzalloc(sizeof(struct kvm_xcrs), GFP_KERNEL);
3397                 r = -ENOMEM;
3398                 if (!u.xcrs)
3399                         break;
3400
3401                 kvm_vcpu_ioctl_x86_get_xcrs(vcpu, u.xcrs);
3402
3403                 r = -EFAULT;
3404                 if (copy_to_user(argp, u.xcrs,
3405                                  sizeof(struct kvm_xcrs)))
3406                         break;
3407                 r = 0;
3408                 break;
3409         }
3410         case KVM_SET_XCRS: {
3411                 u.xcrs = memdup_user(argp, sizeof(*u.xcrs));
3412                 if (IS_ERR(u.xcrs))
3413                         return PTR_ERR(u.xcrs);
3414
3415                 r = kvm_vcpu_ioctl_x86_set_xcrs(vcpu, u.xcrs);
3416                 break;
3417         }
3418         case KVM_SET_TSC_KHZ: {
3419                 u32 user_tsc_khz;
3420
3421                 r = -EINVAL;
3422                 user_tsc_khz = (u32)arg;
3423
3424                 if (user_tsc_khz >= kvm_max_guest_tsc_khz)
3425                         goto out;
3426
3427                 if (user_tsc_khz == 0)
3428                         user_tsc_khz = tsc_khz;
3429
3430                 if (!kvm_set_tsc_khz(vcpu, user_tsc_khz))
3431                         r = 0;
3432
3433                 goto out;
3434         }
3435         case KVM_GET_TSC_KHZ: {
3436                 r = vcpu->arch.virtual_tsc_khz;
3437                 goto out;
3438         }
3439         case KVM_KVMCLOCK_CTRL: {
3440                 r = kvm_set_guest_paused(vcpu);
3441                 goto out;
3442         }
3443         default:
3444                 r = -EINVAL;
3445         }
3446 out:
3447         kfree(u.buffer);
3448         return r;
3449 }
3450
3451 int kvm_arch_vcpu_fault(struct kvm_vcpu *vcpu, struct vm_fault *vmf)
3452 {
3453         return VM_FAULT_SIGBUS;
3454 }
3455
3456 static int kvm_vm_ioctl_set_tss_addr(struct kvm *kvm, unsigned long addr)
3457 {
3458         int ret;
3459
3460         if (addr > (unsigned int)(-3 * PAGE_SIZE))
3461                 return -EINVAL;
3462         ret = kvm_x86_ops->set_tss_addr(kvm, addr);
3463         return ret;
3464 }
3465
3466 static int kvm_vm_ioctl_set_identity_map_addr(struct kvm *kvm,
3467                                               u64 ident_addr)
3468 {
3469         kvm->arch.ept_identity_map_addr = ident_addr;
3470         return 0;
3471 }
3472
3473 static int kvm_vm_ioctl_set_nr_mmu_pages(struct kvm *kvm,
3474                                           u32 kvm_nr_mmu_pages)
3475 {
3476         if (kvm_nr_mmu_pages < KVM_MIN_ALLOC_MMU_PAGES)
3477                 return -EINVAL;
3478
3479         mutex_lock(&kvm->slots_lock);
3480
3481         kvm_mmu_change_mmu_pages(kvm, kvm_nr_mmu_pages);
3482         kvm->arch.n_requested_mmu_pages = kvm_nr_mmu_pages;
3483
3484         mutex_unlock(&kvm->slots_lock);
3485         return 0;
3486 }
3487
3488 static int kvm_vm_ioctl_get_nr_mmu_pages(struct kvm *kvm)
3489 {
3490         return kvm->arch.n_max_mmu_pages;
3491 }
3492
3493 static int kvm_vm_ioctl_get_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
3494 {
3495         int r;
3496
3497         r = 0;
3498         switch (chip->chip_id) {
3499         case KVM_IRQCHIP_PIC_MASTER:
3500                 memcpy(&chip->chip.pic,
3501                         &pic_irqchip(kvm)->pics[0],
3502                         sizeof(struct kvm_pic_state));
3503                 break;
3504         case KVM_IRQCHIP_PIC_SLAVE:
3505                 memcpy(&chip->chip.pic,
3506                         &pic_irqchip(kvm)->pics[1],
3507                         sizeof(struct kvm_pic_state));
3508                 break;
3509         case KVM_IRQCHIP_IOAPIC:
3510                 r = kvm_get_ioapic(kvm, &chip->chip.ioapic);
3511                 break;
3512         default:
3513                 r = -EINVAL;
3514                 break;
3515         }
3516         return r;
3517 }
3518
3519 static int kvm_vm_ioctl_set_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
3520 {
3521         int r;
3522
3523         r = 0;
3524         switch (chip->chip_id) {
3525         case KVM_IRQCHIP_PIC_MASTER:
3526                 spin_lock(&pic_irqchip(kvm)->lock);
3527                 memcpy(&pic_irqchip(kvm)->pics[0],
3528                         &chip->chip.pic,
3529                         sizeof(struct kvm_pic_state));
3530                 spin_unlock(&pic_irqchip(kvm)->lock);
3531                 break;
3532         case KVM_IRQCHIP_PIC_SLAVE:
3533                 spin_lock(&pic_irqchip(kvm)->lock);
3534                 memcpy(&pic_irqchip(kvm)->pics[1],
3535                         &chip->chip.pic,
3536                         sizeof(struct kvm_pic_state));
3537                 spin_unlock(&pic_irqchip(kvm)->lock);
3538                 break;
3539         case KVM_IRQCHIP_IOAPIC:
3540                 r = kvm_set_ioapic(kvm, &chip->chip.ioapic);
3541                 break;
3542         default:
3543                 r = -EINVAL;
3544                 break;
3545         }
3546         kvm_pic_update_irq(pic_irqchip(kvm));
3547         return r;
3548 }
3549
3550 static int kvm_vm_ioctl_get_pit(struct kvm *kvm, struct kvm_pit_state *ps)
3551 {
3552         mutex_lock(&kvm->arch.vpit->pit_state.lock);
3553         memcpy(ps, &kvm->arch.vpit->pit_state, sizeof(struct kvm_pit_state));
3554         mutex_unlock(&kvm->arch.vpit->pit_state.lock);
3555         return 0;
3556 }
3557
3558 static int kvm_vm_ioctl_set_pit(struct kvm *kvm, struct kvm_pit_state *ps)
3559 {
3560         mutex_lock(&kvm->arch.vpit->pit_state.lock);
3561         memcpy(&kvm->arch.vpit->pit_state, ps, sizeof(struct kvm_pit_state));
3562         kvm_pit_load_count(kvm, 0, ps->channels[0].count, 0);
3563         mutex_unlock(&kvm->arch.vpit->pit_state.lock);
3564         return 0;
3565 }
3566
3567 static int kvm_vm_ioctl_get_pit2(struct kvm *kvm, struct kvm_pit_state2 *ps)
3568 {
3569         mutex_lock(&kvm->arch.vpit->pit_state.lock);
3570         memcpy(ps->channels, &kvm->arch.vpit->pit_state.channels,
3571                 sizeof(ps->channels));
3572         ps->flags = kvm->arch.vpit->pit_state.flags;
3573         mutex_unlock(&kvm->arch.vpit->pit_state.lock);
3574         memset(&ps->reserved, 0, sizeof(ps->reserved));
3575         return 0;
3576 }
3577
3578 static int kvm_vm_ioctl_set_pit2(struct kvm *kvm, struct kvm_pit_state2 *ps)
3579 {
3580         int start = 0;
3581         u32 prev_legacy, cur_legacy;
3582         mutex_lock(&kvm->arch.vpit->pit_state.lock);
3583         prev_legacy = kvm->arch.vpit->pit_state.flags & KVM_PIT_FLAGS_HPET_LEGACY;
3584         cur_legacy = ps->flags & KVM_PIT_FLAGS_HPET_LEGACY;
3585         if (!prev_legacy && cur_legacy)
3586                 start = 1;
3587         memcpy(&kvm->arch.vpit->pit_state.channels, &ps->channels,
3588                sizeof(kvm->arch.vpit->pit_state.channels));
3589         kvm->arch.vpit->pit_state.flags = ps->flags;
3590         kvm_pit_load_count(kvm, 0, kvm->arch.vpit->pit_state.channels[0].count, start);
3591         mutex_unlock(&kvm->arch.vpit->pit_state.lock);
3592         return 0;
3593 }
3594
3595 static int kvm_vm_ioctl_reinject(struct kvm *kvm,
3596                                  struct kvm_reinject_control *control)
3597 {
3598         if (!kvm->arch.vpit)
3599                 return -ENXIO;
3600         mutex_lock(&kvm->arch.vpit->pit_state.lock);
3601         kvm->arch.vpit->pit_state.reinject = control->pit_reinject;
3602         mutex_unlock(&kvm->arch.vpit->pit_state.lock);
3603         return 0;
3604 }
3605
3606 /**
3607  * kvm_vm_ioctl_get_dirty_log - get and clear the log of dirty pages in a slot
3608  * @kvm: kvm instance
3609  * @log: slot id and address to which we copy the log
3610  *
3611  * Steps 1-4 below provide general overview of dirty page logging. See
3612  * kvm_get_dirty_log_protect() function description for additional details.
3613  *
3614  * We call kvm_get_dirty_log_protect() to handle steps 1-3, upon return we
3615  * always flush the TLB (step 4) even if previous step failed  and the dirty
3616  * bitmap may be corrupt. Regardless of previous outcome the KVM logging API
3617  * does not preclude user space subsequent dirty log read. Flushing TLB ensures
3618  * writes will be marked dirty for next log read.
3619  *
3620  *   1. Take a snapshot of the bit and clear it if needed.
3621  *   2. Write protect the corresponding page.
3622  *   3. Copy the snapshot to the userspace.
3623  *   4. Flush TLB's if needed.
3624  */
3625 int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm, struct kvm_dirty_log *log)
3626 {
3627         bool is_dirty = false;
3628         int r;
3629
3630         mutex_lock(&kvm->slots_lock);
3631
3632         /*
3633          * Flush potentially hardware-cached dirty pages to dirty_bitmap.
3634          */
3635         if (kvm_x86_ops->flush_log_dirty)
3636                 kvm_x86_ops->flush_log_dirty(kvm);
3637
3638         r = kvm_get_dirty_log_protect(kvm, log, &is_dirty);
3639
3640         /*
3641          * All the TLBs can be flushed out of mmu lock, see the comments in
3642          * kvm_mmu_slot_remove_write_access().
3643          */
3644         lockdep_assert_held(&kvm->slots_lock);
3645         if (is_dirty)
3646                 kvm_flush_remote_tlbs(kvm);
3647
3648         mutex_unlock(&kvm->slots_lock);
3649         return r;
3650 }
3651
3652 int kvm_vm_ioctl_irq_line(struct kvm *kvm, struct kvm_irq_level *irq_event,
3653                         bool line_status)
3654 {
3655         if (!irqchip_in_kernel(kvm))
3656                 return -ENXIO;
3657
3658         irq_event->status = kvm_set_irq(kvm, KVM_USERSPACE_IRQ_SOURCE_ID,
3659                                         irq_event->irq, irq_event->level,
3660                                         line_status);
3661         return 0;
3662 }
3663
3664 static int kvm_vm_ioctl_enable_cap(struct kvm *kvm,
3665                                    struct kvm_enable_cap *cap)
3666 {
3667         int r;
3668
3669         if (cap->flags)
3670                 return -EINVAL;
3671
3672         switch (cap->cap) {
3673         case KVM_CAP_DISABLE_QUIRKS:
3674                 kvm->arch.disabled_quirks = cap->args[0];
3675                 r = 0;
3676                 break;
3677         case KVM_CAP_SPLIT_IRQCHIP: {
3678                 mutex_lock(&kvm->lock);
3679                 r = -EINVAL;
3680                 if (cap->args[0] > MAX_NR_RESERVED_IOAPIC_PINS)
3681                         goto split_irqchip_unlock;
3682                 r = -EEXIST;
3683                 if (irqchip_in_kernel(kvm))
3684                         goto split_irqchip_unlock;
3685                 if (atomic_read(&kvm->online_vcpus))
3686                         goto split_irqchip_unlock;
3687                 r = kvm_setup_empty_irq_routing(kvm);
3688                 if (r)
3689                         goto split_irqchip_unlock;
3690                 /* Pairs with irqchip_in_kernel. */
3691                 smp_wmb();
3692                 kvm->arch.irqchip_split = true;
3693                 kvm->arch.nr_reserved_ioapic_pins = cap->args[0];
3694                 r = 0;
3695 split_irqchip_unlock:
3696                 mutex_unlock(&kvm->lock);
3697                 break;
3698         }
3699         default:
3700                 r = -EINVAL;
3701                 break;
3702         }
3703         return r;
3704 }
3705
3706 long kvm_arch_vm_ioctl(struct file *filp,
3707                        unsigned int ioctl, unsigned long arg)
3708 {
3709         struct kvm *kvm = filp->private_data;
3710         void __user *argp = (void __user *)arg;
3711         int r = -ENOTTY;
3712         /*
3713          * This union makes it completely explicit to gcc-3.x
3714          * that these two variables' stack usage should be
3715          * combined, not added together.
3716          */
3717         union {
3718                 struct kvm_pit_state ps;
3719                 struct kvm_pit_state2 ps2;
3720                 struct kvm_pit_config pit_config;
3721         } u;
3722
3723         switch (ioctl) {
3724         case KVM_SET_TSS_ADDR:
3725                 r = kvm_vm_ioctl_set_tss_addr(kvm, arg);
3726                 break;
3727         case KVM_SET_IDENTITY_MAP_ADDR: {
3728                 u64 ident_addr;
3729
3730                 r = -EFAULT;
3731                 if (copy_from_user(&ident_addr, argp, sizeof ident_addr))
3732                         goto out;
3733                 r = kvm_vm_ioctl_set_identity_map_addr(kvm, ident_addr);
3734                 break;
3735         }
3736         case KVM_SET_NR_MMU_PAGES:
3737                 r = kvm_vm_ioctl_set_nr_mmu_pages(kvm, arg);
3738                 break;
3739         case KVM_GET_NR_MMU_PAGES:
3740                 r = kvm_vm_ioctl_get_nr_mmu_pages(kvm);
3741                 break;
3742         case KVM_CREATE_IRQCHIP: {
3743                 struct kvm_pic *vpic;
3744
3745                 mutex_lock(&kvm->lock);
3746                 r = -EEXIST;
3747                 if (kvm->arch.vpic)
3748                         goto create_irqchip_unlock;
3749                 r = -EINVAL;
3750                 if (atomic_read(&kvm->online_vcpus))
3751                         goto create_irqchip_unlock;
3752                 r = -ENOMEM;
3753                 vpic = kvm_create_pic(kvm);
3754                 if (vpic) {
3755                         r = kvm_ioapic_init(kvm);
3756                         if (r) {
3757                                 mutex_lock(&kvm->slots_lock);
3758                                 kvm_destroy_pic(vpic);
3759                                 mutex_unlock(&kvm->slots_lock);
3760                                 goto create_irqchip_unlock;
3761                         }
3762                 } else
3763                         goto create_irqchip_unlock;
3764                 r = kvm_setup_default_irq_routing(kvm);
3765                 if (r) {
3766                         mutex_lock(&kvm->slots_lock);
3767                         mutex_lock(&kvm->irq_lock);
3768                         kvm_ioapic_destroy(kvm);
3769                         kvm_destroy_pic(vpic);
3770                         mutex_unlock(&kvm->irq_lock);
3771                         mutex_unlock(&kvm->slots_lock);
3772                         goto create_irqchip_unlock;
3773                 }
3774                 /* Write kvm->irq_routing before kvm->arch.vpic.  */
3775                 smp_wmb();
3776                 kvm->arch.vpic = vpic;
3777         create_irqchip_unlock:
3778                 mutex_unlock(&kvm->lock);
3779                 break;
3780         }
3781         case KVM_CREATE_PIT:
3782                 u.pit_config.flags = KVM_PIT_SPEAKER_DUMMY;
3783                 goto create_pit;
3784         case KVM_CREATE_PIT2:
3785                 r = -EFAULT;
3786                 if (copy_from_user(&u.pit_config, argp,
3787                                    sizeof(struct kvm_pit_config)))
3788                         goto out;
3789         create_pit:
3790                 mutex_lock(&kvm->slots_lock);
3791                 r = -EEXIST;
3792                 if (kvm->arch.vpit)
3793                         goto create_pit_unlock;
3794                 r = -ENOMEM;
3795                 kvm->arch.vpit = kvm_create_pit(kvm, u.pit_config.flags);
3796                 if (kvm->arch.vpit)
3797                         r = 0;
3798         create_pit_unlock:
3799                 mutex_unlock(&kvm->slots_lock);
3800                 break;
3801         case KVM_GET_IRQCHIP: {
3802                 /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
3803                 struct kvm_irqchip *chip;
3804
3805                 chip = memdup_user(argp, sizeof(*chip));
3806                 if (IS_ERR(chip)) {
3807                         r = PTR_ERR(chip);
3808                         goto out;
3809                 }
3810
3811                 r = -ENXIO;
3812                 if (!irqchip_in_kernel(kvm) || irqchip_split(kvm))
3813                         goto get_irqchip_out;
3814                 r = kvm_vm_ioctl_get_irqchip(kvm, chip);
3815                 if (r)
3816                         goto get_irqchip_out;
3817                 r = -EFAULT;
3818                 if (copy_to_user(argp, chip, sizeof *chip))
3819                         goto get_irqchip_out;
3820                 r = 0;
3821         get_irqchip_out:
3822                 kfree(chip);
3823                 break;
3824         }
3825         case KVM_SET_IRQCHIP: {
3826                 /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
3827                 struct kvm_irqchip *chip;
3828
3829                 chip = memdup_user(argp, sizeof(*chip));
3830                 if (IS_ERR(chip)) {
3831                         r = PTR_ERR(chip);
3832                         goto out;
3833                 }
3834
3835                 r = -ENXIO;
3836                 if (!irqchip_in_kernel(kvm) || irqchip_split(kvm))
3837                         goto set_irqchip_out;
3838                 r = kvm_vm_ioctl_set_irqchip(kvm, chip);
3839                 if (r)
3840                         goto set_irqchip_out;
3841                 r = 0;
3842         set_irqchip_out:
3843                 kfree(chip);
3844                 break;
3845         }
3846         case KVM_GET_PIT: {
3847                 r = -EFAULT;
3848                 if (copy_from_user(&u.ps, argp, sizeof(struct kvm_pit_state)))
3849                         goto out;
3850                 r = -ENXIO;
3851                 if (!kvm->arch.vpit)
3852                         goto out;
3853                 r = kvm_vm_ioctl_get_pit(kvm, &u.ps);
3854                 if (r)
3855                         goto out;
3856                 r = -EFAULT;
3857                 if (copy_to_user(argp, &u.ps, sizeof(struct kvm_pit_state)))
3858                         goto out;
3859                 r = 0;
3860                 break;
3861         }
3862         case KVM_SET_PIT: {
3863                 r = -EFAULT;
3864                 if (copy_from_user(&u.ps, argp, sizeof u.ps))
3865                         goto out;
3866                 r = -ENXIO;
3867                 if (!kvm->arch.vpit)
3868                         goto out;
3869                 r = kvm_vm_ioctl_set_pit(kvm, &u.ps);
3870                 break;
3871         }
3872         case KVM_GET_PIT2: {
3873                 r = -ENXIO;
3874                 if (!kvm->arch.vpit)
3875                         goto out;
3876                 r = kvm_vm_ioctl_get_pit2(kvm, &u.ps2);
3877                 if (r)
3878                         goto out;
3879                 r = -EFAULT;
3880                 if (copy_to_user(argp, &u.ps2, sizeof(u.ps2)))
3881                         goto out;
3882                 r = 0;
3883                 break;
3884         }
3885         case KVM_SET_PIT2: {
3886                 r = -EFAULT;
3887                 if (copy_from_user(&u.ps2, argp, sizeof(u.ps2)))
3888                         goto out;
3889                 r = -ENXIO;
3890                 if (!kvm->arch.vpit)
3891                         goto out;
3892                 r = kvm_vm_ioctl_set_pit2(kvm, &u.ps2);
3893                 break;
3894         }
3895         case KVM_REINJECT_CONTROL: {
3896                 struct kvm_reinject_control control;
3897                 r =  -EFAULT;
3898                 if (copy_from_user(&control, argp, sizeof(control)))
3899                         goto out;
3900                 r = kvm_vm_ioctl_reinject(kvm, &control);
3901                 break;
3902         }
3903         case KVM_SET_BOOT_CPU_ID:
3904                 r = 0;
3905                 mutex_lock(&kvm->lock);
3906                 if (atomic_read(&kvm->online_vcpus) != 0)
3907                         r = -EBUSY;
3908                 else
3909                         kvm->arch.bsp_vcpu_id = arg;
3910                 mutex_unlock(&kvm->lock);
3911                 break;
3912         case KVM_XEN_HVM_CONFIG: {
3913                 r = -EFAULT;
3914                 if (copy_from_user(&kvm->arch.xen_hvm_config, argp,
3915                                    sizeof(struct kvm_xen_hvm_config)))
3916                         goto out;
3917                 r = -EINVAL;
3918                 if (kvm->arch.xen_hvm_config.flags)
3919                         goto out;
3920                 r = 0;
3921                 break;
3922         }
3923         case KVM_SET_CLOCK: {
3924                 struct kvm_clock_data user_ns;
3925                 u64 now_ns;
3926                 s64 delta;
3927
3928                 r = -EFAULT;
3929                 if (copy_from_user(&user_ns, argp, sizeof(user_ns)))
3930                         goto out;
3931
3932                 r = -EINVAL;
3933                 if (user_ns.flags)
3934                         goto out;
3935
3936                 r = 0;
3937                 local_irq_disable();
3938                 now_ns = get_kernel_ns();
3939                 delta = user_ns.clock - now_ns;
3940                 local_irq_enable();
3941                 kvm->arch.kvmclock_offset = delta;
3942                 kvm_gen_update_masterclock(kvm);
3943                 break;
3944         }
3945         case KVM_GET_CLOCK: {
3946                 struct kvm_clock_data user_ns;
3947                 u64 now_ns;
3948
3949                 local_irq_disable();
3950                 now_ns = get_kernel_ns();
3951                 user_ns.clock = kvm->arch.kvmclock_offset + now_ns;
3952                 local_irq_enable();
3953                 user_ns.flags = 0;
3954                 memset(&user_ns.pad, 0, sizeof(user_ns.pad));
3955
3956                 r = -EFAULT;
3957                 if (copy_to_user(argp, &user_ns, sizeof(user_ns)))
3958                         goto out;
3959                 r = 0;
3960                 break;
3961         }
3962         case KVM_ENABLE_CAP: {
3963                 struct kvm_enable_cap cap;
3964
3965                 r = -EFAULT;
3966                 if (copy_from_user(&cap, argp, sizeof(cap)))
3967                         goto out;
3968                 r = kvm_vm_ioctl_enable_cap(kvm, &cap);
3969                 break;
3970         }
3971         default:
3972                 r = kvm_vm_ioctl_assigned_device(kvm, ioctl, arg);
3973         }
3974 out:
3975         return r;
3976 }
3977
3978 static void kvm_init_msr_list(void)
3979 {
3980         u32 dummy[2];
3981         unsigned i, j;
3982
3983         for (i = j = 0; i < ARRAY_SIZE(msrs_to_save); i++) {
3984                 if (rdmsr_safe(msrs_to_save[i], &dummy[0], &dummy[1]) < 0)
3985                         continue;
3986
3987                 /*
3988                  * Even MSRs that are valid in the host may not be exposed
3989                  * to the guests in some cases.  We could work around this
3990                  * in VMX with the generic MSR save/load machinery, but it
3991                  * is not really worthwhile since it will really only
3992                  * happen with nested virtualization.
3993                  */
3994                 switch (msrs_to_save[i]) {
3995                 case MSR_IA32_BNDCFGS:
3996                         if (!kvm_x86_ops->mpx_supported())
3997                                 continue;
3998                         break;
3999                 default:
4000                         break;
4001                 }
4002
4003                 if (j < i)
4004                         msrs_to_save[j] = msrs_to_save[i];
4005                 j++;
4006         }
4007         num_msrs_to_save = j;
4008
4009         for (i = j = 0; i < ARRAY_SIZE(emulated_msrs); i++) {
4010                 switch (emulated_msrs[i]) {
4011                 case MSR_IA32_SMBASE:
4012                         if (!kvm_x86_ops->cpu_has_high_real_mode_segbase())
4013                                 continue;
4014                         break;
4015                 default:
4016                         break;
4017                 }
4018
4019                 if (j < i)
4020                         emulated_msrs[j] = emulated_msrs[i];
4021                 j++;
4022         }
4023         num_emulated_msrs = j;
4024 }
4025
4026 static int vcpu_mmio_write(struct kvm_vcpu *vcpu, gpa_t addr, int len,
4027                            const void *v)
4028 {
4029         int handled = 0;
4030         int n;
4031
4032         do {
4033                 n = min(len, 8);
4034                 if (!(vcpu->arch.apic &&
4035                       !kvm_iodevice_write(vcpu, &vcpu->arch.apic->dev, addr, n, v))
4036                     && kvm_io_bus_write(vcpu, KVM_MMIO_BUS, addr, n, v))
4037                         break;
4038                 handled += n;
4039                 addr += n;
4040                 len -= n;
4041                 v += n;
4042         } while (len);
4043
4044         return handled;
4045 }
4046
4047 static int vcpu_mmio_read(struct kvm_vcpu *vcpu, gpa_t addr, int len, void *v)
4048 {
4049         int handled = 0;
4050         int n;
4051
4052         do {
4053                 n = min(len, 8);
4054                 if (!(vcpu->arch.apic &&
4055                       !kvm_iodevice_read(vcpu, &vcpu->arch.apic->dev,
4056                                          addr, n, v))
4057                     && kvm_io_bus_read(vcpu, KVM_MMIO_BUS, addr, n, v))
4058                         break;
4059                 trace_kvm_mmio(KVM_TRACE_MMIO_READ, n, addr, *(u64 *)v);
4060                 handled += n;
4061                 addr += n;
4062                 len -= n;
4063                 v += n;
4064         } while (len);
4065
4066         return handled;
4067 }
4068
4069 static void kvm_set_segment(struct kvm_vcpu *vcpu,
4070                         struct kvm_segment *var, int seg)
4071 {
4072         kvm_x86_ops->set_segment(vcpu, var, seg);
4073 }
4074
4075 void kvm_get_segment(struct kvm_vcpu *vcpu,
4076                      struct kvm_segment *var, int seg)
4077 {
4078         kvm_x86_ops->get_segment(vcpu, var, seg);
4079 }
4080
4081 gpa_t translate_nested_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
4082                            struct x86_exception *exception)
4083 {
4084         gpa_t t_gpa;
4085
4086         BUG_ON(!mmu_is_nested(vcpu));
4087
4088         /* NPT walks are always user-walks */
4089         access |= PFERR_USER_MASK;
4090         t_gpa  = vcpu->arch.mmu.gva_to_gpa(vcpu, gpa, access, exception);
4091
4092         return t_gpa;
4093 }
4094
4095 gpa_t kvm_mmu_gva_to_gpa_read(struct kvm_vcpu *vcpu, gva_t gva,
4096                               struct x86_exception *exception)
4097 {
4098         u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
4099         return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
4100 }
4101
4102  gpa_t kvm_mmu_gva_to_gpa_fetch(struct kvm_vcpu *vcpu, gva_t gva,
4103                                 struct x86_exception *exception)
4104 {
4105         u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
4106         access |= PFERR_FETCH_MASK;
4107         return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
4108 }
4109
4110 gpa_t kvm_mmu_gva_to_gpa_write(struct kvm_vcpu *vcpu, gva_t gva,
4111                                struct x86_exception *exception)
4112 {
4113         u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
4114         access |= PFERR_WRITE_MASK;
4115         return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
4116 }
4117
4118 /* uses this to access any guest's mapped memory without checking CPL */
4119 gpa_t kvm_mmu_gva_to_gpa_system(struct kvm_vcpu *vcpu, gva_t gva,
4120                                 struct x86_exception *exception)
4121 {
4122         return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, 0, exception);
4123 }
4124
4125 static int kvm_read_guest_virt_helper(gva_t addr, void *val, unsigned int bytes,
4126                                       struct kvm_vcpu *vcpu, u32 access,
4127                                       struct x86_exception *exception)
4128 {
4129         void *data = val;
4130         int r = X86EMUL_CONTINUE;
4131
4132         while (bytes) {
4133                 gpa_t gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, addr, access,
4134                                                             exception);
4135                 unsigned offset = addr & (PAGE_SIZE-1);
4136                 unsigned toread = min(bytes, (unsigned)PAGE_SIZE - offset);
4137                 int ret;
4138
4139                 if (gpa == UNMAPPED_GVA)
4140                         return X86EMUL_PROPAGATE_FAULT;
4141                 ret = kvm_vcpu_read_guest_page(vcpu, gpa >> PAGE_SHIFT, data,
4142                                                offset, toread);
4143                 if (ret < 0) {
4144                         r = X86EMUL_IO_NEEDED;
4145                         goto out;
4146                 }
4147
4148                 bytes -= toread;
4149                 data += toread;
4150                 addr += toread;
4151         }
4152 out:
4153         return r;
4154 }
4155
4156 /* used for instruction fetching */
4157 static int kvm_fetch_guest_virt(struct x86_emulate_ctxt *ctxt,
4158                                 gva_t addr, void *val, unsigned int bytes,
4159                                 struct x86_exception *exception)
4160 {
4161         struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
4162         u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
4163         unsigned offset;
4164         int ret;
4165
4166         /* Inline kvm_read_guest_virt_helper for speed.  */
4167         gpa_t gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, addr, access|PFERR_FETCH_MASK,
4168                                                     exception);
4169         if (unlikely(gpa == UNMAPPED_GVA))
4170                 return X86EMUL_PROPAGATE_FAULT;
4171
4172         offset = addr & (PAGE_SIZE-1);
4173         if (WARN_ON(offset + bytes > PAGE_SIZE))
4174                 bytes = (unsigned)PAGE_SIZE - offset;
4175         ret = kvm_vcpu_read_guest_page(vcpu, gpa >> PAGE_SHIFT, val,
4176                                        offset, bytes);
4177         if (unlikely(ret < 0))
4178                 return X86EMUL_IO_NEEDED;
4179
4180         return X86EMUL_CONTINUE;
4181 }
4182
4183 int kvm_read_guest_virt(struct x86_emulate_ctxt *ctxt,
4184                                gva_t addr, void *val, unsigned int bytes,
4185                                struct x86_exception *exception)
4186 {
4187         struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
4188         u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
4189
4190         return kvm_read_guest_virt_helper(addr, val, bytes, vcpu, access,
4191                                           exception);
4192 }
4193 EXPORT_SYMBOL_GPL(kvm_read_guest_virt);
4194
4195 static int kvm_read_guest_virt_system(struct x86_emulate_ctxt *ctxt,
4196                                       gva_t addr, void *val, unsigned int bytes,
4197                                       struct x86_exception *exception)
4198 {
4199         struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
4200         return kvm_read_guest_virt_helper(addr, val, bytes, vcpu, 0, exception);
4201 }
4202
4203 static int kvm_read_guest_phys_system(struct x86_emulate_ctxt *ctxt,
4204                 unsigned long addr, void *val, unsigned int bytes)
4205 {
4206         struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
4207         int r = kvm_vcpu_read_guest(vcpu, addr, val, bytes);
4208
4209         return r < 0 ? X86EMUL_IO_NEEDED : X86EMUL_CONTINUE;
4210 }
4211
4212 int kvm_write_guest_virt_system(struct x86_emulate_ctxt *ctxt,
4213                                        gva_t addr, void *val,
4214                                        unsigned int bytes,
4215                                        struct x86_exception *exception)
4216 {
4217         struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
4218         void *data = val;
4219         int r = X86EMUL_CONTINUE;
4220
4221         while (bytes) {
4222                 gpa_t gpa =  vcpu->arch.walk_mmu->gva_to_gpa(vcpu, addr,
4223                                                              PFERR_WRITE_MASK,
4224                                                              exception);
4225                 unsigned offset = addr & (PAGE_SIZE-1);
4226                 unsigned towrite = min(bytes, (unsigned)PAGE_SIZE - offset);
4227                 int ret;
4228
4229                 if (gpa == UNMAPPED_GVA)
4230                         return X86EMUL_PROPAGATE_FAULT;
4231                 ret = kvm_vcpu_write_guest(vcpu, gpa, data, towrite);
4232                 if (ret < 0) {
4233                         r = X86EMUL_IO_NEEDED;
4234                         goto out;
4235                 }
4236
4237                 bytes -= towrite;
4238                 data += towrite;
4239                 addr += towrite;
4240         }
4241 out:
4242         return r;
4243 }
4244 EXPORT_SYMBOL_GPL(kvm_write_guest_virt_system);
4245
4246 static int vcpu_mmio_gva_to_gpa(struct kvm_vcpu *vcpu, unsigned long gva,
4247                                 gpa_t *gpa, struct x86_exception *exception,
4248                                 bool write)
4249 {
4250         u32 access = ((kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0)
4251                 | (write ? PFERR_WRITE_MASK : 0);
4252
4253         if (vcpu_match_mmio_gva(vcpu, gva)
4254             && !permission_fault(vcpu, vcpu->arch.walk_mmu,
4255                                  vcpu->arch.access, access)) {
4256                 *gpa = vcpu->arch.mmio_gfn << PAGE_SHIFT |
4257                                         (gva & (PAGE_SIZE - 1));
4258                 trace_vcpu_match_mmio(gva, *gpa, write, false);
4259                 return 1;
4260         }
4261
4262         *gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
4263
4264         if (*gpa == UNMAPPED_GVA)
4265                 return -1;
4266
4267         /* For APIC access vmexit */
4268         if ((*gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
4269                 return 1;
4270
4271         if (vcpu_match_mmio_gpa(vcpu, *gpa)) {
4272                 trace_vcpu_match_mmio(gva, *gpa, write, true);
4273                 return 1;
4274         }
4275
4276         return 0;
4277 }
4278
4279 int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
4280                         const void *val, int bytes)
4281 {
4282         int ret;
4283
4284         ret = kvm_vcpu_write_guest(vcpu, gpa, val, bytes);
4285         if (ret < 0)
4286                 return 0;
4287         kvm_mmu_pte_write(vcpu, gpa, val, bytes);
4288         return 1;
4289 }
4290
4291 struct read_write_emulator_ops {
4292         int (*read_write_prepare)(struct kvm_vcpu *vcpu, void *val,
4293                                   int bytes);
4294         int (*read_write_emulate)(struct kvm_vcpu *vcpu, gpa_t gpa,
4295                                   void *val, int bytes);
4296         int (*read_write_mmio)(struct kvm_vcpu *vcpu, gpa_t gpa,
4297                                int bytes, void *val);
4298         int (*read_write_exit_mmio)(struct kvm_vcpu *vcpu, gpa_t gpa,
4299                                     void *val, int bytes);
4300         bool write;
4301 };
4302
4303 static int read_prepare(struct kvm_vcpu *vcpu, void *val, int bytes)
4304 {
4305         if (vcpu->mmio_read_completed) {
4306                 trace_kvm_mmio(KVM_TRACE_MMIO_READ, bytes,
4307                                vcpu->mmio_fragments[0].gpa, *(u64 *)val);
4308                 vcpu->mmio_read_completed = 0;
4309                 return 1;
4310         }
4311
4312         return 0;
4313 }
4314
4315 static int read_emulate(struct kvm_vcpu *vcpu, gpa_t gpa,
4316                         void *val, int bytes)
4317 {
4318         return !kvm_vcpu_read_guest(vcpu, gpa, val, bytes);
4319 }
4320
4321 static int write_emulate(struct kvm_vcpu *vcpu, gpa_t gpa,
4322                          void *val, int bytes)
4323 {
4324         return emulator_write_phys(vcpu, gpa, val, bytes);
4325 }
4326
4327 static int write_mmio(struct kvm_vcpu *vcpu, gpa_t gpa, int bytes, void *val)
4328 {
4329         trace_kvm_mmio(KVM_TRACE_MMIO_WRITE, bytes, gpa, *(u64 *)val);
4330         return vcpu_mmio_write(vcpu, gpa, bytes, val);
4331 }
4332
4333 static int read_exit_mmio(struct kvm_vcpu *vcpu, gpa_t gpa,
4334                           void *val, int bytes)
4335 {
4336         trace_kvm_mmio(KVM_TRACE_MMIO_READ_UNSATISFIED, bytes, gpa, 0);
4337         return X86EMUL_IO_NEEDED;
4338 }
4339
4340 static int write_exit_mmio(struct kvm_vcpu *vcpu, gpa_t gpa,
4341                            void *val, int bytes)
4342 {
4343         struct kvm_mmio_fragment *frag = &vcpu->mmio_fragments[0];
4344
4345         memcpy(vcpu->run->mmio.data, frag->data, min(8u, frag->len));
4346         return X86EMUL_CONTINUE;
4347 }
4348
4349 static const struct read_write_emulator_ops read_emultor = {
4350         .read_write_prepare = read_prepare,
4351         .read_write_emulate = read_emulate,
4352         .read_write_mmio = vcpu_mmio_read,
4353         .read_write_exit_mmio = read_exit_mmio,
4354 };
4355
4356 static const struct read_write_emulator_ops write_emultor = {
4357         .read_write_emulate = write_emulate,
4358         .read_write_mmio = write_mmio,
4359         .read_write_exit_mmio = write_exit_mmio,
4360         .write = true,
4361 };
4362
4363 static int emulator_read_write_onepage(unsigned long addr, void *val,
4364                                        unsigned int bytes,
4365                                        struct x86_exception *exception,
4366                                        struct kvm_vcpu *vcpu,
4367                                        const struct read_write_emulator_ops *ops)
4368 {
4369         gpa_t gpa;
4370         int handled, ret;
4371         bool write = ops->write;
4372         struct kvm_mmio_fragment *frag;
4373
4374         ret = vcpu_mmio_gva_to_gpa(vcpu, addr, &gpa, exception, write);
4375
4376         if (ret < 0)
4377                 return X86EMUL_PROPAGATE_FAULT;
4378
4379         /* For APIC access vmexit */
4380         if (ret)
4381                 goto mmio;
4382
4383         if (ops->read_write_emulate(vcpu, gpa, val, bytes))
4384                 return X86EMUL_CONTINUE;
4385
4386 mmio:
4387         /*
4388          * Is this MMIO handled locally?
4389          */
4390         handled = ops->read_write_mmio(vcpu, gpa, bytes, val);
4391         if (handled == bytes)
4392                 return X86EMUL_CONTINUE;
4393
4394         gpa += handled;
4395         bytes -= handled;
4396         val += handled;
4397
4398         WARN_ON(vcpu->mmio_nr_fragments >= KVM_MAX_MMIO_FRAGMENTS);
4399         frag = &vcpu->mmio_fragments[vcpu->mmio_nr_fragments++];
4400         frag->gpa = gpa;
4401         frag->data = val;
4402         frag->len = bytes;
4403         return X86EMUL_CONTINUE;
4404 }
4405
4406 static int emulator_read_write(struct x86_emulate_ctxt *ctxt,
4407                         unsigned long addr,
4408                         void *val, unsigned int bytes,
4409                         struct x86_exception *exception,
4410                         const struct read_write_emulator_ops *ops)
4411 {
4412         struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
4413         gpa_t gpa;
4414         int rc;
4415
4416         if (ops->read_write_prepare &&
4417                   ops->read_write_prepare(vcpu, val, bytes))
4418                 return X86EMUL_CONTINUE;
4419
4420         vcpu->mmio_nr_fragments = 0;
4421
4422         /* Crossing a page boundary? */
4423         if (((addr + bytes - 1) ^ addr) & PAGE_MASK) {
4424                 int now;
4425
4426                 now = -addr & ~PAGE_MASK;
4427                 rc = emulator_read_write_onepage(addr, val, now, exception,
4428                                                  vcpu, ops);
4429
4430                 if (rc != X86EMUL_CONTINUE)
4431                         return rc;
4432                 addr += now;
4433                 if (ctxt->mode != X86EMUL_MODE_PROT64)
4434                         addr = (u32)addr;
4435                 val += now;
4436                 bytes -= now;
4437         }
4438
4439         rc = emulator_read_write_onepage(addr, val, bytes, exception,
4440                                          vcpu, ops);
4441         if (rc != X86EMUL_CONTINUE)
4442                 return rc;
4443
4444         if (!vcpu->mmio_nr_fragments)
4445                 return rc;
4446
4447         gpa = vcpu->mmio_fragments[0].gpa;
4448
4449         vcpu->mmio_needed = 1;
4450         vcpu->mmio_cur_fragment = 0;
4451
4452         vcpu->run->mmio.len = min(8u, vcpu->mmio_fragments[0].len);
4453         vcpu->run->mmio.is_write = vcpu->mmio_is_write = ops->write;
4454         vcpu->run->exit_reason = KVM_EXIT_MMIO;
4455         vcpu->run->mmio.phys_addr = gpa;
4456
4457         return ops->read_write_exit_mmio(vcpu, gpa, val, bytes);
4458 }
4459
4460 static int emulator_read_emulated(struct x86_emulate_ctxt *ctxt,
4461                                   unsigned long addr,
4462                                   void *val,
4463                                   unsigned int bytes,
4464                                   struct x86_exception *exception)
4465 {
4466         return emulator_read_write(ctxt, addr, val, bytes,
4467                                    exception, &read_emultor);
4468 }
4469
4470 static int emulator_write_emulated(struct x86_emulate_ctxt *ctxt,
4471                             unsigned long addr,
4472                             const void *val,
4473                             unsigned int bytes,
4474                             struct x86_exception *exception)
4475 {
4476         return emulator_read_write(ctxt, addr, (void *)val, bytes,
4477                                    exception, &write_emultor);
4478 }
4479
4480 #define CMPXCHG_TYPE(t, ptr, old, new) \
4481         (cmpxchg((t *)(ptr), *(t *)(old), *(t *)(new)) == *(t *)(old))
4482
4483 #ifdef CONFIG_X86_64
4484 #  define CMPXCHG64(ptr, old, new) CMPXCHG_TYPE(u64, ptr, old, new)
4485 #else
4486 #  define CMPXCHG64(ptr, old, new) \
4487         (cmpxchg64((u64 *)(ptr), *(u64 *)(old), *(u64 *)(new)) == *(u64 *)(old))
4488 #endif
4489
4490 static int emulator_cmpxchg_emulated(struct x86_emulate_ctxt *ctxt,
4491                                      unsigned long addr,
4492                                      const void *old,
4493                                      const void *new,
4494                                      unsigned int bytes,
4495                                      struct x86_exception *exception)
4496 {
4497         struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
4498         gpa_t gpa;
4499         struct page *page;
4500         char *kaddr;
4501         bool exchanged;
4502
4503         /* guests cmpxchg8b have to be emulated atomically */
4504         if (bytes > 8 || (bytes & (bytes - 1)))
4505                 goto emul_write;
4506
4507         gpa = kvm_mmu_gva_to_gpa_write(vcpu, addr, NULL);
4508
4509         if (gpa == UNMAPPED_GVA ||
4510             (gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
4511                 goto emul_write;
4512
4513         if (((gpa + bytes - 1) & PAGE_MASK) != (gpa & PAGE_MASK))
4514                 goto emul_write;
4515
4516         page = kvm_vcpu_gfn_to_page(vcpu, gpa >> PAGE_SHIFT);
4517         if (is_error_page(page))
4518                 goto emul_write;
4519
4520         kaddr = kmap_atomic(page);
4521         kaddr += offset_in_page(gpa);
4522         switch (bytes) {
4523         case 1:
4524                 exchanged = CMPXCHG_TYPE(u8, kaddr, old, new);
4525                 break;
4526         case 2:
4527                 exchanged = CMPXCHG_TYPE(u16, kaddr, old, new);
4528                 break;
4529         case 4:
4530                 exchanged = CMPXCHG_TYPE(u32, kaddr, old, new);
4531                 break;
4532         case 8:
4533                 exchanged = CMPXCHG64(kaddr, old, new);
4534                 break;
4535         default:
4536                 BUG();
4537         }
4538         kunmap_atomic(kaddr);
4539         kvm_release_page_dirty(page);
4540
4541         if (!exchanged)
4542                 return X86EMUL_CMPXCHG_FAILED;
4543
4544         kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
4545         kvm_mmu_pte_write(vcpu, gpa, new, bytes);
4546
4547         return X86EMUL_CONTINUE;
4548
4549 emul_write:
4550         printk_once(KERN_WARNING "kvm: emulating exchange as write\n");
4551
4552         return emulator_write_emulated(ctxt, addr, new, bytes, exception);
4553 }
4554
4555 static int kernel_pio(struct kvm_vcpu *vcpu, void *pd)
4556 {
4557         /* TODO: String I/O for in kernel device */
4558         int r;
4559
4560         if (vcpu->arch.pio.in)
4561                 r = kvm_io_bus_read(vcpu, KVM_PIO_BUS, vcpu->arch.pio.port,
4562                                     vcpu->arch.pio.size, pd);
4563         else
4564                 r = kvm_io_bus_write(vcpu, KVM_PIO_BUS,
4565                                      vcpu->arch.pio.port, vcpu->arch.pio.size,
4566                                      pd);
4567         return r;
4568 }
4569
4570 static int emulator_pio_in_out(struct kvm_vcpu *vcpu, int size,
4571                                unsigned short port, void *val,
4572                                unsigned int count, bool in)
4573 {
4574         vcpu->arch.pio.port = port;
4575         vcpu->arch.pio.in = in;
4576         vcpu->arch.pio.count  = count;
4577         vcpu->arch.pio.size = size;
4578
4579         if (!kernel_pio(vcpu, vcpu->arch.pio_data)) {
4580                 vcpu->arch.pio.count = 0;
4581                 return 1;
4582         }
4583
4584         vcpu->run->exit_reason = KVM_EXIT_IO;
4585         vcpu->run->io.direction = in ? KVM_EXIT_IO_IN : KVM_EXIT_IO_OUT;
4586         vcpu->run->io.size = size;
4587         vcpu->run->io.data_offset = KVM_PIO_PAGE_OFFSET * PAGE_SIZE;
4588         vcpu->run->io.count = count;
4589         vcpu->run->io.port = port;
4590
4591         return 0;
4592 }
4593
4594 static int emulator_pio_in_emulated(struct x86_emulate_ctxt *ctxt,
4595                                     int size, unsigned short port, void *val,
4596                                     unsigned int count)
4597 {
4598         struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
4599         int ret;
4600
4601         if (vcpu->arch.pio.count)
4602                 goto data_avail;
4603
4604         ret = emulator_pio_in_out(vcpu, size, port, val, count, true);
4605         if (ret) {
4606 data_avail:
4607                 memcpy(val, vcpu->arch.pio_data, size * count);
4608                 trace_kvm_pio(KVM_PIO_IN, port, size, count, vcpu->arch.pio_data);
4609                 vcpu->arch.pio.count = 0;
4610                 return 1;
4611         }
4612
4613         return 0;
4614 }
4615
4616 static int emulator_pio_out_emulated(struct x86_emulate_ctxt *ctxt,
4617                                      int size, unsigned short port,
4618                                      const void *val, unsigned int count)
4619 {
4620         struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
4621
4622         memcpy(vcpu->arch.pio_data, val, size * count);
4623         trace_kvm_pio(KVM_PIO_OUT, port, size, count, vcpu->arch.pio_data);
4624         return emulator_pio_in_out(vcpu, size, port, (void *)val, count, false);
4625 }
4626
4627 static unsigned long get_segment_base(struct kvm_vcpu *vcpu, int seg)
4628 {
4629         return kvm_x86_ops->get_segment_base(vcpu, seg);
4630 }
4631
4632 static void emulator_invlpg(struct x86_emulate_ctxt *ctxt, ulong address)
4633 {
4634         kvm_mmu_invlpg(emul_to_vcpu(ctxt), address);
4635 }
4636
4637 int kvm_emulate_wbinvd_noskip(struct kvm_vcpu *vcpu)
4638 {
4639         if (!need_emulate_wbinvd(vcpu))
4640                 return X86EMUL_CONTINUE;
4641
4642         if (kvm_x86_ops->has_wbinvd_exit()) {
4643                 int cpu = get_cpu();
4644
4645                 cpumask_set_cpu(cpu, vcpu->arch.wbinvd_dirty_mask);
4646                 smp_call_function_many(vcpu->arch.wbinvd_dirty_mask,
4647                                 wbinvd_ipi, NULL, 1);
4648                 put_cpu();
4649                 cpumask_clear(vcpu->arch.wbinvd_dirty_mask);
4650         } else
4651                 wbinvd();
4652         return X86EMUL_CONTINUE;
4653 }
4654
4655 int kvm_emulate_wbinvd(struct kvm_vcpu *vcpu)
4656 {
4657         kvm_x86_ops->skip_emulated_instruction(vcpu);
4658         return kvm_emulate_wbinvd_noskip(vcpu);
4659 }
4660 EXPORT_SYMBOL_GPL(kvm_emulate_wbinvd);
4661
4662
4663
4664 static void emulator_wbinvd(struct x86_emulate_ctxt *ctxt)
4665 {
4666         kvm_emulate_wbinvd_noskip(emul_to_vcpu(ctxt));
4667 }
4668
4669 static int emulator_get_dr(struct x86_emulate_ctxt *ctxt, int dr,
4670                            unsigned long *dest)
4671 {
4672         return kvm_get_dr(emul_to_vcpu(ctxt), dr, dest);
4673 }
4674
4675 static int emulator_set_dr(struct x86_emulate_ctxt *ctxt, int dr,
4676                            unsigned long value)
4677 {
4678
4679         return __kvm_set_dr(emul_to_vcpu(ctxt), dr, value);
4680 }
4681
4682 static u64 mk_cr_64(u64 curr_cr, u32 new_val)
4683 {
4684         return (curr_cr & ~((1ULL << 32) - 1)) | new_val;
4685 }
4686
4687 static unsigned long emulator_get_cr(struct x86_emulate_ctxt *ctxt, int cr)
4688 {
4689         struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
4690         unsigned long value;
4691
4692         switch (cr) {
4693         case 0:
4694                 value = kvm_read_cr0(vcpu);
4695                 break;
4696         case 2:
4697                 value = vcpu->arch.cr2;
4698                 break;
4699         case 3:
4700                 value = kvm_read_cr3(vcpu);
4701                 break;
4702         case 4:
4703                 value = kvm_read_cr4(vcpu);
4704                 break;
4705         case 8:
4706                 value = kvm_get_cr8(vcpu);
4707                 break;
4708         default:
4709                 kvm_err("%s: unexpected cr %u\n", __func__, cr);
4710                 return 0;
4711         }
4712
4713         return value;
4714 }
4715
4716 static int emulator_set_cr(struct x86_emulate_ctxt *ctxt, int cr, ulong val)
4717 {
4718         struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
4719         int res = 0;
4720
4721         switch (cr) {
4722         case 0:
4723                 res = kvm_set_cr0(vcpu, mk_cr_64(kvm_read_cr0(vcpu), val));
4724                 break;
4725         case 2:
4726                 vcpu->arch.cr2 = val;
4727                 break;
4728         case 3:
4729                 res = kvm_set_cr3(vcpu, val);
4730                 break;
4731         case 4:
4732                 res = kvm_set_cr4(vcpu, mk_cr_64(kvm_read_cr4(vcpu), val));
4733                 break;
4734         case 8:
4735                 res = kvm_set_cr8(vcpu, val);
4736                 break;
4737         default:
4738                 kvm_err("%s: unexpected cr %u\n", __func__, cr);
4739                 res = -1;
4740         }
4741
4742         return res;
4743 }
4744
4745 static int emulator_get_cpl(struct x86_emulate_ctxt *ctxt)
4746 {
4747         return kvm_x86_ops->get_cpl(emul_to_vcpu(ctxt));
4748 }
4749
4750 static void emulator_get_gdt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
4751 {
4752         kvm_x86_ops->get_gdt(emul_to_vcpu(ctxt), dt);
4753 }
4754
4755 static void emulator_get_idt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
4756 {
4757         kvm_x86_ops->get_idt(emul_to_vcpu(ctxt), dt);
4758 }
4759
4760 static void emulator_set_gdt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
4761 {
4762         kvm_x86_ops->set_gdt(emul_to_vcpu(ctxt), dt);
4763 }
4764
4765 static void emulator_set_idt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
4766 {
4767         kvm_x86_ops->set_idt(emul_to_vcpu(ctxt), dt);
4768 }
4769
4770 static unsigned long emulator_get_cached_segment_base(
4771         struct x86_emulate_ctxt *ctxt, int seg)
4772 {
4773         return get_segment_base(emul_to_vcpu(ctxt), seg);
4774 }
4775
4776 static bool emulator_get_segment(struct x86_emulate_ctxt *ctxt, u16 *selector,
4777                                  struct desc_struct *desc, u32 *base3,
4778                                  int seg)
4779 {
4780         struct kvm_segment var;
4781
4782         kvm_get_segment(emul_to_vcpu(ctxt), &var, seg);
4783         *selector = var.selector;
4784
4785         if (var.unusable) {
4786                 memset(desc, 0, sizeof(*desc));
4787                 return false;
4788         }
4789
4790         if (var.g)
4791                 var.limit >>= 12;
4792         set_desc_limit(desc, var.limit);
4793         set_desc_base(desc, (unsigned long)var.base);
4794 #ifdef CONFIG_X86_64
4795         if (base3)
4796                 *base3 = var.base >> 32;
4797 #endif
4798         desc->type = var.type;
4799         desc->s = var.s;
4800         desc->dpl = var.dpl;
4801         desc->p = var.present;
4802         desc->avl = var.avl;
4803         desc->l = var.l;
4804         desc->d = var.db;
4805         desc->g = var.g;
4806
4807         return true;
4808 }
4809
4810 static void emulator_set_segment(struct x86_emulate_ctxt *ctxt, u16 selector,
4811                                  struct desc_struct *desc, u32 base3,
4812                                  int seg)
4813 {
4814         struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
4815         struct kvm_segment var;
4816
4817         var.selector = selector;
4818         var.base = get_desc_base(desc);
4819 #ifdef CONFIG_X86_64
4820         var.base |= ((u64)base3) << 32;
4821 #endif
4822         var.limit = get_desc_limit(desc);
4823         if (desc->g)
4824                 var.limit = (var.limit << 12) | 0xfff;
4825         var.type = desc->type;
4826         var.dpl = desc->dpl;
4827         var.db = desc->d;
4828         var.s = desc->s;
4829         var.l = desc->l;
4830         var.g = desc->g;
4831         var.avl = desc->avl;
4832         var.present = desc->p;
4833         var.unusable = !var.present;
4834         var.padding = 0;
4835
4836         kvm_set_segment(vcpu, &var, seg);
4837         return;
4838 }
4839
4840 static int emulator_get_msr(struct x86_emulate_ctxt *ctxt,
4841                             u32 msr_index, u64 *pdata)
4842 {
4843         struct msr_data msr;
4844         int r;
4845
4846         msr.index = msr_index;
4847         msr.host_initiated = false;
4848         r = kvm_get_msr(emul_to_vcpu(ctxt), &msr);
4849         if (r)
4850                 return r;
4851
4852         *pdata = msr.data;
4853         return 0;
4854 }
4855
4856 static int emulator_set_msr(struct x86_emulate_ctxt *ctxt,
4857                             u32 msr_index, u64 data)
4858 {
4859         struct msr_data msr;
4860
4861         msr.data = data;
4862         msr.index = msr_index;
4863         msr.host_initiated = false;
4864         return kvm_set_msr(emul_to_vcpu(ctxt), &msr);
4865 }
4866
4867 static u64 emulator_get_smbase(struct x86_emulate_ctxt *ctxt)
4868 {
4869         struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
4870
4871         return vcpu->arch.smbase;
4872 }
4873
4874 static void emulator_set_smbase(struct x86_emulate_ctxt *ctxt, u64 smbase)
4875 {
4876         struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
4877
4878         vcpu->arch.smbase = smbase;
4879 }
4880
4881 static int emulator_check_pmc(struct x86_emulate_ctxt *ctxt,
4882                               u32 pmc)
4883 {
4884         return kvm_pmu_is_valid_msr_idx(emul_to_vcpu(ctxt), pmc);
4885 }
4886
4887 static int emulator_read_pmc(struct x86_emulate_ctxt *ctxt,
4888                              u32 pmc, u64 *pdata)
4889 {
4890         return kvm_pmu_rdpmc(emul_to_vcpu(ctxt), pmc, pdata);
4891 }
4892
4893 static void emulator_halt(struct x86_emulate_ctxt *ctxt)
4894 {
4895         emul_to_vcpu(ctxt)->arch.halt_request = 1;
4896 }
4897
4898 static void emulator_get_fpu(struct x86_emulate_ctxt *ctxt)
4899 {
4900         preempt_disable();
4901         kvm_load_guest_fpu(emul_to_vcpu(ctxt));
4902         /*
4903          * CR0.TS may reference the host fpu state, not the guest fpu state,
4904          * so it may be clear at this point.
4905          */
4906         clts();
4907 }
4908
4909 static void emulator_put_fpu(struct x86_emulate_ctxt *ctxt)
4910 {
4911         preempt_enable();
4912 }
4913
4914 static int emulator_intercept(struct x86_emulate_ctxt *ctxt,
4915                               struct x86_instruction_info *info,
4916                               enum x86_intercept_stage stage)
4917 {
4918         return kvm_x86_ops->check_intercept(emul_to_vcpu(ctxt), info, stage);
4919 }
4920
4921 static void emulator_get_cpuid(struct x86_emulate_ctxt *ctxt,
4922                                u32 *eax, u32 *ebx, u32 *ecx, u32 *edx)
4923 {
4924         kvm_cpuid(emul_to_vcpu(ctxt), eax, ebx, ecx, edx);
4925 }
4926
4927 static ulong emulator_read_gpr(struct x86_emulate_ctxt *ctxt, unsigned reg)
4928 {
4929         return kvm_register_read(emul_to_vcpu(ctxt), reg);
4930 }
4931
4932 static void emulator_write_gpr(struct x86_emulate_ctxt *ctxt, unsigned reg, ulong val)
4933 {
4934         kvm_register_write(emul_to_vcpu(ctxt), reg, val);
4935 }
4936
4937 static void emulator_set_nmi_mask(struct x86_emulate_ctxt *ctxt, bool masked)
4938 {
4939         kvm_x86_ops->set_nmi_mask(emul_to_vcpu(ctxt), masked);
4940 }
4941
4942 static const struct x86_emulate_ops emulate_ops = {
4943         .read_gpr            = emulator_read_gpr,
4944         .write_gpr           = emulator_write_gpr,
4945         .read_std            = kvm_read_guest_virt_system,
4946         .write_std           = kvm_write_guest_virt_system,
4947         .read_phys           = kvm_read_guest_phys_system,
4948         .fetch               = kvm_fetch_guest_virt,
4949         .read_emulated       = emulator_read_emulated,
4950         .write_emulated      = emulator_write_emulated,
4951         .cmpxchg_emulated    = emulator_cmpxchg_emulated,
4952         .invlpg              = emulator_invlpg,
4953         .pio_in_emulated     = emulator_pio_in_emulated,
4954         .pio_out_emulated    = emulator_pio_out_emulated,
4955         .get_segment         = emulator_get_segment,
4956         .set_segment         = emulator_set_segment,
4957         .get_cached_segment_base = emulator_get_cached_segment_base,
4958         .get_gdt             = emulator_get_gdt,
4959         .get_idt             = emulator_get_idt,
4960         .set_gdt             = emulator_set_gdt,
4961         .set_idt             = emulator_set_idt,
4962         .get_cr              = emulator_get_cr,
4963         .set_cr              = emulator_set_cr,
4964         .cpl                 = emulator_get_cpl,
4965         .get_dr              = emulator_get_dr,
4966         .set_dr              = emulator_set_dr,
4967         .get_smbase          = emulator_get_smbase,
4968         .set_smbase          = emulator_set_smbase,
4969         .set_msr             = emulator_set_msr,
4970         .get_msr             = emulator_get_msr,
4971         .check_pmc           = emulator_check_pmc,
4972         .read_pmc            = emulator_read_pmc,
4973         .halt                = emulator_halt,
4974         .wbinvd              = emulator_wbinvd,
4975         .fix_hypercall       = emulator_fix_hypercall,
4976         .get_fpu             = emulator_get_fpu,
4977         .put_fpu             = emulator_put_fpu,
4978         .intercept           = emulator_intercept,
4979         .get_cpuid           = emulator_get_cpuid,
4980         .set_nmi_mask        = emulator_set_nmi_mask,
4981 };
4982
4983 static void toggle_interruptibility(struct kvm_vcpu *vcpu, u32 mask)
4984 {
4985         u32 int_shadow = kvm_x86_ops->get_interrupt_shadow(vcpu);
4986         /*
4987          * an sti; sti; sequence only disable interrupts for the first
4988          * instruction. So, if the last instruction, be it emulated or
4989          * not, left the system with the INT_STI flag enabled, it
4990          * means that the last instruction is an sti. We should not
4991          * leave the flag on in this case. The same goes for mov ss
4992          */
4993         if (int_shadow & mask)
4994                 mask = 0;
4995         if (unlikely(int_shadow || mask)) {
4996                 kvm_x86_ops->set_interrupt_shadow(vcpu, mask);
4997                 if (!mask)
4998                         kvm_make_request(KVM_REQ_EVENT, vcpu);
4999         }
5000 }
5001
5002 static bool inject_emulated_exception(struct kvm_vcpu *vcpu)
5003 {
5004         struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
5005         if (ctxt->exception.vector == PF_VECTOR)
5006                 return kvm_propagate_fault(vcpu, &ctxt->exception);
5007
5008         if (ctxt->exception.error_code_valid)
5009                 kvm_queue_exception_e(vcpu, ctxt->exception.vector,
5010                                       ctxt->exception.error_code);
5011         else
5012                 kvm_queue_exception(vcpu, ctxt->exception.vector);
5013         return false;
5014 }
5015
5016 static void init_emulate_ctxt(struct kvm_vcpu *vcpu)
5017 {
5018         struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
5019         int cs_db, cs_l;
5020
5021         kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
5022
5023         ctxt->eflags = kvm_get_rflags(vcpu);
5024         ctxt->eip = kvm_rip_read(vcpu);
5025         ctxt->mode = (!is_protmode(vcpu))               ? X86EMUL_MODE_REAL :
5026                      (ctxt->eflags & X86_EFLAGS_VM)     ? X86EMUL_MODE_VM86 :
5027                      (cs_l && is_long_mode(vcpu))       ? X86EMUL_MODE_PROT64 :
5028                      cs_db                              ? X86EMUL_MODE_PROT32 :
5029                                                           X86EMUL_MODE_PROT16;
5030         BUILD_BUG_ON(HF_GUEST_MASK != X86EMUL_GUEST_MASK);
5031         BUILD_BUG_ON(HF_SMM_MASK != X86EMUL_SMM_MASK);
5032         BUILD_BUG_ON(HF_SMM_INSIDE_NMI_MASK != X86EMUL_SMM_INSIDE_NMI_MASK);
5033         ctxt->emul_flags = vcpu->arch.hflags;
5034
5035         init_decode_cache(ctxt);
5036         vcpu->arch.emulate_regs_need_sync_from_vcpu = false;
5037 }
5038
5039 int kvm_inject_realmode_interrupt(struct kvm_vcpu *vcpu, int irq, int inc_eip)
5040 {
5041         struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
5042         int ret;
5043
5044         init_emulate_ctxt(vcpu);
5045
5046         ctxt->op_bytes = 2;
5047         ctxt->ad_bytes = 2;
5048         ctxt->_eip = ctxt->eip + inc_eip;
5049         ret = emulate_int_real(ctxt, irq);
5050
5051         if (ret != X86EMUL_CONTINUE)
5052                 return EMULATE_FAIL;
5053
5054         ctxt->eip = ctxt->_eip;
5055         kvm_rip_write(vcpu, ctxt->eip);
5056         kvm_set_rflags(vcpu, ctxt->eflags);
5057
5058         if (irq == NMI_VECTOR)
5059                 vcpu->arch.nmi_pending = 0;
5060         else
5061                 vcpu->arch.interrupt.pending = false;
5062
5063         return EMULATE_DONE;
5064 }
5065 EXPORT_SYMBOL_GPL(kvm_inject_realmode_interrupt);
5066
5067 static int handle_emulation_failure(struct kvm_vcpu *vcpu)
5068 {
5069         int r = EMULATE_DONE;
5070
5071         ++vcpu->stat.insn_emulation_fail;
5072         trace_kvm_emulate_insn_failed(vcpu);
5073         if (!is_guest_mode(vcpu) && kvm_x86_ops->get_cpl(vcpu) == 0) {
5074                 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5075                 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5076                 vcpu->run->internal.ndata = 0;
5077                 r = EMULATE_FAIL;
5078         }
5079         kvm_queue_exception(vcpu, UD_VECTOR);
5080
5081         return r;
5082 }
5083
5084 static bool reexecute_instruction(struct kvm_vcpu *vcpu, gva_t cr2,
5085                                   bool write_fault_to_shadow_pgtable,
5086                                   int emulation_type)
5087 {
5088         gpa_t gpa = cr2;
5089         pfn_t pfn;
5090
5091         if (emulation_type & EMULTYPE_NO_REEXECUTE)
5092                 return false;
5093
5094         if (!vcpu->arch.mmu.direct_map) {
5095                 /*
5096                  * Write permission should be allowed since only
5097                  * write access need to be emulated.
5098                  */
5099                 gpa = kvm_mmu_gva_to_gpa_write(vcpu, cr2, NULL);
5100
5101                 /*
5102                  * If the mapping is invalid in guest, let cpu retry
5103                  * it to generate fault.
5104                  */
5105                 if (gpa == UNMAPPED_GVA)
5106                         return true;
5107         }
5108
5109         /*
5110          * Do not retry the unhandleable instruction if it faults on the
5111          * readonly host memory, otherwise it will goto a infinite loop:
5112          * retry instruction -> write #PF -> emulation fail -> retry
5113          * instruction -> ...
5114          */
5115         pfn = gfn_to_pfn(vcpu->kvm, gpa_to_gfn(gpa));
5116
5117         /*
5118          * If the instruction failed on the error pfn, it can not be fixed,
5119          * report the error to userspace.
5120          */
5121         if (is_error_noslot_pfn(pfn))
5122                 return false;
5123
5124         kvm_release_pfn_clean(pfn);
5125
5126         /* The instructions are well-emulated on direct mmu. */
5127         if (vcpu->arch.mmu.direct_map) {
5128                 unsigned int indirect_shadow_pages;
5129
5130                 spin_lock(&vcpu->kvm->mmu_lock);
5131                 indirect_shadow_pages = vcpu->kvm->arch.indirect_shadow_pages;
5132                 spin_unlock(&vcpu->kvm->mmu_lock);
5133
5134                 if (indirect_shadow_pages)
5135                         kvm_mmu_unprotect_page(vcpu->kvm, gpa_to_gfn(gpa));
5136
5137                 return true;
5138         }
5139
5140         /*
5141          * if emulation was due to access to shadowed page table
5142          * and it failed try to unshadow page and re-enter the
5143          * guest to let CPU execute the instruction.
5144          */
5145         kvm_mmu_unprotect_page(vcpu->kvm, gpa_to_gfn(gpa));
5146
5147         /*
5148          * If the access faults on its page table, it can not
5149          * be fixed by unprotecting shadow page and it should
5150          * be reported to userspace.
5151          */
5152         return !write_fault_to_shadow_pgtable;
5153 }
5154
5155 static bool retry_instruction(struct x86_emulate_ctxt *ctxt,
5156                               unsigned long cr2,  int emulation_type)
5157 {
5158         struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
5159         unsigned long last_retry_eip, last_retry_addr, gpa = cr2;
5160
5161         last_retry_eip = vcpu->arch.last_retry_eip;
5162         last_retry_addr = vcpu->arch.last_retry_addr;
5163
5164         /*
5165          * If the emulation is caused by #PF and it is non-page_table
5166          * writing instruction, it means the VM-EXIT is caused by shadow
5167          * page protected, we can zap the shadow page and retry this
5168          * instruction directly.
5169          *
5170          * Note: if the guest uses a non-page-table modifying instruction
5171          * on the PDE that points to the instruction, then we will unmap
5172          * the instruction and go to an infinite loop. So, we cache the
5173          * last retried eip and the last fault address, if we meet the eip
5174          * and the address again, we can break out of the potential infinite
5175          * loop.
5176          */
5177         vcpu->arch.last_retry_eip = vcpu->arch.last_retry_addr = 0;
5178
5179         if (!(emulation_type & EMULTYPE_RETRY))
5180                 return false;
5181
5182         if (x86_page_table_writing_insn(ctxt))
5183                 return false;
5184
5185         if (ctxt->eip == last_retry_eip && last_retry_addr == cr2)
5186                 return false;
5187
5188         vcpu->arch.last_retry_eip = ctxt->eip;
5189         vcpu->arch.last_retry_addr = cr2;
5190
5191         if (!vcpu->arch.mmu.direct_map)
5192                 gpa = kvm_mmu_gva_to_gpa_write(vcpu, cr2, NULL);
5193
5194         kvm_mmu_unprotect_page(vcpu->kvm, gpa_to_gfn(gpa));
5195
5196         return true;
5197 }
5198
5199 static int complete_emulated_mmio(struct kvm_vcpu *vcpu);
5200 static int complete_emulated_pio(struct kvm_vcpu *vcpu);
5201
5202 static void kvm_smm_changed(struct kvm_vcpu *vcpu)
5203 {
5204         if (!(vcpu->arch.hflags & HF_SMM_MASK)) {
5205                 /* This is a good place to trace that we are exiting SMM.  */
5206                 trace_kvm_enter_smm(vcpu->vcpu_id, vcpu->arch.smbase, false);
5207
5208                 if (unlikely(vcpu->arch.smi_pending)) {
5209                         kvm_make_request(KVM_REQ_SMI, vcpu);
5210                         vcpu->arch.smi_pending = 0;
5211                 } else {
5212                         /* Process a latched INIT, if any.  */
5213                         kvm_make_request(KVM_REQ_EVENT, vcpu);
5214                 }
5215         }
5216
5217         kvm_mmu_reset_context(vcpu);
5218 }
5219
5220 static void kvm_set_hflags(struct kvm_vcpu *vcpu, unsigned emul_flags)
5221 {
5222         unsigned changed = vcpu->arch.hflags ^ emul_flags;
5223
5224         vcpu->arch.hflags = emul_flags;
5225
5226         if (changed & HF_SMM_MASK)
5227                 kvm_smm_changed(vcpu);
5228 }
5229
5230 static int kvm_vcpu_check_hw_bp(unsigned long addr, u32 type, u32 dr7,
5231                                 unsigned long *db)
5232 {
5233         u32 dr6 = 0;
5234         int i;
5235         u32 enable, rwlen;
5236
5237         enable = dr7;
5238         rwlen = dr7 >> 16;
5239         for (i = 0; i < 4; i++, enable >>= 2, rwlen >>= 4)
5240                 if ((enable & 3) && (rwlen & 15) == type && db[i] == addr)
5241                         dr6 |= (1 << i);
5242         return dr6;
5243 }
5244
5245 static void kvm_vcpu_check_singlestep(struct kvm_vcpu *vcpu, unsigned long rflags, int *r)
5246 {
5247         struct kvm_run *kvm_run = vcpu->run;
5248
5249         /*
5250          * rflags is the old, "raw" value of the flags.  The new value has
5251          * not been saved yet.
5252          *
5253          * This is correct even for TF set by the guest, because "the
5254          * processor will not generate this exception after the instruction
5255          * that sets the TF flag".
5256          */
5257         if (unlikely(rflags & X86_EFLAGS_TF)) {
5258                 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP) {
5259                         kvm_run->debug.arch.dr6 = DR6_BS | DR6_FIXED_1 |
5260                                                   DR6_RTM;
5261                         kvm_run->debug.arch.pc = vcpu->arch.singlestep_rip;
5262                         kvm_run->debug.arch.exception = DB_VECTOR;
5263                         kvm_run->exit_reason = KVM_EXIT_DEBUG;
5264                         *r = EMULATE_USER_EXIT;
5265                 } else {
5266                         vcpu->arch.emulate_ctxt.eflags &= ~X86_EFLAGS_TF;
5267                         /*
5268                          * "Certain debug exceptions may clear bit 0-3.  The
5269                          * remaining contents of the DR6 register are never
5270                          * cleared by the processor".
5271                          */
5272                         vcpu->arch.dr6 &= ~15;
5273                         vcpu->arch.dr6 |= DR6_BS | DR6_RTM;
5274                         kvm_queue_exception(vcpu, DB_VECTOR);
5275                 }
5276         }
5277 }
5278
5279 static bool kvm_vcpu_check_breakpoint(struct kvm_vcpu *vcpu, int *r)
5280 {
5281         if (unlikely(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) &&
5282             (vcpu->arch.guest_debug_dr7 & DR7_BP_EN_MASK)) {
5283                 struct kvm_run *kvm_run = vcpu->run;
5284                 unsigned long eip = kvm_get_linear_rip(vcpu);
5285                 u32 dr6 = kvm_vcpu_check_hw_bp(eip, 0,
5286                                            vcpu->arch.guest_debug_dr7,
5287                                            vcpu->arch.eff_db);
5288
5289                 if (dr6 != 0) {
5290                         kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1 | DR6_RTM;
5291                         kvm_run->debug.arch.pc = eip;
5292                         kvm_run->debug.arch.exception = DB_VECTOR;
5293                         kvm_run->exit_reason = KVM_EXIT_DEBUG;
5294                         *r = EMULATE_USER_EXIT;
5295                         return true;
5296                 }
5297         }
5298
5299         if (unlikely(vcpu->arch.dr7 & DR7_BP_EN_MASK) &&
5300             !(kvm_get_rflags(vcpu) & X86_EFLAGS_RF)) {
5301                 unsigned long eip = kvm_get_linear_rip(vcpu);
5302                 u32 dr6 = kvm_vcpu_check_hw_bp(eip, 0,
5303                                            vcpu->arch.dr7,
5304                                            vcpu->arch.db);
5305
5306                 if (dr6 != 0) {
5307                         vcpu->arch.dr6 &= ~15;
5308                         vcpu->arch.dr6 |= dr6 | DR6_RTM;
5309                         kvm_queue_exception(vcpu, DB_VECTOR);
5310                         *r = EMULATE_DONE;
5311                         return true;
5312                 }
5313         }
5314
5315         return false;
5316 }
5317
5318 int x86_emulate_instruction(struct kvm_vcpu *vcpu,
5319                             unsigned long cr2,
5320                             int emulation_type,
5321                             void *insn,
5322                             int insn_len)
5323 {
5324         int r;
5325         struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
5326         bool writeback = true;
5327         bool write_fault_to_spt = vcpu->arch.write_fault_to_shadow_pgtable;
5328
5329         /*
5330          * Clear write_fault_to_shadow_pgtable here to ensure it is
5331          * never reused.
5332          */
5333         vcpu->arch.write_fault_to_shadow_pgtable = false;
5334         kvm_clear_exception_queue(vcpu);
5335
5336         if (!(emulation_type & EMULTYPE_NO_DECODE)) {
5337                 init_emulate_ctxt(vcpu);
5338
5339                 /*
5340                  * We will reenter on the same instruction since
5341                  * we do not set complete_userspace_io.  This does not
5342                  * handle watchpoints yet, those would be handled in
5343                  * the emulate_ops.
5344                  */
5345                 if (kvm_vcpu_check_breakpoint(vcpu, &r))
5346                         return r;
5347
5348                 ctxt->interruptibility = 0;
5349                 ctxt->have_exception = false;
5350                 ctxt->exception.vector = -1;
5351                 ctxt->perm_ok = false;
5352
5353                 ctxt->ud = emulation_type & EMULTYPE_TRAP_UD;
5354
5355                 r = x86_decode_insn(ctxt, insn, insn_len);
5356
5357                 trace_kvm_emulate_insn_start(vcpu);
5358                 ++vcpu->stat.insn_emulation;
5359                 if (r != EMULATION_OK)  {
5360                         if (emulation_type & EMULTYPE_TRAP_UD)
5361                                 return EMULATE_FAIL;
5362                         if (reexecute_instruction(vcpu, cr2, write_fault_to_spt,
5363                                                 emulation_type))
5364                                 return EMULATE_DONE;
5365                         if (emulation_type & EMULTYPE_SKIP)
5366                                 return EMULATE_FAIL;
5367                         return handle_emulation_failure(vcpu);
5368                 }
5369         }
5370
5371         if (emulation_type & EMULTYPE_SKIP) {
5372                 kvm_rip_write(vcpu, ctxt->_eip);
5373                 if (ctxt->eflags & X86_EFLAGS_RF)
5374                         kvm_set_rflags(vcpu, ctxt->eflags & ~X86_EFLAGS_RF);
5375                 return EMULATE_DONE;
5376         }
5377
5378         if (retry_instruction(ctxt, cr2, emulation_type))
5379                 return EMULATE_DONE;
5380
5381         /* this is needed for vmware backdoor interface to work since it
5382            changes registers values  during IO operation */
5383         if (vcpu->arch.emulate_regs_need_sync_from_vcpu) {
5384                 vcpu->arch.emulate_regs_need_sync_from_vcpu = false;
5385                 emulator_invalidate_register_cache(ctxt);
5386         }
5387
5388 restart:
5389         r = x86_emulate_insn(ctxt);
5390
5391         if (r == EMULATION_INTERCEPTED)
5392                 return EMULATE_DONE;
5393
5394         if (r == EMULATION_FAILED) {
5395                 if (reexecute_instruction(vcpu, cr2, write_fault_to_spt,
5396                                         emulation_type))
5397                         return EMULATE_DONE;
5398
5399                 return handle_emulation_failure(vcpu);
5400         }
5401
5402         if (ctxt->have_exception) {
5403                 r = EMULATE_DONE;
5404                 if (inject_emulated_exception(vcpu))
5405                         return r;
5406         } else if (vcpu->arch.pio.count) {
5407                 if (!vcpu->arch.pio.in) {
5408                         /* FIXME: return into emulator if single-stepping.  */
5409                         vcpu->arch.pio.count = 0;
5410                 } else {
5411                         writeback = false;
5412                         vcpu->arch.complete_userspace_io = complete_emulated_pio;
5413                 }
5414                 r = EMULATE_USER_EXIT;
5415         } else if (vcpu->mmio_needed) {
5416                 if (!vcpu->mmio_is_write)
5417                         writeback = false;
5418                 r = EMULATE_USER_EXIT;
5419                 vcpu->arch.complete_userspace_io = complete_emulated_mmio;
5420         } else if (r == EMULATION_RESTART)
5421                 goto restart;
5422         else
5423                 r = EMULATE_DONE;
5424
5425         if (writeback) {
5426                 unsigned long rflags = kvm_x86_ops->get_rflags(vcpu);
5427                 toggle_interruptibility(vcpu, ctxt->interruptibility);
5428                 vcpu->arch.emulate_regs_need_sync_to_vcpu = false;
5429                 if (vcpu->arch.hflags != ctxt->emul_flags)
5430                         kvm_set_hflags(vcpu, ctxt->emul_flags);
5431                 kvm_rip_write(vcpu, ctxt->eip);
5432                 if (r == EMULATE_DONE)
5433                         kvm_vcpu_check_singlestep(vcpu, rflags, &r);
5434                 if (!ctxt->have_exception ||
5435                     exception_type(ctxt->exception.vector) == EXCPT_TRAP)
5436                         __kvm_set_rflags(vcpu, ctxt->eflags);
5437
5438                 /*
5439                  * For STI, interrupts are shadowed; so KVM_REQ_EVENT will
5440                  * do nothing, and it will be requested again as soon as
5441                  * the shadow expires.  But we still need to check here,
5442                  * because POPF has no interrupt shadow.
5443                  */
5444                 if (unlikely((ctxt->eflags & ~rflags) & X86_EFLAGS_IF))
5445                         kvm_make_request(KVM_REQ_EVENT, vcpu);
5446         } else
5447                 vcpu->arch.emulate_regs_need_sync_to_vcpu = true;
5448
5449         return r;
5450 }
5451 EXPORT_SYMBOL_GPL(x86_emulate_instruction);
5452
5453 int kvm_fast_pio_out(struct kvm_vcpu *vcpu, int size, unsigned short port)
5454 {
5455         unsigned long val = kvm_register_read(vcpu, VCPU_REGS_RAX);
5456         int ret = emulator_pio_out_emulated(&vcpu->arch.emulate_ctxt,
5457                                             size, port, &val, 1);
5458         /* do not return to emulator after return from userspace */
5459         vcpu->arch.pio.count = 0;
5460         return ret;
5461 }
5462 EXPORT_SYMBOL_GPL(kvm_fast_pio_out);
5463
5464 static void tsc_bad(void *info)
5465 {
5466         __this_cpu_write(cpu_tsc_khz, 0);
5467 }
5468
5469 static void tsc_khz_changed(void *data)
5470 {
5471         struct cpufreq_freqs *freq = data;
5472         unsigned long khz = 0;
5473
5474         if (data)
5475                 khz = freq->new;
5476         else if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC))
5477                 khz = cpufreq_quick_get(raw_smp_processor_id());
5478         if (!khz)
5479                 khz = tsc_khz;
5480         __this_cpu_write(cpu_tsc_khz, khz);
5481 }
5482
5483 static int kvmclock_cpufreq_notifier(struct notifier_block *nb, unsigned long val,
5484                                      void *data)
5485 {
5486         struct cpufreq_freqs *freq = data;
5487         struct kvm *kvm;
5488         struct kvm_vcpu *vcpu;
5489         int i, send_ipi = 0;
5490
5491         /*
5492          * We allow guests to temporarily run on slowing clocks,
5493          * provided we notify them after, or to run on accelerating
5494          * clocks, provided we notify them before.  Thus time never
5495          * goes backwards.
5496          *
5497          * However, we have a problem.  We can't atomically update
5498          * the frequency of a given CPU from this function; it is
5499          * merely a notifier, which can be called from any CPU.
5500          * Changing the TSC frequency at arbitrary points in time
5501          * requires a recomputation of local variables related to
5502          * the TSC for each VCPU.  We must flag these local variables
5503          * to be updated and be sure the update takes place with the
5504          * new frequency before any guests proceed.
5505          *
5506          * Unfortunately, the combination of hotplug CPU and frequency
5507          * change creates an intractable locking scenario; the order
5508          * of when these callouts happen is undefined with respect to
5509          * CPU hotplug, and they can race with each other.  As such,
5510          * merely setting per_cpu(cpu_tsc_khz) = X during a hotadd is
5511          * undefined; you can actually have a CPU frequency change take
5512          * place in between the computation of X and the setting of the
5513          * variable.  To protect against this problem, all updates of
5514          * the per_cpu tsc_khz variable are done in an interrupt
5515          * protected IPI, and all callers wishing to update the value
5516          * must wait for a synchronous IPI to complete (which is trivial
5517          * if the caller is on the CPU already).  This establishes the
5518          * necessary total order on variable updates.
5519          *
5520          * Note that because a guest time update may take place
5521          * anytime after the setting of the VCPU's request bit, the
5522          * correct TSC value must be set before the request.  However,
5523          * to ensure the update actually makes it to any guest which
5524          * starts running in hardware virtualization between the set
5525          * and the acquisition of the spinlock, we must also ping the
5526          * CPU after setting the request bit.
5527          *
5528          */
5529
5530         if (val == CPUFREQ_PRECHANGE && freq->old > freq->new)
5531                 return 0;
5532         if (val == CPUFREQ_POSTCHANGE && freq->old < freq->new)
5533                 return 0;
5534
5535         smp_call_function_single(freq->cpu, tsc_khz_changed, freq, 1);
5536
5537         spin_lock(&kvm_lock);
5538         list_for_each_entry(kvm, &vm_list, vm_list) {
5539                 kvm_for_each_vcpu(i, vcpu, kvm) {
5540                         if (vcpu->cpu != freq->cpu)
5541                                 continue;
5542                         kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
5543                         if (vcpu->cpu != smp_processor_id())
5544                                 send_ipi = 1;
5545                 }
5546         }
5547         spin_unlock(&kvm_lock);
5548
5549         if (freq->old < freq->new && send_ipi) {
5550                 /*
5551                  * We upscale the frequency.  Must make the guest
5552                  * doesn't see old kvmclock values while running with
5553                  * the new frequency, otherwise we risk the guest sees
5554                  * time go backwards.
5555                  *
5556                  * In case we update the frequency for another cpu
5557                  * (which might be in guest context) send an interrupt
5558                  * to kick the cpu out of guest context.  Next time
5559                  * guest context is entered kvmclock will be updated,
5560                  * so the guest will not see stale values.
5561                  */
5562                 smp_call_function_single(freq->cpu, tsc_khz_changed, freq, 1);
5563         }
5564         return 0;
5565 }
5566
5567 static struct notifier_block kvmclock_cpufreq_notifier_block = {
5568         .notifier_call  = kvmclock_cpufreq_notifier
5569 };
5570
5571 static int kvmclock_cpu_notifier(struct notifier_block *nfb,
5572                                         unsigned long action, void *hcpu)
5573 {
5574         unsigned int cpu = (unsigned long)hcpu;
5575
5576         switch (action) {
5577                 case CPU_ONLINE:
5578                 case CPU_DOWN_FAILED:
5579                         smp_call_function_single(cpu, tsc_khz_changed, NULL, 1);
5580                         break;
5581                 case CPU_DOWN_PREPARE:
5582                         smp_call_function_single(cpu, tsc_bad, NULL, 1);
5583                         break;
5584         }
5585         return NOTIFY_OK;
5586 }
5587
5588 static struct notifier_block kvmclock_cpu_notifier_block = {
5589         .notifier_call  = kvmclock_cpu_notifier,
5590         .priority = -INT_MAX
5591 };
5592
5593 static void kvm_timer_init(void)
5594 {
5595         int cpu;
5596
5597         max_tsc_khz = tsc_khz;
5598
5599         cpu_notifier_register_begin();
5600         if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC)) {
5601 #ifdef CONFIG_CPU_FREQ
5602                 struct cpufreq_policy policy;
5603                 memset(&policy, 0, sizeof(policy));
5604                 cpu = get_cpu();
5605                 cpufreq_get_policy(&policy, cpu);
5606                 if (policy.cpuinfo.max_freq)
5607                         max_tsc_khz = policy.cpuinfo.max_freq;
5608                 put_cpu();
5609 #endif
5610                 cpufreq_register_notifier(&kvmclock_cpufreq_notifier_block,
5611                                           CPUFREQ_TRANSITION_NOTIFIER);
5612         }
5613         pr_debug("kvm: max_tsc_khz = %ld\n", max_tsc_khz);
5614         for_each_online_cpu(cpu)
5615                 smp_call_function_single(cpu, tsc_khz_changed, NULL, 1);
5616
5617         __register_hotcpu_notifier(&kvmclock_cpu_notifier_block);
5618         cpu_notifier_register_done();
5619
5620 }
5621
5622 static DEFINE_PER_CPU(struct kvm_vcpu *, current_vcpu);
5623
5624 int kvm_is_in_guest(void)
5625 {
5626         return __this_cpu_read(current_vcpu) != NULL;
5627 }
5628
5629 static int kvm_is_user_mode(void)
5630 {
5631         int user_mode = 3;
5632
5633         if (__this_cpu_read(current_vcpu))
5634                 user_mode = kvm_x86_ops->get_cpl(__this_cpu_read(current_vcpu));
5635
5636         return user_mode != 0;
5637 }
5638
5639 static unsigned long kvm_get_guest_ip(void)
5640 {
5641         unsigned long ip = 0;
5642
5643         if (__this_cpu_read(current_vcpu))
5644                 ip = kvm_rip_read(__this_cpu_read(current_vcpu));
5645
5646         return ip;
5647 }
5648
5649 static struct perf_guest_info_callbacks kvm_guest_cbs = {
5650         .is_in_guest            = kvm_is_in_guest,
5651         .is_user_mode           = kvm_is_user_mode,
5652         .get_guest_ip           = kvm_get_guest_ip,
5653 };
5654
5655 void kvm_before_handle_nmi(struct kvm_vcpu *vcpu)
5656 {
5657         __this_cpu_write(current_vcpu, vcpu);
5658 }
5659 EXPORT_SYMBOL_GPL(kvm_before_handle_nmi);
5660
5661 void kvm_after_handle_nmi(struct kvm_vcpu *vcpu)
5662 {
5663         __this_cpu_write(current_vcpu, NULL);
5664 }
5665 EXPORT_SYMBOL_GPL(kvm_after_handle_nmi);
5666
5667 static void kvm_set_mmio_spte_mask(void)
5668 {
5669         u64 mask;
5670         int maxphyaddr = boot_cpu_data.x86_phys_bits;
5671
5672         /*
5673          * Set the reserved bits and the present bit of an paging-structure
5674          * entry to generate page fault with PFER.RSV = 1.
5675          */
5676          /* Mask the reserved physical address bits. */
5677         mask = rsvd_bits(maxphyaddr, 51);
5678
5679         /* Bit 62 is always reserved for 32bit host. */
5680         mask |= 0x3ull << 62;
5681
5682         /* Set the present bit. */
5683         mask |= 1ull;
5684
5685 #ifdef CONFIG_X86_64
5686         /*
5687          * If reserved bit is not supported, clear the present bit to disable
5688          * mmio page fault.
5689          */
5690         if (maxphyaddr == 52)
5691                 mask &= ~1ull;
5692 #endif
5693
5694         kvm_mmu_set_mmio_spte_mask(mask);
5695 }
5696
5697 #ifdef CONFIG_X86_64
5698 static void pvclock_gtod_update_fn(struct work_struct *work)
5699 {
5700         struct kvm *kvm;
5701
5702         struct kvm_vcpu *vcpu;
5703         int i;
5704
5705         spin_lock(&kvm_lock);
5706         list_for_each_entry(kvm, &vm_list, vm_list)
5707                 kvm_for_each_vcpu(i, vcpu, kvm)
5708                         kvm_make_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu);
5709         atomic_set(&kvm_guest_has_master_clock, 0);
5710         spin_unlock(&kvm_lock);
5711 }
5712
5713 static DECLARE_WORK(pvclock_gtod_work, pvclock_gtod_update_fn);
5714
5715 /*
5716  * Notification about pvclock gtod data update.
5717  */
5718 static int pvclock_gtod_notify(struct notifier_block *nb, unsigned long unused,
5719                                void *priv)
5720 {
5721         struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
5722         struct timekeeper *tk = priv;
5723
5724         update_pvclock_gtod(tk);
5725
5726         /* disable master clock if host does not trust, or does not
5727          * use, TSC clocksource
5728          */
5729         if (gtod->clock.vclock_mode != VCLOCK_TSC &&
5730             atomic_read(&kvm_guest_has_master_clock) != 0)
5731                 queue_work(system_long_wq, &pvclock_gtod_work);
5732
5733         return 0;
5734 }
5735
5736 static struct notifier_block pvclock_gtod_notifier = {
5737         .notifier_call = pvclock_gtod_notify,
5738 };
5739 #endif
5740
5741 int kvm_arch_init(void *opaque)
5742 {
5743         int r;
5744         struct kvm_x86_ops *ops = opaque;
5745
5746         if (kvm_x86_ops) {
5747                 printk(KERN_ERR "kvm: already loaded the other module\n");
5748                 r = -EEXIST;
5749                 goto out;
5750         }
5751
5752         if (!ops->cpu_has_kvm_support()) {
5753                 printk(KERN_ERR "kvm: no hardware support\n");
5754                 r = -EOPNOTSUPP;
5755                 goto out;
5756         }
5757         if (ops->disabled_by_bios()) {
5758                 printk(KERN_ERR "kvm: disabled by bios\n");
5759                 r = -EOPNOTSUPP;
5760                 goto out;
5761         }
5762
5763         r = -ENOMEM;
5764         shared_msrs = alloc_percpu(struct kvm_shared_msrs);
5765         if (!shared_msrs) {
5766                 printk(KERN_ERR "kvm: failed to allocate percpu kvm_shared_msrs\n");
5767                 goto out;
5768         }
5769
5770         r = kvm_mmu_module_init();
5771         if (r)
5772                 goto out_free_percpu;
5773
5774         kvm_set_mmio_spte_mask();
5775
5776         kvm_x86_ops = ops;
5777
5778         kvm_mmu_set_mask_ptes(PT_USER_MASK, PT_ACCESSED_MASK,
5779                         PT_DIRTY_MASK, PT64_NX_MASK, 0);
5780
5781         kvm_timer_init();
5782
5783         perf_register_guest_info_callbacks(&kvm_guest_cbs);
5784
5785         if (cpu_has_xsave)
5786                 host_xcr0 = xgetbv(XCR_XFEATURE_ENABLED_MASK);
5787
5788         kvm_lapic_init();
5789 #ifdef CONFIG_X86_64
5790         pvclock_gtod_register_notifier(&pvclock_gtod_notifier);
5791 #endif
5792
5793         return 0;
5794
5795 out_free_percpu:
5796         free_percpu(shared_msrs);
5797 out:
5798         return r;
5799 }
5800
5801 void kvm_arch_exit(void)
5802 {
5803         perf_unregister_guest_info_callbacks(&kvm_guest_cbs);
5804
5805         if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC))
5806                 cpufreq_unregister_notifier(&kvmclock_cpufreq_notifier_block,
5807                                             CPUFREQ_TRANSITION_NOTIFIER);
5808         unregister_hotcpu_notifier(&kvmclock_cpu_notifier_block);
5809 #ifdef CONFIG_X86_64
5810         pvclock_gtod_unregister_notifier(&pvclock_gtod_notifier);
5811 #endif
5812         kvm_x86_ops = NULL;
5813         kvm_mmu_module_exit();
5814         free_percpu(shared_msrs);
5815 }
5816
5817 int kvm_vcpu_halt(struct kvm_vcpu *vcpu)
5818 {
5819         ++vcpu->stat.halt_exits;
5820         if (lapic_in_kernel(vcpu)) {
5821                 vcpu->arch.mp_state = KVM_MP_STATE_HALTED;
5822                 return 1;
5823         } else {
5824                 vcpu->run->exit_reason = KVM_EXIT_HLT;
5825                 return 0;
5826         }
5827 }
5828 EXPORT_SYMBOL_GPL(kvm_vcpu_halt);
5829
5830 int kvm_emulate_halt(struct kvm_vcpu *vcpu)
5831 {
5832         kvm_x86_ops->skip_emulated_instruction(vcpu);
5833         return kvm_vcpu_halt(vcpu);
5834 }
5835 EXPORT_SYMBOL_GPL(kvm_emulate_halt);
5836
5837 /*
5838  * kvm_pv_kick_cpu_op:  Kick a vcpu.
5839  *
5840  * @apicid - apicid of vcpu to be kicked.
5841  */
5842 static void kvm_pv_kick_cpu_op(struct kvm *kvm, unsigned long flags, int apicid)
5843 {
5844         struct kvm_lapic_irq lapic_irq;
5845
5846         lapic_irq.shorthand = 0;
5847         lapic_irq.dest_mode = 0;
5848         lapic_irq.dest_id = apicid;
5849         lapic_irq.msi_redir_hint = false;
5850
5851         lapic_irq.delivery_mode = APIC_DM_REMRD;
5852         kvm_irq_delivery_to_apic(kvm, NULL, &lapic_irq, NULL);
5853 }
5854
5855 int kvm_emulate_hypercall(struct kvm_vcpu *vcpu)
5856 {
5857         unsigned long nr, a0, a1, a2, a3, ret;
5858         int op_64_bit, r = 1;
5859
5860         kvm_x86_ops->skip_emulated_instruction(vcpu);
5861
5862         if (kvm_hv_hypercall_enabled(vcpu->kvm))
5863                 return kvm_hv_hypercall(vcpu);
5864
5865         nr = kvm_register_read(vcpu, VCPU_REGS_RAX);
5866         a0 = kvm_register_read(vcpu, VCPU_REGS_RBX);
5867         a1 = kvm_register_read(vcpu, VCPU_REGS_RCX);
5868         a2 = kvm_register_read(vcpu, VCPU_REGS_RDX);
5869         a3 = kvm_register_read(vcpu, VCPU_REGS_RSI);
5870
5871         trace_kvm_hypercall(nr, a0, a1, a2, a3);
5872
5873         op_64_bit = is_64_bit_mode(vcpu);
5874         if (!op_64_bit) {
5875                 nr &= 0xFFFFFFFF;
5876                 a0 &= 0xFFFFFFFF;
5877                 a1 &= 0xFFFFFFFF;
5878                 a2 &= 0xFFFFFFFF;
5879                 a3 &= 0xFFFFFFFF;
5880         }
5881
5882         if (kvm_x86_ops->get_cpl(vcpu) != 0) {
5883                 ret = -KVM_EPERM;
5884                 goto out;
5885         }
5886
5887         switch (nr) {
5888         case KVM_HC_VAPIC_POLL_IRQ:
5889                 ret = 0;
5890                 break;
5891         case KVM_HC_KICK_CPU:
5892                 kvm_pv_kick_cpu_op(vcpu->kvm, a0, a1);
5893                 ret = 0;
5894                 break;
5895         default:
5896                 ret = -KVM_ENOSYS;
5897                 break;
5898         }
5899 out:
5900         if (!op_64_bit)
5901                 ret = (u32)ret;
5902         kvm_register_write(vcpu, VCPU_REGS_RAX, ret);
5903         ++vcpu->stat.hypercalls;
5904         return r;
5905 }
5906 EXPORT_SYMBOL_GPL(kvm_emulate_hypercall);
5907
5908 static int emulator_fix_hypercall(struct x86_emulate_ctxt *ctxt)
5909 {
5910         struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
5911         char instruction[3];
5912         unsigned long rip = kvm_rip_read(vcpu);
5913
5914         kvm_x86_ops->patch_hypercall(vcpu, instruction);
5915
5916         return emulator_write_emulated(ctxt, rip, instruction, 3, NULL);
5917 }
5918
5919 /*
5920  * Check if userspace requested an interrupt window, and that the
5921  * interrupt window is open.
5922  *
5923  * No need to exit to userspace if we already have an interrupt queued.
5924  */
5925 static int dm_request_for_irq_injection(struct kvm_vcpu *vcpu)
5926 {
5927         if (!vcpu->run->request_interrupt_window || pic_in_kernel(vcpu->kvm))
5928                 return false;
5929
5930         if (!kvm_arch_interrupt_allowed(vcpu))
5931                 return false;
5932
5933         if (kvm_cpu_has_interrupt(vcpu))
5934                 return false;
5935
5936         if (kvm_event_needs_reinjection(vcpu))
5937                 return false;
5938
5939         return kvm_cpu_accept_dm_intr(vcpu);
5940 }
5941
5942 static void post_kvm_run_save(struct kvm_vcpu *vcpu)
5943 {
5944         struct kvm_run *kvm_run = vcpu->run;
5945
5946         kvm_run->if_flag = (kvm_get_rflags(vcpu) & X86_EFLAGS_IF) != 0;
5947         kvm_run->flags = is_smm(vcpu) ? KVM_RUN_X86_SMM : 0;
5948         kvm_run->cr8 = kvm_get_cr8(vcpu);
5949         kvm_run->apic_base = kvm_get_apic_base(vcpu);
5950         kvm_run->ready_for_interrupt_injection =
5951                 pic_in_kernel(vcpu->kvm) ||
5952                 (kvm_arch_interrupt_allowed(vcpu) &&
5953                  !kvm_cpu_has_interrupt(vcpu) &&
5954                  !kvm_event_needs_reinjection(vcpu) &&
5955                  kvm_cpu_accept_dm_intr(vcpu));
5956 }
5957
5958 static void update_cr8_intercept(struct kvm_vcpu *vcpu)
5959 {
5960         int max_irr, tpr;
5961
5962         if (!kvm_x86_ops->update_cr8_intercept)
5963                 return;
5964
5965         if (!vcpu->arch.apic)
5966                 return;
5967
5968         if (!vcpu->arch.apic->vapic_addr)
5969                 max_irr = kvm_lapic_find_highest_irr(vcpu);
5970         else
5971                 max_irr = -1;
5972
5973         if (max_irr != -1)
5974                 max_irr >>= 4;
5975
5976         tpr = kvm_lapic_get_cr8(vcpu);
5977
5978         kvm_x86_ops->update_cr8_intercept(vcpu, tpr, max_irr);
5979 }
5980
5981 static int inject_pending_event(struct kvm_vcpu *vcpu, bool req_int_win)
5982 {
5983         int r;
5984
5985         /* try to reinject previous events if any */
5986         if (vcpu->arch.exception.pending) {
5987                 trace_kvm_inj_exception(vcpu->arch.exception.nr,
5988                                         vcpu->arch.exception.has_error_code,
5989                                         vcpu->arch.exception.error_code);
5990
5991                 if (exception_type(vcpu->arch.exception.nr) == EXCPT_FAULT)
5992                         __kvm_set_rflags(vcpu, kvm_get_rflags(vcpu) |
5993                                              X86_EFLAGS_RF);
5994
5995                 if (vcpu->arch.exception.nr == DB_VECTOR &&
5996                     (vcpu->arch.dr7 & DR7_GD)) {
5997                         vcpu->arch.dr7 &= ~DR7_GD;
5998                         kvm_update_dr7(vcpu);
5999                 }
6000
6001                 kvm_x86_ops->queue_exception(vcpu, vcpu->arch.exception.nr,
6002                                           vcpu->arch.exception.has_error_code,
6003                                           vcpu->arch.exception.error_code,
6004                                           vcpu->arch.exception.reinject);
6005                 return 0;
6006         }
6007
6008         if (vcpu->arch.nmi_injected) {
6009                 kvm_x86_ops->set_nmi(vcpu);
6010                 return 0;
6011         }
6012
6013         if (vcpu->arch.interrupt.pending) {
6014                 kvm_x86_ops->set_irq(vcpu);
6015                 return 0;
6016         }
6017
6018         if (is_guest_mode(vcpu) && kvm_x86_ops->check_nested_events) {
6019                 r = kvm_x86_ops->check_nested_events(vcpu, req_int_win);
6020                 if (r != 0)
6021                         return r;
6022         }
6023
6024         /* try to inject new event if pending */
6025         if (vcpu->arch.nmi_pending) {
6026                 if (kvm_x86_ops->nmi_allowed(vcpu)) {
6027                         --vcpu->arch.nmi_pending;
6028                         vcpu->arch.nmi_injected = true;
6029                         kvm_x86_ops->set_nmi(vcpu);
6030                 }
6031         } else if (kvm_cpu_has_injectable_intr(vcpu)) {
6032                 /*
6033                  * Because interrupts can be injected asynchronously, we are
6034                  * calling check_nested_events again here to avoid a race condition.
6035                  * See https://lkml.org/lkml/2014/7/2/60 for discussion about this
6036                  * proposal and current concerns.  Perhaps we should be setting
6037                  * KVM_REQ_EVENT only on certain events and not unconditionally?
6038                  */
6039                 if (is_guest_mode(vcpu) && kvm_x86_ops->check_nested_events) {
6040                         r = kvm_x86_ops->check_nested_events(vcpu, req_int_win);
6041                         if (r != 0)
6042                                 return r;
6043                 }
6044                 if (kvm_x86_ops->interrupt_allowed(vcpu)) {
6045                         kvm_queue_interrupt(vcpu, kvm_cpu_get_interrupt(vcpu),
6046                                             false);
6047                         kvm_x86_ops->set_irq(vcpu);
6048                 }
6049         }
6050         return 0;
6051 }
6052
6053 static void process_nmi(struct kvm_vcpu *vcpu)
6054 {
6055         unsigned limit = 2;
6056
6057         /*
6058          * x86 is limited to one NMI running, and one NMI pending after it.
6059          * If an NMI is already in progress, limit further NMIs to just one.
6060          * Otherwise, allow two (and we'll inject the first one immediately).
6061          */
6062         if (kvm_x86_ops->get_nmi_mask(vcpu) || vcpu->arch.nmi_injected)
6063                 limit = 1;
6064
6065         vcpu->arch.nmi_pending += atomic_xchg(&vcpu->arch.nmi_queued, 0);
6066         vcpu->arch.nmi_pending = min(vcpu->arch.nmi_pending, limit);
6067         kvm_make_request(KVM_REQ_EVENT, vcpu);
6068 }
6069
6070 #define put_smstate(type, buf, offset, val)                       \
6071         *(type *)((buf) + (offset) - 0x7e00) = val
6072
6073 static u32 process_smi_get_segment_flags(struct kvm_segment *seg)
6074 {
6075         u32 flags = 0;
6076         flags |= seg->g       << 23;
6077         flags |= seg->db      << 22;
6078         flags |= seg->l       << 21;
6079         flags |= seg->avl     << 20;
6080         flags |= seg->present << 15;
6081         flags |= seg->dpl     << 13;
6082         flags |= seg->s       << 12;
6083         flags |= seg->type    << 8;
6084         return flags;
6085 }
6086
6087 static void process_smi_save_seg_32(struct kvm_vcpu *vcpu, char *buf, int n)
6088 {
6089         struct kvm_segment seg;
6090         int offset;
6091
6092         kvm_get_segment(vcpu, &seg, n);
6093         put_smstate(u32, buf, 0x7fa8 + n * 4, seg.selector);
6094
6095         if (n < 3)
6096                 offset = 0x7f84 + n * 12;
6097         else
6098                 offset = 0x7f2c + (n - 3) * 12;
6099
6100         put_smstate(u32, buf, offset + 8, seg.base);
6101         put_smstate(u32, buf, offset + 4, seg.limit);
6102         put_smstate(u32, buf, offset, process_smi_get_segment_flags(&seg));
6103 }
6104
6105 #ifdef CONFIG_X86_64
6106 static void process_smi_save_seg_64(struct kvm_vcpu *vcpu, char *buf, int n)
6107 {
6108         struct kvm_segment seg;
6109         int offset;
6110         u16 flags;
6111
6112         kvm_get_segment(vcpu, &seg, n);
6113         offset = 0x7e00 + n * 16;
6114
6115         flags = process_smi_get_segment_flags(&seg) >> 8;
6116         put_smstate(u16, buf, offset, seg.selector);
6117         put_smstate(u16, buf, offset + 2, flags);
6118         put_smstate(u32, buf, offset + 4, seg.limit);
6119         put_smstate(u64, buf, offset + 8, seg.base);
6120 }
6121 #endif
6122
6123 static void process_smi_save_state_32(struct kvm_vcpu *vcpu, char *buf)
6124 {
6125         struct desc_ptr dt;
6126         struct kvm_segment seg;
6127         unsigned long val;
6128         int i;
6129
6130         put_smstate(u32, buf, 0x7ffc, kvm_read_cr0(vcpu));
6131         put_smstate(u32, buf, 0x7ff8, kvm_read_cr3(vcpu));
6132         put_smstate(u32, buf, 0x7ff4, kvm_get_rflags(vcpu));
6133         put_smstate(u32, buf, 0x7ff0, kvm_rip_read(vcpu));
6134
6135         for (i = 0; i < 8; i++)
6136                 put_smstate(u32, buf, 0x7fd0 + i * 4, kvm_register_read(vcpu, i));
6137
6138         kvm_get_dr(vcpu, 6, &val);
6139         put_smstate(u32, buf, 0x7fcc, (u32)val);
6140         kvm_get_dr(vcpu, 7, &val);
6141         put_smstate(u32, buf, 0x7fc8, (u32)val);
6142
6143         kvm_get_segment(vcpu, &seg, VCPU_SREG_TR);
6144         put_smstate(u32, buf, 0x7fc4, seg.selector);
6145         put_smstate(u32, buf, 0x7f64, seg.base);
6146         put_smstate(u32, buf, 0x7f60, seg.limit);
6147         put_smstate(u32, buf, 0x7f5c, process_smi_get_segment_flags(&seg));
6148
6149         kvm_get_segment(vcpu, &seg, VCPU_SREG_LDTR);
6150         put_smstate(u32, buf, 0x7fc0, seg.selector);
6151         put_smstate(u32, buf, 0x7f80, seg.base);
6152         put_smstate(u32, buf, 0x7f7c, seg.limit);
6153         put_smstate(u32, buf, 0x7f78, process_smi_get_segment_flags(&seg));
6154
6155         kvm_x86_ops->get_gdt(vcpu, &dt);
6156         put_smstate(u32, buf, 0x7f74, dt.address);
6157         put_smstate(u32, buf, 0x7f70, dt.size);
6158
6159         kvm_x86_ops->get_idt(vcpu, &dt);
6160         put_smstate(u32, buf, 0x7f58, dt.address);
6161         put_smstate(u32, buf, 0x7f54, dt.size);
6162
6163         for (i = 0; i < 6; i++)
6164                 process_smi_save_seg_32(vcpu, buf, i);
6165
6166         put_smstate(u32, buf, 0x7f14, kvm_read_cr4(vcpu));
6167
6168         /* revision id */
6169         put_smstate(u32, buf, 0x7efc, 0x00020000);
6170         put_smstate(u32, buf, 0x7ef8, vcpu->arch.smbase);
6171 }
6172
6173 static void process_smi_save_state_64(struct kvm_vcpu *vcpu, char *buf)
6174 {
6175 #ifdef CONFIG_X86_64
6176         struct desc_ptr dt;
6177         struct kvm_segment seg;
6178         unsigned long val;
6179         int i;
6180
6181         for (i = 0; i < 16; i++)
6182                 put_smstate(u64, buf, 0x7ff8 - i * 8, kvm_register_read(vcpu, i));
6183
6184         put_smstate(u64, buf, 0x7f78, kvm_rip_read(vcpu));
6185         put_smstate(u32, buf, 0x7f70, kvm_get_rflags(vcpu));
6186
6187         kvm_get_dr(vcpu, 6, &val);
6188         put_smstate(u64, buf, 0x7f68, val);
6189         kvm_get_dr(vcpu, 7, &val);
6190         put_smstate(u64, buf, 0x7f60, val);
6191
6192         put_smstate(u64, buf, 0x7f58, kvm_read_cr0(vcpu));
6193         put_smstate(u64, buf, 0x7f50, kvm_read_cr3(vcpu));
6194         put_smstate(u64, buf, 0x7f48, kvm_read_cr4(vcpu));
6195
6196         put_smstate(u32, buf, 0x7f00, vcpu->arch.smbase);
6197
6198         /* revision id */
6199         put_smstate(u32, buf, 0x7efc, 0x00020064);
6200
6201         put_smstate(u64, buf, 0x7ed0, vcpu->arch.efer);
6202
6203         kvm_get_segment(vcpu, &seg, VCPU_SREG_TR);
6204         put_smstate(u16, buf, 0x7e90, seg.selector);
6205         put_smstate(u16, buf, 0x7e92, process_smi_get_segment_flags(&seg) >> 8);
6206         put_smstate(u32, buf, 0x7e94, seg.limit);
6207         put_smstate(u64, buf, 0x7e98, seg.base);
6208
6209         kvm_x86_ops->get_idt(vcpu, &dt);
6210         put_smstate(u32, buf, 0x7e84, dt.size);
6211         put_smstate(u64, buf, 0x7e88, dt.address);
6212
6213         kvm_get_segment(vcpu, &seg, VCPU_SREG_LDTR);
6214         put_smstate(u16, buf, 0x7e70, seg.selector);
6215         put_smstate(u16, buf, 0x7e72, process_smi_get_segment_flags(&seg) >> 8);
6216         put_smstate(u32, buf, 0x7e74, seg.limit);
6217         put_smstate(u64, buf, 0x7e78, seg.base);
6218
6219         kvm_x86_ops->get_gdt(vcpu, &dt);
6220         put_smstate(u32, buf, 0x7e64, dt.size);
6221         put_smstate(u64, buf, 0x7e68, dt.address);
6222
6223         for (i = 0; i < 6; i++)
6224                 process_smi_save_seg_64(vcpu, buf, i);
6225 #else
6226         WARN_ON_ONCE(1);
6227 #endif
6228 }
6229
6230 static void process_smi(struct kvm_vcpu *vcpu)
6231 {
6232         struct kvm_segment cs, ds;
6233         struct desc_ptr dt;
6234         char buf[512];
6235         u32 cr0;
6236
6237         if (is_smm(vcpu)) {
6238                 vcpu->arch.smi_pending = true;
6239                 return;
6240         }
6241
6242         trace_kvm_enter_smm(vcpu->vcpu_id, vcpu->arch.smbase, true);
6243         vcpu->arch.hflags |= HF_SMM_MASK;
6244         memset(buf, 0, 512);
6245         if (guest_cpuid_has_longmode(vcpu))
6246                 process_smi_save_state_64(vcpu, buf);
6247         else
6248                 process_smi_save_state_32(vcpu, buf);
6249
6250         kvm_vcpu_write_guest(vcpu, vcpu->arch.smbase + 0xfe00, buf, sizeof(buf));
6251
6252         if (kvm_x86_ops->get_nmi_mask(vcpu))
6253                 vcpu->arch.hflags |= HF_SMM_INSIDE_NMI_MASK;
6254         else
6255                 kvm_x86_ops->set_nmi_mask(vcpu, true);
6256
6257         kvm_set_rflags(vcpu, X86_EFLAGS_FIXED);
6258         kvm_rip_write(vcpu, 0x8000);
6259
6260         cr0 = vcpu->arch.cr0 & ~(X86_CR0_PE | X86_CR0_EM | X86_CR0_TS | X86_CR0_PG);
6261         kvm_x86_ops->set_cr0(vcpu, cr0);
6262         vcpu->arch.cr0 = cr0;
6263
6264         kvm_x86_ops->set_cr4(vcpu, 0);
6265
6266         /* Undocumented: IDT limit is set to zero on entry to SMM.  */
6267         dt.address = dt.size = 0;
6268         kvm_x86_ops->set_idt(vcpu, &dt);
6269
6270         __kvm_set_dr(vcpu, 7, DR7_FIXED_1);
6271
6272         cs.selector = (vcpu->arch.smbase >> 4) & 0xffff;
6273         cs.base = vcpu->arch.smbase;
6274
6275         ds.selector = 0;
6276         ds.base = 0;
6277
6278         cs.limit    = ds.limit = 0xffffffff;
6279         cs.type     = ds.type = 0x3;
6280         cs.dpl      = ds.dpl = 0;
6281         cs.db       = ds.db = 0;
6282         cs.s        = ds.s = 1;
6283         cs.l        = ds.l = 0;
6284         cs.g        = ds.g = 1;
6285         cs.avl      = ds.avl = 0;
6286         cs.present  = ds.present = 1;
6287         cs.unusable = ds.unusable = 0;
6288         cs.padding  = ds.padding = 0;
6289
6290         kvm_set_segment(vcpu, &cs, VCPU_SREG_CS);
6291         kvm_set_segment(vcpu, &ds, VCPU_SREG_DS);
6292         kvm_set_segment(vcpu, &ds, VCPU_SREG_ES);
6293         kvm_set_segment(vcpu, &ds, VCPU_SREG_FS);
6294         kvm_set_segment(vcpu, &ds, VCPU_SREG_GS);
6295         kvm_set_segment(vcpu, &ds, VCPU_SREG_SS);
6296
6297         if (guest_cpuid_has_longmode(vcpu))
6298                 kvm_x86_ops->set_efer(vcpu, 0);
6299
6300         kvm_update_cpuid(vcpu);
6301         kvm_mmu_reset_context(vcpu);
6302 }
6303
6304 static void vcpu_scan_ioapic(struct kvm_vcpu *vcpu)
6305 {
6306         if (!kvm_apic_hw_enabled(vcpu->arch.apic))
6307                 return;
6308
6309         memset(vcpu->arch.eoi_exit_bitmap, 0, 256 / 8);
6310
6311         if (irqchip_split(vcpu->kvm))
6312                 kvm_scan_ioapic_routes(vcpu, vcpu->arch.eoi_exit_bitmap);
6313         else {
6314                 kvm_x86_ops->sync_pir_to_irr(vcpu);
6315                 kvm_ioapic_scan_entry(vcpu, vcpu->arch.eoi_exit_bitmap);
6316         }
6317         kvm_x86_ops->load_eoi_exitmap(vcpu);
6318 }
6319
6320 static void kvm_vcpu_flush_tlb(struct kvm_vcpu *vcpu)
6321 {
6322         ++vcpu->stat.tlb_flush;
6323         kvm_x86_ops->tlb_flush(vcpu);
6324 }
6325
6326 void kvm_vcpu_reload_apic_access_page(struct kvm_vcpu *vcpu)
6327 {
6328         struct page *page = NULL;
6329
6330         if (!lapic_in_kernel(vcpu))
6331                 return;
6332
6333         if (!kvm_x86_ops->set_apic_access_page_addr)
6334                 return;
6335
6336         page = gfn_to_page(vcpu->kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
6337         if (is_error_page(page))
6338                 return;
6339         kvm_x86_ops->set_apic_access_page_addr(vcpu, page_to_phys(page));
6340
6341         /*
6342          * Do not pin apic access page in memory, the MMU notifier
6343          * will call us again if it is migrated or swapped out.
6344          */
6345         put_page(page);
6346 }
6347 EXPORT_SYMBOL_GPL(kvm_vcpu_reload_apic_access_page);
6348
6349 void kvm_arch_mmu_notifier_invalidate_page(struct kvm *kvm,
6350                                            unsigned long address)
6351 {
6352         /*
6353          * The physical address of apic access page is stored in the VMCS.
6354          * Update it when it becomes invalid.
6355          */
6356         if (address == gfn_to_hva(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT))
6357                 kvm_make_all_cpus_request(kvm, KVM_REQ_APIC_PAGE_RELOAD);
6358 }
6359
6360 /*
6361  * Returns 1 to let vcpu_run() continue the guest execution loop without
6362  * exiting to the userspace.  Otherwise, the value will be returned to the
6363  * userspace.
6364  */
6365 static int vcpu_enter_guest(struct kvm_vcpu *vcpu)
6366 {
6367         int r;
6368         bool req_int_win = !lapic_in_kernel(vcpu) &&
6369                 vcpu->run->request_interrupt_window;
6370         bool req_immediate_exit = false;
6371
6372         if (vcpu->requests) {
6373                 if (kvm_check_request(KVM_REQ_MMU_RELOAD, vcpu))
6374                         kvm_mmu_unload(vcpu);
6375                 if (kvm_check_request(KVM_REQ_MIGRATE_TIMER, vcpu))
6376                         __kvm_migrate_timers(vcpu);
6377                 if (kvm_check_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu))
6378                         kvm_gen_update_masterclock(vcpu->kvm);
6379                 if (kvm_check_request(KVM_REQ_GLOBAL_CLOCK_UPDATE, vcpu))
6380                         kvm_gen_kvmclock_update(vcpu);
6381                 if (kvm_check_request(KVM_REQ_CLOCK_UPDATE, vcpu)) {
6382                         r = kvm_guest_time_update(vcpu);
6383                         if (unlikely(r))
6384                                 goto out;
6385                 }
6386                 if (kvm_check_request(KVM_REQ_MMU_SYNC, vcpu))
6387                         kvm_mmu_sync_roots(vcpu);
6388                 if (kvm_check_request(KVM_REQ_TLB_FLUSH, vcpu))
6389                         kvm_vcpu_flush_tlb(vcpu);
6390                 if (kvm_check_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu)) {
6391                         vcpu->run->exit_reason = KVM_EXIT_TPR_ACCESS;
6392                         r = 0;
6393                         goto out;
6394                 }
6395                 if (kvm_check_request(KVM_REQ_TRIPLE_FAULT, vcpu)) {
6396                         vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
6397                         r = 0;
6398                         goto out;
6399                 }
6400                 if (kvm_check_request(KVM_REQ_DEACTIVATE_FPU, vcpu)) {
6401                         vcpu->fpu_active = 0;
6402                         kvm_x86_ops->fpu_deactivate(vcpu);
6403                 }
6404                 if (kvm_check_request(KVM_REQ_APF_HALT, vcpu)) {
6405                         /* Page is swapped out. Do synthetic halt */
6406                         vcpu->arch.apf.halted = true;
6407                         r = 1;
6408                         goto out;
6409                 }
6410                 if (kvm_check_request(KVM_REQ_STEAL_UPDATE, vcpu))
6411                         record_steal_time(vcpu);
6412                 if (kvm_check_request(KVM_REQ_SMI, vcpu))
6413                         process_smi(vcpu);
6414                 if (kvm_check_request(KVM_REQ_NMI, vcpu))
6415                         process_nmi(vcpu);
6416                 if (kvm_check_request(KVM_REQ_PMU, vcpu))
6417                         kvm_pmu_handle_event(vcpu);
6418                 if (kvm_check_request(KVM_REQ_PMI, vcpu))
6419                         kvm_pmu_deliver_pmi(vcpu);
6420                 if (kvm_check_request(KVM_REQ_IOAPIC_EOI_EXIT, vcpu)) {
6421                         BUG_ON(vcpu->arch.pending_ioapic_eoi > 255);
6422                         if (test_bit(vcpu->arch.pending_ioapic_eoi,
6423                                      (void *) vcpu->arch.eoi_exit_bitmap)) {
6424                                 vcpu->run->exit_reason = KVM_EXIT_IOAPIC_EOI;
6425                                 vcpu->run->eoi.vector =
6426                                                 vcpu->arch.pending_ioapic_eoi;
6427                                 r = 0;
6428                                 goto out;
6429                         }
6430                 }
6431                 if (kvm_check_request(KVM_REQ_SCAN_IOAPIC, vcpu))
6432                         vcpu_scan_ioapic(vcpu);
6433                 if (kvm_check_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu))
6434                         kvm_vcpu_reload_apic_access_page(vcpu);
6435                 if (kvm_check_request(KVM_REQ_HV_CRASH, vcpu)) {
6436                         vcpu->run->exit_reason = KVM_EXIT_SYSTEM_EVENT;
6437                         vcpu->run->system_event.type = KVM_SYSTEM_EVENT_CRASH;
6438                         r = 0;
6439                         goto out;
6440                 }
6441                 if (kvm_check_request(KVM_REQ_HV_RESET, vcpu)) {
6442                         vcpu->run->exit_reason = KVM_EXIT_SYSTEM_EVENT;
6443                         vcpu->run->system_event.type = KVM_SYSTEM_EVENT_RESET;
6444                         r = 0;
6445                         goto out;
6446                 }
6447         }
6448
6449         /*
6450          * KVM_REQ_EVENT is not set when posted interrupts are set by
6451          * VT-d hardware, so we have to update RVI unconditionally.
6452          */
6453         if (kvm_lapic_enabled(vcpu)) {
6454                 /*
6455                  * Update architecture specific hints for APIC
6456                  * virtual interrupt delivery.
6457                  */
6458                 if (kvm_x86_ops->hwapic_irr_update)
6459                         kvm_x86_ops->hwapic_irr_update(vcpu,
6460                                 kvm_lapic_find_highest_irr(vcpu));
6461         }
6462
6463         if (kvm_check_request(KVM_REQ_EVENT, vcpu) || req_int_win) {
6464                 kvm_apic_accept_events(vcpu);
6465                 if (vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
6466                         r = 1;
6467                         goto out;
6468                 }
6469
6470                 if (inject_pending_event(vcpu, req_int_win) != 0)
6471                         req_immediate_exit = true;
6472                 /* enable NMI/IRQ window open exits if needed */
6473                 else if (vcpu->arch.nmi_pending)
6474                         kvm_x86_ops->enable_nmi_window(vcpu);
6475                 else if (kvm_cpu_has_injectable_intr(vcpu) || req_int_win)
6476                         kvm_x86_ops->enable_irq_window(vcpu);
6477
6478                 if (kvm_lapic_enabled(vcpu)) {
6479                         update_cr8_intercept(vcpu);
6480                         kvm_lapic_sync_to_vapic(vcpu);
6481                 }
6482         }
6483
6484         r = kvm_mmu_reload(vcpu);
6485         if (unlikely(r)) {
6486                 goto cancel_injection;
6487         }
6488
6489         preempt_disable();
6490
6491         kvm_x86_ops->prepare_guest_switch(vcpu);
6492         if (vcpu->fpu_active)
6493                 kvm_load_guest_fpu(vcpu);
6494         kvm_load_guest_xcr0(vcpu);
6495
6496         vcpu->mode = IN_GUEST_MODE;
6497
6498         srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
6499
6500         /* We should set ->mode before check ->requests,
6501          * see the comment in make_all_cpus_request.
6502          */
6503         smp_mb__after_srcu_read_unlock();
6504
6505         local_irq_disable();
6506
6507         if (vcpu->mode == EXITING_GUEST_MODE || vcpu->requests
6508             || need_resched() || signal_pending(current)) {
6509                 vcpu->mode = OUTSIDE_GUEST_MODE;
6510                 smp_wmb();
6511                 local_irq_enable();
6512                 preempt_enable();
6513                 vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
6514                 r = 1;
6515                 goto cancel_injection;
6516         }
6517
6518         if (req_immediate_exit)
6519                 smp_send_reschedule(vcpu->cpu);
6520
6521         __kvm_guest_enter();
6522
6523         if (unlikely(vcpu->arch.switch_db_regs)) {
6524                 set_debugreg(0, 7);
6525                 set_debugreg(vcpu->arch.eff_db[0], 0);
6526                 set_debugreg(vcpu->arch.eff_db[1], 1);
6527                 set_debugreg(vcpu->arch.eff_db[2], 2);
6528                 set_debugreg(vcpu->arch.eff_db[3], 3);
6529                 set_debugreg(vcpu->arch.dr6, 6);
6530                 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_RELOAD;
6531         }
6532
6533         trace_kvm_entry(vcpu->vcpu_id);
6534         wait_lapic_expire(vcpu);
6535         kvm_x86_ops->run(vcpu);
6536
6537         /*
6538          * Do this here before restoring debug registers on the host.  And
6539          * since we do this before handling the vmexit, a DR access vmexit
6540          * can (a) read the correct value of the debug registers, (b) set
6541          * KVM_DEBUGREG_WONT_EXIT again.
6542          */
6543         if (unlikely(vcpu->arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)) {
6544                 int i;
6545
6546                 WARN_ON(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP);
6547                 kvm_x86_ops->sync_dirty_debug_regs(vcpu);
6548                 for (i = 0; i < KVM_NR_DB_REGS; i++)
6549                         vcpu->arch.eff_db[i] = vcpu->arch.db[i];
6550         }
6551
6552         /*
6553          * If the guest has used debug registers, at least dr7
6554          * will be disabled while returning to the host.
6555          * If we don't have active breakpoints in the host, we don't
6556          * care about the messed up debug address registers. But if
6557          * we have some of them active, restore the old state.
6558          */
6559         if (hw_breakpoint_active())
6560                 hw_breakpoint_restore();
6561
6562         vcpu->arch.last_guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
6563
6564         vcpu->mode = OUTSIDE_GUEST_MODE;
6565         smp_wmb();
6566
6567         /* Interrupt is enabled by handle_external_intr() */
6568         kvm_x86_ops->handle_external_intr(vcpu);
6569
6570         ++vcpu->stat.exits;
6571
6572         /*
6573          * We must have an instruction between local_irq_enable() and
6574          * kvm_guest_exit(), so the timer interrupt isn't delayed by
6575          * the interrupt shadow.  The stat.exits increment will do nicely.
6576          * But we need to prevent reordering, hence this barrier():
6577          */
6578         barrier();
6579
6580         kvm_guest_exit();
6581
6582         preempt_enable();
6583
6584         vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
6585
6586         /*
6587          * Profile KVM exit RIPs:
6588          */
6589         if (unlikely(prof_on == KVM_PROFILING)) {
6590                 unsigned long rip = kvm_rip_read(vcpu);
6591                 profile_hit(KVM_PROFILING, (void *)rip);
6592         }
6593
6594         if (unlikely(vcpu->arch.tsc_always_catchup))
6595                 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
6596
6597         if (vcpu->arch.apic_attention)
6598                 kvm_lapic_sync_from_vapic(vcpu);
6599
6600         r = kvm_x86_ops->handle_exit(vcpu);
6601         return r;
6602
6603 cancel_injection:
6604         kvm_x86_ops->cancel_injection(vcpu);
6605         if (unlikely(vcpu->arch.apic_attention))
6606                 kvm_lapic_sync_from_vapic(vcpu);
6607 out:
6608         return r;
6609 }
6610
6611 static inline int vcpu_block(struct kvm *kvm, struct kvm_vcpu *vcpu)
6612 {
6613         if (!kvm_arch_vcpu_runnable(vcpu) &&
6614             (!kvm_x86_ops->pre_block || kvm_x86_ops->pre_block(vcpu) == 0)) {
6615                 srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
6616                 kvm_vcpu_block(vcpu);
6617                 vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
6618
6619                 if (kvm_x86_ops->post_block)
6620                         kvm_x86_ops->post_block(vcpu);
6621
6622                 if (!kvm_check_request(KVM_REQ_UNHALT, vcpu))
6623                         return 1;
6624         }
6625
6626         kvm_apic_accept_events(vcpu);
6627         switch(vcpu->arch.mp_state) {
6628         case KVM_MP_STATE_HALTED:
6629                 vcpu->arch.pv.pv_unhalted = false;
6630                 vcpu->arch.mp_state =
6631                         KVM_MP_STATE_RUNNABLE;
6632         case KVM_MP_STATE_RUNNABLE:
6633                 vcpu->arch.apf.halted = false;
6634                 break;
6635         case KVM_MP_STATE_INIT_RECEIVED:
6636                 break;
6637         default:
6638                 return -EINTR;
6639                 break;
6640         }
6641         return 1;
6642 }
6643
6644 static inline bool kvm_vcpu_running(struct kvm_vcpu *vcpu)
6645 {
6646         return (vcpu->arch.mp_state == KVM_MP_STATE_RUNNABLE &&
6647                 !vcpu->arch.apf.halted);
6648 }
6649
6650 static int vcpu_run(struct kvm_vcpu *vcpu)
6651 {
6652         int r;
6653         struct kvm *kvm = vcpu->kvm;
6654
6655         vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
6656
6657         for (;;) {
6658                 if (kvm_vcpu_running(vcpu)) {
6659                         r = vcpu_enter_guest(vcpu);
6660                 } else {
6661                         r = vcpu_block(kvm, vcpu);
6662                 }
6663
6664                 if (r <= 0)
6665                         break;
6666
6667                 clear_bit(KVM_REQ_PENDING_TIMER, &vcpu->requests);
6668                 if (kvm_cpu_has_pending_timer(vcpu))
6669                         kvm_inject_pending_timer_irqs(vcpu);
6670
6671                 if (dm_request_for_irq_injection(vcpu)) {
6672                         r = 0;
6673                         vcpu->run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
6674                         ++vcpu->stat.request_irq_exits;
6675                         break;
6676                 }
6677
6678                 kvm_check_async_pf_completion(vcpu);
6679
6680                 if (signal_pending(current)) {
6681                         r = -EINTR;
6682                         vcpu->run->exit_reason = KVM_EXIT_INTR;
6683                         ++vcpu->stat.signal_exits;
6684                         break;
6685                 }
6686                 if (need_resched()) {
6687                         srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
6688                         cond_resched();
6689                         vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
6690                 }
6691         }
6692
6693         srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
6694
6695         return r;
6696 }
6697
6698 static inline int complete_emulated_io(struct kvm_vcpu *vcpu)
6699 {
6700         int r;
6701         vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
6702         r = emulate_instruction(vcpu, EMULTYPE_NO_DECODE);
6703         srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
6704         if (r != EMULATE_DONE)
6705                 return 0;
6706         return 1;
6707 }
6708
6709 static int complete_emulated_pio(struct kvm_vcpu *vcpu)
6710 {
6711         BUG_ON(!vcpu->arch.pio.count);
6712
6713         return complete_emulated_io(vcpu);
6714 }
6715
6716 /*
6717  * Implements the following, as a state machine:
6718  *
6719  * read:
6720  *   for each fragment
6721  *     for each mmio piece in the fragment
6722  *       write gpa, len
6723  *       exit
6724  *       copy data
6725  *   execute insn
6726  *
6727  * write:
6728  *   for each fragment
6729  *     for each mmio piece in the fragment
6730  *       write gpa, len
6731  *       copy data
6732  *       exit
6733  */
6734 static int complete_emulated_mmio(struct kvm_vcpu *vcpu)
6735 {
6736         struct kvm_run *run = vcpu->run;
6737         struct kvm_mmio_fragment *frag;
6738         unsigned len;
6739
6740         BUG_ON(!vcpu->mmio_needed);
6741
6742         /* Complete previous fragment */
6743         frag = &vcpu->mmio_fragments[vcpu->mmio_cur_fragment];
6744         len = min(8u, frag->len);
6745         if (!vcpu->mmio_is_write)
6746                 memcpy(frag->data, run->mmio.data, len);
6747
6748         if (frag->len <= 8) {
6749                 /* Switch to the next fragment. */
6750                 frag++;
6751                 vcpu->mmio_cur_fragment++;
6752         } else {
6753                 /* Go forward to the next mmio piece. */
6754                 frag->data += len;
6755                 frag->gpa += len;
6756                 frag->len -= len;
6757         }
6758
6759         if (vcpu->mmio_cur_fragment >= vcpu->mmio_nr_fragments) {
6760                 vcpu->mmio_needed = 0;
6761
6762                 /* FIXME: return into emulator if single-stepping.  */
6763                 if (vcpu->mmio_is_write)
6764                         return 1;
6765                 vcpu->mmio_read_completed = 1;
6766                 return complete_emulated_io(vcpu);
6767         }
6768
6769         run->exit_reason = KVM_EXIT_MMIO;
6770         run->mmio.phys_addr = frag->gpa;
6771         if (vcpu->mmio_is_write)
6772                 memcpy(run->mmio.data, frag->data, min(8u, frag->len));
6773         run->mmio.len = min(8u, frag->len);
6774         run->mmio.is_write = vcpu->mmio_is_write;
6775         vcpu->arch.complete_userspace_io = complete_emulated_mmio;
6776         return 0;
6777 }
6778
6779
6780 int kvm_arch_vcpu_ioctl_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
6781 {
6782         struct fpu *fpu = &current->thread.fpu;
6783         int r;
6784         sigset_t sigsaved;
6785
6786         fpu__activate_curr(fpu);
6787
6788         if (vcpu->sigset_active)
6789                 sigprocmask(SIG_SETMASK, &vcpu->sigset, &sigsaved);
6790
6791         if (unlikely(vcpu->arch.mp_state == KVM_MP_STATE_UNINITIALIZED)) {
6792                 kvm_vcpu_block(vcpu);
6793                 kvm_apic_accept_events(vcpu);
6794                 clear_bit(KVM_REQ_UNHALT, &vcpu->requests);
6795                 r = -EAGAIN;
6796                 goto out;
6797         }
6798
6799         /* re-sync apic's tpr */
6800         if (!lapic_in_kernel(vcpu)) {
6801                 if (kvm_set_cr8(vcpu, kvm_run->cr8) != 0) {
6802                         r = -EINVAL;
6803                         goto out;
6804                 }
6805         }
6806
6807         if (unlikely(vcpu->arch.complete_userspace_io)) {
6808                 int (*cui)(struct kvm_vcpu *) = vcpu->arch.complete_userspace_io;
6809                 vcpu->arch.complete_userspace_io = NULL;
6810                 r = cui(vcpu);
6811                 if (r <= 0)
6812                         goto out;
6813         } else
6814                 WARN_ON(vcpu->arch.pio.count || vcpu->mmio_needed);
6815
6816         r = vcpu_run(vcpu);
6817
6818 out:
6819         post_kvm_run_save(vcpu);
6820         if (vcpu->sigset_active)
6821                 sigprocmask(SIG_SETMASK, &sigsaved, NULL);
6822
6823         return r;
6824 }
6825
6826 int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
6827 {
6828         if (vcpu->arch.emulate_regs_need_sync_to_vcpu) {
6829                 /*
6830                  * We are here if userspace calls get_regs() in the middle of
6831                  * instruction emulation. Registers state needs to be copied
6832                  * back from emulation context to vcpu. Userspace shouldn't do
6833                  * that usually, but some bad designed PV devices (vmware
6834                  * backdoor interface) need this to work
6835                  */
6836                 emulator_writeback_register_cache(&vcpu->arch.emulate_ctxt);
6837                 vcpu->arch.emulate_regs_need_sync_to_vcpu = false;
6838         }
6839         regs->rax = kvm_register_read(vcpu, VCPU_REGS_RAX);
6840         regs->rbx = kvm_register_read(vcpu, VCPU_REGS_RBX);
6841         regs->rcx = kvm_register_read(vcpu, VCPU_REGS_RCX);
6842         regs->rdx = kvm_register_read(vcpu, VCPU_REGS_RDX);
6843         regs->rsi = kvm_register_read(vcpu, VCPU_REGS_RSI);
6844         regs->rdi = kvm_register_read(vcpu, VCPU_REGS_RDI);
6845         regs->rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
6846         regs->rbp = kvm_register_read(vcpu, VCPU_REGS_RBP);
6847 #ifdef CONFIG_X86_64
6848         regs->r8 = kvm_register_read(vcpu, VCPU_REGS_R8);
6849         regs->r9 = kvm_register_read(vcpu, VCPU_REGS_R9);
6850         regs->r10 = kvm_register_read(vcpu, VCPU_REGS_R10);
6851         regs->r11 = kvm_register_read(vcpu, VCPU_REGS_R11);
6852         regs->r12 = kvm_register_read(vcpu, VCPU_REGS_R12);
6853         regs->r13 = kvm_register_read(vcpu, VCPU_REGS_R13);
6854         regs->r14 = kvm_register_read(vcpu, VCPU_REGS_R14);
6855         regs->r15 = kvm_register_read(vcpu, VCPU_REGS_R15);
6856 #endif
6857
6858         regs->rip = kvm_rip_read(vcpu);
6859         regs->rflags = kvm_get_rflags(vcpu);
6860
6861         return 0;
6862 }
6863
6864 int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
6865 {
6866         vcpu->arch.emulate_regs_need_sync_from_vcpu = true;
6867         vcpu->arch.emulate_regs_need_sync_to_vcpu = false;
6868
6869         kvm_register_write(vcpu, VCPU_REGS_RAX, regs->rax);
6870         kvm_register_write(vcpu, VCPU_REGS_RBX, regs->rbx);
6871         kvm_register_write(vcpu, VCPU_REGS_RCX, regs->rcx);
6872         kvm_register_write(vcpu, VCPU_REGS_RDX, regs->rdx);
6873         kvm_register_write(vcpu, VCPU_REGS_RSI, regs->rsi);
6874         kvm_register_write(vcpu, VCPU_REGS_RDI, regs->rdi);
6875         kvm_register_write(vcpu, VCPU_REGS_RSP, regs->rsp);
6876         kvm_register_write(vcpu, VCPU_REGS_RBP, regs->rbp);
6877 #ifdef CONFIG_X86_64
6878         kvm_register_write(vcpu, VCPU_REGS_R8, regs->r8);
6879         kvm_register_write(vcpu, VCPU_REGS_R9, regs->r9);
6880         kvm_register_write(vcpu, VCPU_REGS_R10, regs->r10);
6881         kvm_register_write(vcpu, VCPU_REGS_R11, regs->r11);
6882         kvm_register_write(vcpu, VCPU_REGS_R12, regs->r12);
6883         kvm_register_write(vcpu, VCPU_REGS_R13, regs->r13);
6884         kvm_register_write(vcpu, VCPU_REGS_R14, regs->r14);
6885         kvm_register_write(vcpu, VCPU_REGS_R15, regs->r15);
6886 #endif
6887
6888         kvm_rip_write(vcpu, regs->rip);
6889         kvm_set_rflags(vcpu, regs->rflags);
6890
6891         vcpu->arch.exception.pending = false;
6892
6893         kvm_make_request(KVM_REQ_EVENT, vcpu);
6894
6895         return 0;
6896 }
6897
6898 void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
6899 {
6900         struct kvm_segment cs;
6901
6902         kvm_get_segment(vcpu, &cs, VCPU_SREG_CS);
6903         *db = cs.db;
6904         *l = cs.l;
6905 }
6906 EXPORT_SYMBOL_GPL(kvm_get_cs_db_l_bits);
6907
6908 int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu,
6909                                   struct kvm_sregs *sregs)
6910 {
6911         struct desc_ptr dt;
6912
6913         kvm_get_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
6914         kvm_get_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
6915         kvm_get_segment(vcpu, &sregs->es, VCPU_SREG_ES);
6916         kvm_get_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
6917         kvm_get_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
6918         kvm_get_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
6919
6920         kvm_get_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
6921         kvm_get_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
6922
6923         kvm_x86_ops->get_idt(vcpu, &dt);
6924         sregs->idt.limit = dt.size;
6925         sregs->idt.base = dt.address;
6926         kvm_x86_ops->get_gdt(vcpu, &dt);
6927         sregs->gdt.limit = dt.size;
6928         sregs->gdt.base = dt.address;
6929
6930         sregs->cr0 = kvm_read_cr0(vcpu);
6931         sregs->cr2 = vcpu->arch.cr2;
6932         sregs->cr3 = kvm_read_cr3(vcpu);
6933         sregs->cr4 = kvm_read_cr4(vcpu);
6934         sregs->cr8 = kvm_get_cr8(vcpu);
6935         sregs->efer = vcpu->arch.efer;
6936         sregs->apic_base = kvm_get_apic_base(vcpu);
6937
6938         memset(sregs->interrupt_bitmap, 0, sizeof sregs->interrupt_bitmap);
6939
6940         if (vcpu->arch.interrupt.pending && !vcpu->arch.interrupt.soft)
6941                 set_bit(vcpu->arch.interrupt.nr,
6942                         (unsigned long *)sregs->interrupt_bitmap);
6943
6944         return 0;
6945 }
6946
6947 int kvm_arch_vcpu_ioctl_get_mpstate(struct kvm_vcpu *vcpu,
6948                                     struct kvm_mp_state *mp_state)
6949 {
6950         kvm_apic_accept_events(vcpu);
6951         if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED &&
6952                                         vcpu->arch.pv.pv_unhalted)
6953                 mp_state->mp_state = KVM_MP_STATE_RUNNABLE;
6954         else
6955                 mp_state->mp_state = vcpu->arch.mp_state;
6956
6957         return 0;
6958 }
6959
6960 int kvm_arch_vcpu_ioctl_set_mpstate(struct kvm_vcpu *vcpu,
6961                                     struct kvm_mp_state *mp_state)
6962 {
6963         if (!kvm_vcpu_has_lapic(vcpu) &&
6964             mp_state->mp_state != KVM_MP_STATE_RUNNABLE)
6965                 return -EINVAL;
6966
6967         if (mp_state->mp_state == KVM_MP_STATE_SIPI_RECEIVED) {
6968                 vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
6969                 set_bit(KVM_APIC_SIPI, &vcpu->arch.apic->pending_events);
6970         } else
6971                 vcpu->arch.mp_state = mp_state->mp_state;
6972         kvm_make_request(KVM_REQ_EVENT, vcpu);
6973         return 0;
6974 }
6975
6976 int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int idt_index,
6977                     int reason, bool has_error_code, u32 error_code)
6978 {
6979         struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
6980         int ret;
6981
6982         init_emulate_ctxt(vcpu);
6983
6984         ret = emulator_task_switch(ctxt, tss_selector, idt_index, reason,
6985                                    has_error_code, error_code);
6986
6987         if (ret)
6988                 return EMULATE_FAIL;
6989
6990         kvm_rip_write(vcpu, ctxt->eip);
6991         kvm_set_rflags(vcpu, ctxt->eflags);
6992         kvm_make_request(KVM_REQ_EVENT, vcpu);
6993         return EMULATE_DONE;
6994 }
6995 EXPORT_SYMBOL_GPL(kvm_task_switch);
6996
6997 int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu,
6998                                   struct kvm_sregs *sregs)
6999 {
7000         struct msr_data apic_base_msr;
7001         int mmu_reset_needed = 0;
7002         int pending_vec, max_bits, idx;
7003         struct desc_ptr dt;
7004
7005         if (!guest_cpuid_has_xsave(vcpu) && (sregs->cr4 & X86_CR4_OSXSAVE))
7006                 return -EINVAL;
7007
7008         dt.size = sregs->idt.limit;
7009         dt.address = sregs->idt.base;
7010         kvm_x86_ops->set_idt(vcpu, &dt);
7011         dt.size = sregs->gdt.limit;
7012         dt.address = sregs->gdt.base;
7013         kvm_x86_ops->set_gdt(vcpu, &dt);
7014
7015         vcpu->arch.cr2 = sregs->cr2;
7016         mmu_reset_needed |= kvm_read_cr3(vcpu) != sregs->cr3;
7017         vcpu->arch.cr3 = sregs->cr3;
7018         __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
7019
7020         kvm_set_cr8(vcpu, sregs->cr8);
7021
7022         mmu_reset_needed |= vcpu->arch.efer != sregs->efer;
7023         kvm_x86_ops->set_efer(vcpu, sregs->efer);
7024         apic_base_msr.data = sregs->apic_base;
7025         apic_base_msr.host_initiated = true;
7026         kvm_set_apic_base(vcpu, &apic_base_msr);
7027
7028         mmu_reset_needed |= kvm_read_cr0(vcpu) != sregs->cr0;
7029         kvm_x86_ops->set_cr0(vcpu, sregs->cr0);
7030         vcpu->arch.cr0 = sregs->cr0;
7031
7032         mmu_reset_needed |= kvm_read_cr4(vcpu) != sregs->cr4;
7033         kvm_x86_ops->set_cr4(vcpu, sregs->cr4);
7034         if (sregs->cr4 & X86_CR4_OSXSAVE)
7035                 kvm_update_cpuid(vcpu);
7036
7037         idx = srcu_read_lock(&vcpu->kvm->srcu);
7038         if (!is_long_mode(vcpu) && is_pae(vcpu)) {
7039                 load_pdptrs(vcpu, vcpu->arch.walk_mmu, kvm_read_cr3(vcpu));
7040                 mmu_reset_needed = 1;
7041         }
7042         srcu_read_unlock(&vcpu->kvm->srcu, idx);
7043
7044         if (mmu_reset_needed)
7045                 kvm_mmu_reset_context(vcpu);
7046
7047         max_bits = KVM_NR_INTERRUPTS;
7048         pending_vec = find_first_bit(
7049                 (const unsigned long *)sregs->interrupt_bitmap, max_bits);
7050         if (pending_vec < max_bits) {
7051                 kvm_queue_interrupt(vcpu, pending_vec, false);
7052                 pr_debug("Set back pending irq %d\n", pending_vec);
7053         }
7054
7055         kvm_set_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
7056         kvm_set_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
7057         kvm_set_segment(vcpu, &sregs->es, VCPU_SREG_ES);
7058         kvm_set_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
7059         kvm_set_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
7060         kvm_set_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
7061
7062         kvm_set_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
7063         kvm_set_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
7064
7065         update_cr8_intercept(vcpu);
7066
7067         /* Older userspace won't unhalt the vcpu on reset. */
7068         if (kvm_vcpu_is_bsp(vcpu) && kvm_rip_read(vcpu) == 0xfff0 &&
7069             sregs->cs.selector == 0xf000 && sregs->cs.base == 0xffff0000 &&
7070             !is_protmode(vcpu))
7071                 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
7072
7073         kvm_make_request(KVM_REQ_EVENT, vcpu);
7074
7075         return 0;
7076 }
7077
7078 int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu,
7079                                         struct kvm_guest_debug *dbg)
7080 {
7081         unsigned long rflags;
7082         int i, r;
7083
7084         if (dbg->control & (KVM_GUESTDBG_INJECT_DB | KVM_GUESTDBG_INJECT_BP)) {
7085                 r = -EBUSY;
7086                 if (vcpu->arch.exception.pending)
7087                         goto out;
7088                 if (dbg->control & KVM_GUESTDBG_INJECT_DB)
7089                         kvm_queue_exception(vcpu, DB_VECTOR);
7090                 else
7091                         kvm_queue_exception(vcpu, BP_VECTOR);
7092         }
7093
7094         /*
7095          * Read rflags as long as potentially injected trace flags are still
7096          * filtered out.
7097          */
7098         rflags = kvm_get_rflags(vcpu);
7099
7100         vcpu->guest_debug = dbg->control;
7101         if (!(vcpu->guest_debug & KVM_GUESTDBG_ENABLE))
7102                 vcpu->guest_debug = 0;
7103
7104         if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
7105                 for (i = 0; i < KVM_NR_DB_REGS; ++i)
7106                         vcpu->arch.eff_db[i] = dbg->arch.debugreg[i];
7107                 vcpu->arch.guest_debug_dr7 = dbg->arch.debugreg[7];
7108         } else {
7109                 for (i = 0; i < KVM_NR_DB_REGS; i++)
7110                         vcpu->arch.eff_db[i] = vcpu->arch.db[i];
7111         }
7112         kvm_update_dr7(vcpu);
7113
7114         if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
7115                 vcpu->arch.singlestep_rip = kvm_rip_read(vcpu) +
7116                         get_segment_base(vcpu, VCPU_SREG_CS);
7117
7118         /*
7119          * Trigger an rflags update that will inject or remove the trace
7120          * flags.
7121          */
7122         kvm_set_rflags(vcpu, rflags);
7123
7124         kvm_x86_ops->update_bp_intercept(vcpu);
7125
7126         r = 0;
7127
7128 out:
7129
7130         return r;
7131 }
7132
7133 /*
7134  * Translate a guest virtual address to a guest physical address.
7135  */
7136 int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu,
7137                                     struct kvm_translation *tr)
7138 {
7139         unsigned long vaddr = tr->linear_address;
7140         gpa_t gpa;
7141         int idx;
7142
7143         idx = srcu_read_lock(&vcpu->kvm->srcu);
7144         gpa = kvm_mmu_gva_to_gpa_system(vcpu, vaddr, NULL);
7145         srcu_read_unlock(&vcpu->kvm->srcu, idx);
7146         tr->physical_address = gpa;
7147         tr->valid = gpa != UNMAPPED_GVA;
7148         tr->writeable = 1;
7149         tr->usermode = 0;
7150
7151         return 0;
7152 }
7153
7154 int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
7155 {
7156         struct fxregs_state *fxsave =
7157                         &vcpu->arch.guest_fpu.state.fxsave;
7158
7159         memcpy(fpu->fpr, fxsave->st_space, 128);
7160         fpu->fcw = fxsave->cwd;
7161         fpu->fsw = fxsave->swd;
7162         fpu->ftwx = fxsave->twd;
7163         fpu->last_opcode = fxsave->fop;
7164         fpu->last_ip = fxsave->rip;
7165         fpu->last_dp = fxsave->rdp;
7166         memcpy(fpu->xmm, fxsave->xmm_space, sizeof fxsave->xmm_space);
7167
7168         return 0;
7169 }
7170
7171 int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
7172 {
7173         struct fxregs_state *fxsave =
7174                         &vcpu->arch.guest_fpu.state.fxsave;
7175
7176         memcpy(fxsave->st_space, fpu->fpr, 128);
7177         fxsave->cwd = fpu->fcw;
7178         fxsave->swd = fpu->fsw;
7179         fxsave->twd = fpu->ftwx;
7180         fxsave->fop = fpu->last_opcode;
7181         fxsave->rip = fpu->last_ip;
7182         fxsave->rdp = fpu->last_dp;
7183         memcpy(fxsave->xmm_space, fpu->xmm, sizeof fxsave->xmm_space);
7184
7185         return 0;
7186 }
7187
7188 static void fx_init(struct kvm_vcpu *vcpu)
7189 {
7190         fpstate_init(&vcpu->arch.guest_fpu.state);
7191         if (cpu_has_xsaves)
7192                 vcpu->arch.guest_fpu.state.xsave.header.xcomp_bv =
7193                         host_xcr0 | XSTATE_COMPACTION_ENABLED;
7194
7195         /*
7196          * Ensure guest xcr0 is valid for loading
7197          */
7198         vcpu->arch.xcr0 = XFEATURE_MASK_FP;
7199
7200         vcpu->arch.cr0 |= X86_CR0_ET;
7201 }
7202
7203 void kvm_load_guest_fpu(struct kvm_vcpu *vcpu)
7204 {
7205         if (vcpu->guest_fpu_loaded)
7206                 return;
7207
7208         /*
7209          * Restore all possible states in the guest,
7210          * and assume host would use all available bits.
7211          * Guest xcr0 would be loaded later.
7212          */
7213         kvm_put_guest_xcr0(vcpu);
7214         vcpu->guest_fpu_loaded = 1;
7215         __kernel_fpu_begin();
7216         __copy_kernel_to_fpregs(&vcpu->arch.guest_fpu.state);
7217         trace_kvm_fpu(1);
7218 }
7219
7220 void kvm_put_guest_fpu(struct kvm_vcpu *vcpu)
7221 {
7222         kvm_put_guest_xcr0(vcpu);
7223
7224         if (!vcpu->guest_fpu_loaded) {
7225                 vcpu->fpu_counter = 0;
7226                 return;
7227         }
7228
7229         vcpu->guest_fpu_loaded = 0;
7230         copy_fpregs_to_fpstate(&vcpu->arch.guest_fpu);
7231         __kernel_fpu_end();
7232         ++vcpu->stat.fpu_reload;
7233         /*
7234          * If using eager FPU mode, or if the guest is a frequent user
7235          * of the FPU, just leave the FPU active for next time.
7236          * Every 255 times fpu_counter rolls over to 0; a guest that uses
7237          * the FPU in bursts will revert to loading it on demand.
7238          */
7239         if (!vcpu->arch.eager_fpu) {
7240                 if (++vcpu->fpu_counter < 5)
7241                         kvm_make_request(KVM_REQ_DEACTIVATE_FPU, vcpu);
7242         }
7243         trace_kvm_fpu(0);
7244 }
7245
7246 void kvm_arch_vcpu_free(struct kvm_vcpu *vcpu)
7247 {
7248         kvmclock_reset(vcpu);
7249
7250         free_cpumask_var(vcpu->arch.wbinvd_dirty_mask);
7251         kvm_x86_ops->vcpu_free(vcpu);
7252 }
7253
7254 struct kvm_vcpu *kvm_arch_vcpu_create(struct kvm *kvm,
7255                                                 unsigned int id)
7256 {
7257         struct kvm_vcpu *vcpu;
7258
7259         if (check_tsc_unstable() && atomic_read(&kvm->online_vcpus) != 0)
7260                 printk_once(KERN_WARNING
7261                 "kvm: SMP vm created on host with unstable TSC; "
7262                 "guest TSC will not be reliable\n");
7263
7264         vcpu = kvm_x86_ops->vcpu_create(kvm, id);
7265
7266         return vcpu;
7267 }
7268
7269 int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu)
7270 {
7271         int r;
7272
7273         kvm_vcpu_mtrr_init(vcpu);
7274         r = vcpu_load(vcpu);
7275         if (r)
7276                 return r;
7277         kvm_vcpu_reset(vcpu, false);
7278         kvm_mmu_setup(vcpu);
7279         vcpu_put(vcpu);
7280         return r;
7281 }
7282
7283 void kvm_arch_vcpu_postcreate(struct kvm_vcpu *vcpu)
7284 {
7285         struct msr_data msr;
7286         struct kvm *kvm = vcpu->kvm;
7287
7288         if (vcpu_load(vcpu))
7289                 return;
7290         msr.data = 0x0;
7291         msr.index = MSR_IA32_TSC;
7292         msr.host_initiated = true;
7293         kvm_write_tsc(vcpu, &msr);
7294         vcpu_put(vcpu);
7295
7296         if (!kvmclock_periodic_sync)
7297                 return;
7298
7299         schedule_delayed_work(&kvm->arch.kvmclock_sync_work,
7300                                         KVMCLOCK_SYNC_PERIOD);
7301 }
7302
7303 void kvm_arch_vcpu_destroy(struct kvm_vcpu *vcpu)
7304 {
7305         int r;
7306         vcpu->arch.apf.msr_val = 0;
7307
7308         r = vcpu_load(vcpu);
7309         BUG_ON(r);
7310         kvm_mmu_unload(vcpu);
7311         vcpu_put(vcpu);
7312
7313         kvm_x86_ops->vcpu_free(vcpu);
7314 }
7315
7316 void kvm_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
7317 {
7318         vcpu->arch.hflags = 0;
7319
7320         atomic_set(&vcpu->arch.nmi_queued, 0);
7321         vcpu->arch.nmi_pending = 0;
7322         vcpu->arch.nmi_injected = false;
7323         kvm_clear_interrupt_queue(vcpu);
7324         kvm_clear_exception_queue(vcpu);
7325
7326         memset(vcpu->arch.db, 0, sizeof(vcpu->arch.db));
7327         kvm_update_dr0123(vcpu);
7328         vcpu->arch.dr6 = DR6_INIT;
7329         kvm_update_dr6(vcpu);
7330         vcpu->arch.dr7 = DR7_FIXED_1;
7331         kvm_update_dr7(vcpu);
7332
7333         vcpu->arch.cr2 = 0;
7334
7335         kvm_make_request(KVM_REQ_EVENT, vcpu);
7336         vcpu->arch.apf.msr_val = 0;
7337         vcpu->arch.st.msr_val = 0;
7338
7339         kvmclock_reset(vcpu);
7340
7341         kvm_clear_async_pf_completion_queue(vcpu);
7342         kvm_async_pf_hash_reset(vcpu);
7343         vcpu->arch.apf.halted = false;
7344
7345         if (!init_event) {
7346                 kvm_pmu_reset(vcpu);
7347                 vcpu->arch.smbase = 0x30000;
7348         }
7349
7350         memset(vcpu->arch.regs, 0, sizeof(vcpu->arch.regs));
7351         vcpu->arch.regs_avail = ~0;
7352         vcpu->arch.regs_dirty = ~0;
7353
7354         kvm_x86_ops->vcpu_reset(vcpu, init_event);
7355 }
7356
7357 void kvm_vcpu_deliver_sipi_vector(struct kvm_vcpu *vcpu, u8 vector)
7358 {
7359         struct kvm_segment cs;
7360
7361         kvm_get_segment(vcpu, &cs, VCPU_SREG_CS);
7362         cs.selector = vector << 8;
7363         cs.base = vector << 12;
7364         kvm_set_segment(vcpu, &cs, VCPU_SREG_CS);
7365         kvm_rip_write(vcpu, 0);
7366 }
7367
7368 int kvm_arch_hardware_enable(void)
7369 {
7370         struct kvm *kvm;
7371         struct kvm_vcpu *vcpu;
7372         int i;
7373         int ret;
7374         u64 local_tsc;
7375         u64 max_tsc = 0;
7376         bool stable, backwards_tsc = false;
7377
7378         kvm_shared_msr_cpu_online();
7379         ret = kvm_x86_ops->hardware_enable();
7380         if (ret != 0)
7381                 return ret;
7382
7383         local_tsc = rdtsc();
7384         stable = !check_tsc_unstable();
7385         list_for_each_entry(kvm, &vm_list, vm_list) {
7386                 kvm_for_each_vcpu(i, vcpu, kvm) {
7387                         if (!stable && vcpu->cpu == smp_processor_id())
7388                                 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
7389                         if (stable && vcpu->arch.last_host_tsc > local_tsc) {
7390                                 backwards_tsc = true;
7391                                 if (vcpu->arch.last_host_tsc > max_tsc)
7392                                         max_tsc = vcpu->arch.last_host_tsc;
7393                         }
7394                 }
7395         }
7396
7397         /*
7398          * Sometimes, even reliable TSCs go backwards.  This happens on
7399          * platforms that reset TSC during suspend or hibernate actions, but
7400          * maintain synchronization.  We must compensate.  Fortunately, we can
7401          * detect that condition here, which happens early in CPU bringup,
7402          * before any KVM threads can be running.  Unfortunately, we can't
7403          * bring the TSCs fully up to date with real time, as we aren't yet far
7404          * enough into CPU bringup that we know how much real time has actually
7405          * elapsed; our helper function, get_kernel_ns() will be using boot
7406          * variables that haven't been updated yet.
7407          *
7408          * So we simply find the maximum observed TSC above, then record the
7409          * adjustment to TSC in each VCPU.  When the VCPU later gets loaded,
7410          * the adjustment will be applied.  Note that we accumulate
7411          * adjustments, in case multiple suspend cycles happen before some VCPU
7412          * gets a chance to run again.  In the event that no KVM threads get a
7413          * chance to run, we will miss the entire elapsed period, as we'll have
7414          * reset last_host_tsc, so VCPUs will not have the TSC adjusted and may
7415          * loose cycle time.  This isn't too big a deal, since the loss will be
7416          * uniform across all VCPUs (not to mention the scenario is extremely
7417          * unlikely). It is possible that a second hibernate recovery happens
7418          * much faster than a first, causing the observed TSC here to be
7419          * smaller; this would require additional padding adjustment, which is
7420          * why we set last_host_tsc to the local tsc observed here.
7421          *
7422          * N.B. - this code below runs only on platforms with reliable TSC,
7423          * as that is the only way backwards_tsc is set above.  Also note
7424          * that this runs for ALL vcpus, which is not a bug; all VCPUs should
7425          * have the same delta_cyc adjustment applied if backwards_tsc
7426          * is detected.  Note further, this adjustment is only done once,
7427          * as we reset last_host_tsc on all VCPUs to stop this from being
7428          * called multiple times (one for each physical CPU bringup).
7429          *
7430          * Platforms with unreliable TSCs don't have to deal with this, they
7431          * will be compensated by the logic in vcpu_load, which sets the TSC to
7432          * catchup mode.  This will catchup all VCPUs to real time, but cannot
7433          * guarantee that they stay in perfect synchronization.
7434          */
7435         if (backwards_tsc) {
7436                 u64 delta_cyc = max_tsc - local_tsc;
7437                 backwards_tsc_observed = true;
7438                 list_for_each_entry(kvm, &vm_list, vm_list) {
7439                         kvm_for_each_vcpu(i, vcpu, kvm) {
7440                                 vcpu->arch.tsc_offset_adjustment += delta_cyc;
7441                                 vcpu->arch.last_host_tsc = local_tsc;
7442                                 kvm_make_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu);
7443                         }
7444
7445                         /*
7446                          * We have to disable TSC offset matching.. if you were
7447                          * booting a VM while issuing an S4 host suspend....
7448                          * you may have some problem.  Solving this issue is
7449                          * left as an exercise to the reader.
7450                          */
7451                         kvm->arch.last_tsc_nsec = 0;
7452                         kvm->arch.last_tsc_write = 0;
7453                 }
7454
7455         }
7456         return 0;
7457 }
7458
7459 void kvm_arch_hardware_disable(void)
7460 {
7461         kvm_x86_ops->hardware_disable();
7462         drop_user_return_notifiers();
7463 }
7464
7465 int kvm_arch_hardware_setup(void)
7466 {
7467         int r;
7468
7469         r = kvm_x86_ops->hardware_setup();
7470         if (r != 0)
7471                 return r;
7472
7473         if (kvm_has_tsc_control) {
7474                 /*
7475                  * Make sure the user can only configure tsc_khz values that
7476                  * fit into a signed integer.
7477                  * A min value is not calculated needed because it will always
7478                  * be 1 on all machines.
7479                  */
7480                 u64 max = min(0x7fffffffULL,
7481                               __scale_tsc(kvm_max_tsc_scaling_ratio, tsc_khz));
7482                 kvm_max_guest_tsc_khz = max;
7483
7484                 kvm_default_tsc_scaling_ratio = 1ULL << kvm_tsc_scaling_ratio_frac_bits;
7485         }
7486
7487         kvm_init_msr_list();
7488         return 0;
7489 }
7490
7491 void kvm_arch_hardware_unsetup(void)
7492 {
7493         kvm_x86_ops->hardware_unsetup();
7494 }
7495
7496 void kvm_arch_check_processor_compat(void *rtn)
7497 {
7498         kvm_x86_ops->check_processor_compatibility(rtn);
7499 }
7500
7501 bool kvm_vcpu_is_reset_bsp(struct kvm_vcpu *vcpu)
7502 {
7503         return vcpu->kvm->arch.bsp_vcpu_id == vcpu->vcpu_id;
7504 }
7505 EXPORT_SYMBOL_GPL(kvm_vcpu_is_reset_bsp);
7506
7507 bool kvm_vcpu_is_bsp(struct kvm_vcpu *vcpu)
7508 {
7509         return (vcpu->arch.apic_base & MSR_IA32_APICBASE_BSP) != 0;
7510 }
7511
7512 bool kvm_vcpu_compatible(struct kvm_vcpu *vcpu)
7513 {
7514         return irqchip_in_kernel(vcpu->kvm) == lapic_in_kernel(vcpu);
7515 }
7516
7517 struct static_key kvm_no_apic_vcpu __read_mostly;
7518
7519 int kvm_arch_vcpu_init(struct kvm_vcpu *vcpu)
7520 {
7521         struct page *page;
7522         struct kvm *kvm;
7523         int r;
7524
7525         BUG_ON(vcpu->kvm == NULL);
7526         kvm = vcpu->kvm;
7527
7528         vcpu->arch.pv.pv_unhalted = false;
7529         vcpu->arch.emulate_ctxt.ops = &emulate_ops;
7530         if (!irqchip_in_kernel(kvm) || kvm_vcpu_is_reset_bsp(vcpu))
7531                 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
7532         else
7533                 vcpu->arch.mp_state = KVM_MP_STATE_UNINITIALIZED;
7534
7535         page = alloc_page(GFP_KERNEL | __GFP_ZERO);
7536         if (!page) {
7537                 r = -ENOMEM;
7538                 goto fail;
7539         }
7540         vcpu->arch.pio_data = page_address(page);
7541
7542         kvm_set_tsc_khz(vcpu, max_tsc_khz);
7543
7544         r = kvm_mmu_create(vcpu);
7545         if (r < 0)
7546                 goto fail_free_pio_data;
7547
7548         if (irqchip_in_kernel(kvm)) {
7549                 r = kvm_create_lapic(vcpu);
7550                 if (r < 0)
7551                         goto fail_mmu_destroy;
7552         } else
7553                 static_key_slow_inc(&kvm_no_apic_vcpu);
7554
7555         vcpu->arch.mce_banks = kzalloc(KVM_MAX_MCE_BANKS * sizeof(u64) * 4,
7556                                        GFP_KERNEL);
7557         if (!vcpu->arch.mce_banks) {
7558                 r = -ENOMEM;
7559                 goto fail_free_lapic;
7560         }
7561         vcpu->arch.mcg_cap = KVM_MAX_MCE_BANKS;
7562
7563         if (!zalloc_cpumask_var(&vcpu->arch.wbinvd_dirty_mask, GFP_KERNEL)) {
7564                 r = -ENOMEM;
7565                 goto fail_free_mce_banks;
7566         }
7567
7568         fx_init(vcpu);
7569
7570         vcpu->arch.ia32_tsc_adjust_msr = 0x0;
7571         vcpu->arch.pv_time_enabled = false;
7572
7573         vcpu->arch.guest_supported_xcr0 = 0;
7574         vcpu->arch.guest_xstate_size = XSAVE_HDR_SIZE + XSAVE_HDR_OFFSET;
7575
7576         vcpu->arch.maxphyaddr = cpuid_query_maxphyaddr(vcpu);
7577
7578         vcpu->arch.pat = MSR_IA32_CR_PAT_DEFAULT;
7579
7580         kvm_async_pf_hash_reset(vcpu);
7581         kvm_pmu_init(vcpu);
7582
7583         vcpu->arch.pending_external_vector = -1;
7584
7585         return 0;
7586
7587 fail_free_mce_banks:
7588         kfree(vcpu->arch.mce_banks);
7589 fail_free_lapic:
7590         kvm_free_lapic(vcpu);
7591 fail_mmu_destroy:
7592         kvm_mmu_destroy(vcpu);
7593 fail_free_pio_data:
7594         free_page((unsigned long)vcpu->arch.pio_data);
7595 fail:
7596         return r;
7597 }
7598
7599 void kvm_arch_vcpu_uninit(struct kvm_vcpu *vcpu)
7600 {
7601         int idx;
7602
7603         kvm_pmu_destroy(vcpu);
7604         kfree(vcpu->arch.mce_banks);
7605         kvm_free_lapic(vcpu);
7606         idx = srcu_read_lock(&vcpu->kvm->srcu);
7607         kvm_mmu_destroy(vcpu);
7608         srcu_read_unlock(&vcpu->kvm->srcu, idx);
7609         free_page((unsigned long)vcpu->arch.pio_data);
7610         if (!lapic_in_kernel(vcpu))
7611                 static_key_slow_dec(&kvm_no_apic_vcpu);
7612 }
7613
7614 void kvm_arch_sched_in(struct kvm_vcpu *vcpu, int cpu)
7615 {
7616         kvm_x86_ops->sched_in(vcpu, cpu);
7617 }
7618
7619 int kvm_arch_init_vm(struct kvm *kvm, unsigned long type)
7620 {
7621         if (type)
7622                 return -EINVAL;
7623
7624         INIT_HLIST_HEAD(&kvm->arch.mask_notifier_list);
7625         INIT_LIST_HEAD(&kvm->arch.active_mmu_pages);
7626         INIT_LIST_HEAD(&kvm->arch.zapped_obsolete_pages);
7627         INIT_LIST_HEAD(&kvm->arch.assigned_dev_head);
7628         atomic_set(&kvm->arch.noncoherent_dma_count, 0);
7629
7630         /* Reserve bit 0 of irq_sources_bitmap for userspace irq source */
7631         set_bit(KVM_USERSPACE_IRQ_SOURCE_ID, &kvm->arch.irq_sources_bitmap);
7632         /* Reserve bit 1 of irq_sources_bitmap for irqfd-resampler */
7633         set_bit(KVM_IRQFD_RESAMPLE_IRQ_SOURCE_ID,
7634                 &kvm->arch.irq_sources_bitmap);
7635
7636         raw_spin_lock_init(&kvm->arch.tsc_write_lock);
7637         mutex_init(&kvm->arch.apic_map_lock);
7638         spin_lock_init(&kvm->arch.pvclock_gtod_sync_lock);
7639
7640         pvclock_update_vm_gtod_copy(kvm);
7641
7642         INIT_DELAYED_WORK(&kvm->arch.kvmclock_update_work, kvmclock_update_fn);
7643         INIT_DELAYED_WORK(&kvm->arch.kvmclock_sync_work, kvmclock_sync_fn);
7644
7645         return 0;
7646 }
7647
7648 static void kvm_unload_vcpu_mmu(struct kvm_vcpu *vcpu)
7649 {
7650         int r;
7651         r = vcpu_load(vcpu);
7652         BUG_ON(r);
7653         kvm_mmu_unload(vcpu);
7654         vcpu_put(vcpu);
7655 }
7656
7657 static void kvm_free_vcpus(struct kvm *kvm)
7658 {
7659         unsigned int i;
7660         struct kvm_vcpu *vcpu;
7661
7662         /*
7663          * Unpin any mmu pages first.
7664          */
7665         kvm_for_each_vcpu(i, vcpu, kvm) {
7666                 kvm_clear_async_pf_completion_queue(vcpu);
7667                 kvm_unload_vcpu_mmu(vcpu);
7668         }
7669         kvm_for_each_vcpu(i, vcpu, kvm)
7670                 kvm_arch_vcpu_free(vcpu);
7671
7672         mutex_lock(&kvm->lock);
7673         for (i = 0; i < atomic_read(&kvm->online_vcpus); i++)
7674                 kvm->vcpus[i] = NULL;
7675
7676         atomic_set(&kvm->online_vcpus, 0);
7677         mutex_unlock(&kvm->lock);
7678 }
7679
7680 void kvm_arch_sync_events(struct kvm *kvm)
7681 {
7682         cancel_delayed_work_sync(&kvm->arch.kvmclock_sync_work);
7683         cancel_delayed_work_sync(&kvm->arch.kvmclock_update_work);
7684         kvm_free_all_assigned_devices(kvm);
7685         kvm_free_pit(kvm);
7686 }
7687
7688 int __x86_set_memory_region(struct kvm *kvm, int id, gpa_t gpa, u32 size)
7689 {
7690         int i, r;
7691         unsigned long hva;
7692         struct kvm_memslots *slots = kvm_memslots(kvm);
7693         struct kvm_memory_slot *slot, old;
7694
7695         /* Called with kvm->slots_lock held.  */
7696         if (WARN_ON(id >= KVM_MEM_SLOTS_NUM))
7697                 return -EINVAL;
7698
7699         slot = id_to_memslot(slots, id);
7700         if (size) {
7701                 if (WARN_ON(slot->npages))
7702                         return -EEXIST;
7703
7704                 /*
7705                  * MAP_SHARED to prevent internal slot pages from being moved
7706                  * by fork()/COW.
7707                  */
7708                 hva = vm_mmap(NULL, 0, size, PROT_READ | PROT_WRITE,
7709                               MAP_SHARED | MAP_ANONYMOUS, 0);
7710                 if (IS_ERR((void *)hva))
7711                         return PTR_ERR((void *)hva);
7712         } else {
7713                 if (!slot->npages)
7714                         return 0;
7715
7716                 hva = 0;
7717         }
7718
7719         old = *slot;
7720         for (i = 0; i < KVM_ADDRESS_SPACE_NUM; i++) {
7721                 struct kvm_userspace_memory_region m;
7722
7723                 m.slot = id | (i << 16);
7724                 m.flags = 0;
7725                 m.guest_phys_addr = gpa;
7726                 m.userspace_addr = hva;
7727                 m.memory_size = size;
7728                 r = __kvm_set_memory_region(kvm, &m);
7729                 if (r < 0)
7730                         return r;
7731         }
7732
7733         if (!size) {
7734                 r = vm_munmap(old.userspace_addr, old.npages * PAGE_SIZE);
7735                 WARN_ON(r < 0);
7736         }
7737
7738         return 0;
7739 }
7740 EXPORT_SYMBOL_GPL(__x86_set_memory_region);
7741
7742 int x86_set_memory_region(struct kvm *kvm, int id, gpa_t gpa, u32 size)
7743 {
7744         int r;
7745
7746         mutex_lock(&kvm->slots_lock);
7747         r = __x86_set_memory_region(kvm, id, gpa, size);
7748         mutex_unlock(&kvm->slots_lock);
7749
7750         return r;
7751 }
7752 EXPORT_SYMBOL_GPL(x86_set_memory_region);
7753
7754 void kvm_arch_destroy_vm(struct kvm *kvm)
7755 {
7756         if (current->mm == kvm->mm) {
7757                 /*
7758                  * Free memory regions allocated on behalf of userspace,
7759                  * unless the the memory map has changed due to process exit
7760                  * or fd copying.
7761                  */
7762                 x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT, 0, 0);
7763                 x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT, 0, 0);
7764                 x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, 0, 0);
7765         }
7766         kvm_iommu_unmap_guest(kvm);
7767         kfree(kvm->arch.vpic);
7768         kfree(kvm->arch.vioapic);
7769         kvm_free_vcpus(kvm);
7770         kfree(rcu_dereference_check(kvm->arch.apic_map, 1));
7771 }
7772
7773 void kvm_arch_free_memslot(struct kvm *kvm, struct kvm_memory_slot *free,
7774                            struct kvm_memory_slot *dont)
7775 {
7776         int i;
7777
7778         for (i = 0; i < KVM_NR_PAGE_SIZES; ++i) {
7779                 if (!dont || free->arch.rmap[i] != dont->arch.rmap[i]) {
7780                         kvfree(free->arch.rmap[i]);
7781                         free->arch.rmap[i] = NULL;
7782                 }
7783                 if (i == 0)
7784                         continue;
7785
7786                 if (!dont || free->arch.lpage_info[i - 1] !=
7787                              dont->arch.lpage_info[i - 1]) {
7788                         kvfree(free->arch.lpage_info[i - 1]);
7789                         free->arch.lpage_info[i - 1] = NULL;
7790                 }
7791         }
7792 }
7793
7794 int kvm_arch_create_memslot(struct kvm *kvm, struct kvm_memory_slot *slot,
7795                             unsigned long npages)
7796 {
7797         int i;
7798
7799         for (i = 0; i < KVM_NR_PAGE_SIZES; ++i) {
7800                 unsigned long ugfn;
7801                 int lpages;
7802                 int level = i + 1;
7803
7804                 lpages = gfn_to_index(slot->base_gfn + npages - 1,
7805                                       slot->base_gfn, level) + 1;
7806
7807                 slot->arch.rmap[i] =
7808                         kvm_kvzalloc(lpages * sizeof(*slot->arch.rmap[i]));
7809                 if (!slot->arch.rmap[i])
7810                         goto out_free;
7811                 if (i == 0)
7812                         continue;
7813
7814                 slot->arch.lpage_info[i - 1] = kvm_kvzalloc(lpages *
7815                                         sizeof(*slot->arch.lpage_info[i - 1]));
7816                 if (!slot->arch.lpage_info[i - 1])
7817                         goto out_free;
7818
7819                 if (slot->base_gfn & (KVM_PAGES_PER_HPAGE(level) - 1))
7820                         slot->arch.lpage_info[i - 1][0].write_count = 1;
7821                 if ((slot->base_gfn + npages) & (KVM_PAGES_PER_HPAGE(level) - 1))
7822                         slot->arch.lpage_info[i - 1][lpages - 1].write_count = 1;
7823                 ugfn = slot->userspace_addr >> PAGE_SHIFT;
7824                 /*
7825                  * If the gfn and userspace address are not aligned wrt each
7826                  * other, or if explicitly asked to, disable large page
7827                  * support for this slot
7828                  */
7829                 if ((slot->base_gfn ^ ugfn) & (KVM_PAGES_PER_HPAGE(level) - 1) ||
7830                     !kvm_largepages_enabled()) {
7831                         unsigned long j;
7832
7833                         for (j = 0; j < lpages; ++j)
7834                                 slot->arch.lpage_info[i - 1][j].write_count = 1;
7835                 }
7836         }
7837
7838         return 0;
7839
7840 out_free:
7841         for (i = 0; i < KVM_NR_PAGE_SIZES; ++i) {
7842                 kvfree(slot->arch.rmap[i]);
7843                 slot->arch.rmap[i] = NULL;
7844                 if (i == 0)
7845                         continue;
7846
7847                 kvfree(slot->arch.lpage_info[i - 1]);
7848                 slot->arch.lpage_info[i - 1] = NULL;
7849         }
7850         return -ENOMEM;
7851 }
7852
7853 void kvm_arch_memslots_updated(struct kvm *kvm, struct kvm_memslots *slots)
7854 {
7855         /*
7856          * memslots->generation has been incremented.
7857          * mmio generation may have reached its maximum value.
7858          */
7859         kvm_mmu_invalidate_mmio_sptes(kvm, slots);
7860 }
7861
7862 int kvm_arch_prepare_memory_region(struct kvm *kvm,
7863                                 struct kvm_memory_slot *memslot,
7864                                 const struct kvm_userspace_memory_region *mem,
7865                                 enum kvm_mr_change change)
7866 {
7867         return 0;
7868 }
7869
7870 static void kvm_mmu_slot_apply_flags(struct kvm *kvm,
7871                                      struct kvm_memory_slot *new)
7872 {
7873         /* Still write protect RO slot */
7874         if (new->flags & KVM_MEM_READONLY) {
7875                 kvm_mmu_slot_remove_write_access(kvm, new);
7876                 return;
7877         }
7878
7879         /*
7880          * Call kvm_x86_ops dirty logging hooks when they are valid.
7881          *
7882          * kvm_x86_ops->slot_disable_log_dirty is called when:
7883          *
7884          *  - KVM_MR_CREATE with dirty logging is disabled
7885          *  - KVM_MR_FLAGS_ONLY with dirty logging is disabled in new flag
7886          *
7887          * The reason is, in case of PML, we need to set D-bit for any slots
7888          * with dirty logging disabled in order to eliminate unnecessary GPA
7889          * logging in PML buffer (and potential PML buffer full VMEXT). This
7890          * guarantees leaving PML enabled during guest's lifetime won't have
7891          * any additonal overhead from PML when guest is running with dirty
7892          * logging disabled for memory slots.
7893          *
7894          * kvm_x86_ops->slot_enable_log_dirty is called when switching new slot
7895          * to dirty logging mode.
7896          *
7897          * If kvm_x86_ops dirty logging hooks are invalid, use write protect.
7898          *
7899          * In case of write protect:
7900          *
7901          * Write protect all pages for dirty logging.
7902          *
7903          * All the sptes including the large sptes which point to this
7904          * slot are set to readonly. We can not create any new large
7905          * spte on this slot until the end of the logging.
7906          *
7907          * See the comments in fast_page_fault().
7908          */
7909         if (new->flags & KVM_MEM_LOG_DIRTY_PAGES) {
7910                 if (kvm_x86_ops->slot_enable_log_dirty)
7911                         kvm_x86_ops->slot_enable_log_dirty(kvm, new);
7912                 else
7913                         kvm_mmu_slot_remove_write_access(kvm, new);
7914         } else {
7915                 if (kvm_x86_ops->slot_disable_log_dirty)
7916                         kvm_x86_ops->slot_disable_log_dirty(kvm, new);
7917         }
7918 }
7919
7920 void kvm_arch_commit_memory_region(struct kvm *kvm,
7921                                 const struct kvm_userspace_memory_region *mem,
7922                                 const struct kvm_memory_slot *old,
7923                                 const struct kvm_memory_slot *new,
7924                                 enum kvm_mr_change change)
7925 {
7926         int nr_mmu_pages = 0;
7927
7928         if (!kvm->arch.n_requested_mmu_pages)
7929                 nr_mmu_pages = kvm_mmu_calculate_mmu_pages(kvm);
7930
7931         if (nr_mmu_pages)
7932                 kvm_mmu_change_mmu_pages(kvm, nr_mmu_pages);
7933
7934         /*
7935          * Dirty logging tracks sptes in 4k granularity, meaning that large
7936          * sptes have to be split.  If live migration is successful, the guest
7937          * in the source machine will be destroyed and large sptes will be
7938          * created in the destination. However, if the guest continues to run
7939          * in the source machine (for example if live migration fails), small
7940          * sptes will remain around and cause bad performance.
7941          *
7942          * Scan sptes if dirty logging has been stopped, dropping those
7943          * which can be collapsed into a single large-page spte.  Later
7944          * page faults will create the large-page sptes.
7945          */
7946         if ((change != KVM_MR_DELETE) &&
7947                 (old->flags & KVM_MEM_LOG_DIRTY_PAGES) &&
7948                 !(new->flags & KVM_MEM_LOG_DIRTY_PAGES))
7949                 kvm_mmu_zap_collapsible_sptes(kvm, new);
7950
7951         /*
7952          * Set up write protection and/or dirty logging for the new slot.
7953          *
7954          * For KVM_MR_DELETE and KVM_MR_MOVE, the shadow pages of old slot have
7955          * been zapped so no dirty logging staff is needed for old slot. For
7956          * KVM_MR_FLAGS_ONLY, the old slot is essentially the same one as the
7957          * new and it's also covered when dealing with the new slot.
7958          *
7959          * FIXME: const-ify all uses of struct kvm_memory_slot.
7960          */
7961         if (change != KVM_MR_DELETE)
7962                 kvm_mmu_slot_apply_flags(kvm, (struct kvm_memory_slot *) new);
7963 }
7964
7965 void kvm_arch_flush_shadow_all(struct kvm *kvm)
7966 {
7967         kvm_mmu_invalidate_zap_all_pages(kvm);
7968 }
7969
7970 void kvm_arch_flush_shadow_memslot(struct kvm *kvm,
7971                                    struct kvm_memory_slot *slot)
7972 {
7973         kvm_mmu_invalidate_zap_all_pages(kvm);
7974 }
7975
7976 static inline bool kvm_vcpu_has_events(struct kvm_vcpu *vcpu)
7977 {
7978         if (!list_empty_careful(&vcpu->async_pf.done))
7979                 return true;
7980
7981         if (kvm_apic_has_events(vcpu))
7982                 return true;
7983
7984         if (vcpu->arch.pv.pv_unhalted)
7985                 return true;
7986
7987         if (atomic_read(&vcpu->arch.nmi_queued))
7988                 return true;
7989
7990         if (test_bit(KVM_REQ_SMI, &vcpu->requests))
7991                 return true;
7992
7993         if (kvm_arch_interrupt_allowed(vcpu) &&
7994             kvm_cpu_has_interrupt(vcpu))
7995                 return true;
7996
7997         return false;
7998 }
7999
8000 int kvm_arch_vcpu_runnable(struct kvm_vcpu *vcpu)
8001 {
8002         if (is_guest_mode(vcpu) && kvm_x86_ops->check_nested_events)
8003                 kvm_x86_ops->check_nested_events(vcpu, false);
8004
8005         return kvm_vcpu_running(vcpu) || kvm_vcpu_has_events(vcpu);
8006 }
8007
8008 int kvm_arch_vcpu_should_kick(struct kvm_vcpu *vcpu)
8009 {
8010         return kvm_vcpu_exiting_guest_mode(vcpu) == IN_GUEST_MODE;
8011 }
8012
8013 int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu)
8014 {
8015         return kvm_x86_ops->interrupt_allowed(vcpu);
8016 }
8017
8018 unsigned long kvm_get_linear_rip(struct kvm_vcpu *vcpu)
8019 {
8020         if (is_64_bit_mode(vcpu))
8021                 return kvm_rip_read(vcpu);
8022         return (u32)(get_segment_base(vcpu, VCPU_SREG_CS) +
8023                      kvm_rip_read(vcpu));
8024 }
8025 EXPORT_SYMBOL_GPL(kvm_get_linear_rip);
8026
8027 bool kvm_is_linear_rip(struct kvm_vcpu *vcpu, unsigned long linear_rip)
8028 {
8029         return kvm_get_linear_rip(vcpu) == linear_rip;
8030 }
8031 EXPORT_SYMBOL_GPL(kvm_is_linear_rip);
8032
8033 unsigned long kvm_get_rflags(struct kvm_vcpu *vcpu)
8034 {
8035         unsigned long rflags;
8036
8037         rflags = kvm_x86_ops->get_rflags(vcpu);
8038         if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
8039                 rflags &= ~X86_EFLAGS_TF;
8040         return rflags;
8041 }
8042 EXPORT_SYMBOL_GPL(kvm_get_rflags);
8043
8044 static void __kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
8045 {
8046         if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP &&
8047             kvm_is_linear_rip(vcpu, vcpu->arch.singlestep_rip))
8048                 rflags |= X86_EFLAGS_TF;
8049         kvm_x86_ops->set_rflags(vcpu, rflags);
8050 }
8051
8052 void kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
8053 {
8054         __kvm_set_rflags(vcpu, rflags);
8055         kvm_make_request(KVM_REQ_EVENT, vcpu);
8056 }
8057 EXPORT_SYMBOL_GPL(kvm_set_rflags);
8058
8059 void kvm_arch_async_page_ready(struct kvm_vcpu *vcpu, struct kvm_async_pf *work)
8060 {
8061         int r;
8062
8063         if ((vcpu->arch.mmu.direct_map != work->arch.direct_map) ||
8064               work->wakeup_all)
8065                 return;
8066
8067         r = kvm_mmu_reload(vcpu);
8068         if (unlikely(r))
8069                 return;
8070
8071         if (!vcpu->arch.mmu.direct_map &&
8072               work->arch.cr3 != vcpu->arch.mmu.get_cr3(vcpu))
8073                 return;
8074
8075         vcpu->arch.mmu.page_fault(vcpu, work->gva, 0, true);
8076 }
8077
8078 static inline u32 kvm_async_pf_hash_fn(gfn_t gfn)
8079 {
8080         return hash_32(gfn & 0xffffffff, order_base_2(ASYNC_PF_PER_VCPU));
8081 }
8082
8083 static inline u32 kvm_async_pf_next_probe(u32 key)
8084 {
8085         return (key + 1) & (roundup_pow_of_two(ASYNC_PF_PER_VCPU) - 1);
8086 }
8087
8088 static void kvm_add_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn)
8089 {
8090         u32 key = kvm_async_pf_hash_fn(gfn);
8091
8092         while (vcpu->arch.apf.gfns[key] != ~0)
8093                 key = kvm_async_pf_next_probe(key);
8094
8095         vcpu->arch.apf.gfns[key] = gfn;
8096 }
8097
8098 static u32 kvm_async_pf_gfn_slot(struct kvm_vcpu *vcpu, gfn_t gfn)
8099 {
8100         int i;
8101         u32 key = kvm_async_pf_hash_fn(gfn);
8102
8103         for (i = 0; i < roundup_pow_of_two(ASYNC_PF_PER_VCPU) &&
8104                      (vcpu->arch.apf.gfns[key] != gfn &&
8105                       vcpu->arch.apf.gfns[key] != ~0); i++)
8106                 key = kvm_async_pf_next_probe(key);
8107
8108         return key;
8109 }
8110
8111 bool kvm_find_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn)
8112 {
8113         return vcpu->arch.apf.gfns[kvm_async_pf_gfn_slot(vcpu, gfn)] == gfn;
8114 }
8115
8116 static void kvm_del_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn)
8117 {
8118         u32 i, j, k;
8119
8120         i = j = kvm_async_pf_gfn_slot(vcpu, gfn);
8121         while (true) {
8122                 vcpu->arch.apf.gfns[i] = ~0;
8123                 do {
8124                         j = kvm_async_pf_next_probe(j);
8125                         if (vcpu->arch.apf.gfns[j] == ~0)
8126                                 return;
8127                         k = kvm_async_pf_hash_fn(vcpu->arch.apf.gfns[j]);
8128                         /*
8129                          * k lies cyclically in ]i,j]
8130                          * |    i.k.j |
8131                          * |....j i.k.| or  |.k..j i...|
8132                          */
8133                 } while ((i <= j) ? (i < k && k <= j) : (i < k || k <= j));
8134                 vcpu->arch.apf.gfns[i] = vcpu->arch.apf.gfns[j];
8135                 i = j;
8136         }
8137 }
8138
8139 static int apf_put_user(struct kvm_vcpu *vcpu, u32 val)
8140 {
8141
8142         return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apf.data, &val,
8143                                       sizeof(val));
8144 }
8145
8146 void kvm_arch_async_page_not_present(struct kvm_vcpu *vcpu,
8147                                      struct kvm_async_pf *work)
8148 {
8149         struct x86_exception fault;
8150
8151         trace_kvm_async_pf_not_present(work->arch.token, work->gva);
8152         kvm_add_async_pf_gfn(vcpu, work->arch.gfn);
8153
8154         if (!(vcpu->arch.apf.msr_val & KVM_ASYNC_PF_ENABLED) ||
8155             (vcpu->arch.apf.send_user_only &&
8156              kvm_x86_ops->get_cpl(vcpu) == 0))
8157                 kvm_make_request(KVM_REQ_APF_HALT, vcpu);
8158         else if (!apf_put_user(vcpu, KVM_PV_REASON_PAGE_NOT_PRESENT)) {
8159                 fault.vector = PF_VECTOR;
8160                 fault.error_code_valid = true;
8161                 fault.error_code = 0;
8162                 fault.nested_page_fault = false;
8163                 fault.address = work->arch.token;
8164                 kvm_inject_page_fault(vcpu, &fault);
8165         }
8166 }
8167
8168 void kvm_arch_async_page_present(struct kvm_vcpu *vcpu,
8169                                  struct kvm_async_pf *work)
8170 {
8171         struct x86_exception fault;
8172
8173         trace_kvm_async_pf_ready(work->arch.token, work->gva);
8174         if (work->wakeup_all)
8175                 work->arch.token = ~0; /* broadcast wakeup */
8176         else
8177                 kvm_del_async_pf_gfn(vcpu, work->arch.gfn);
8178
8179         if ((vcpu->arch.apf.msr_val & KVM_ASYNC_PF_ENABLED) &&
8180             !apf_put_user(vcpu, KVM_PV_REASON_PAGE_READY)) {
8181                 fault.vector = PF_VECTOR;
8182                 fault.error_code_valid = true;
8183                 fault.error_code = 0;
8184                 fault.nested_page_fault = false;
8185                 fault.address = work->arch.token;
8186                 kvm_inject_page_fault(vcpu, &fault);
8187         }
8188         vcpu->arch.apf.halted = false;
8189         vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
8190 }
8191
8192 bool kvm_arch_can_inject_async_page_present(struct kvm_vcpu *vcpu)
8193 {
8194         if (!(vcpu->arch.apf.msr_val & KVM_ASYNC_PF_ENABLED))
8195                 return true;
8196         else
8197                 return !kvm_event_needs_reinjection(vcpu) &&
8198                         kvm_x86_ops->interrupt_allowed(vcpu);
8199 }
8200
8201 void kvm_arch_start_assignment(struct kvm *kvm)
8202 {
8203         atomic_inc(&kvm->arch.assigned_device_count);
8204 }
8205 EXPORT_SYMBOL_GPL(kvm_arch_start_assignment);
8206
8207 void kvm_arch_end_assignment(struct kvm *kvm)
8208 {
8209         atomic_dec(&kvm->arch.assigned_device_count);
8210 }
8211 EXPORT_SYMBOL_GPL(kvm_arch_end_assignment);
8212
8213 bool kvm_arch_has_assigned_device(struct kvm *kvm)
8214 {
8215         return atomic_read(&kvm->arch.assigned_device_count);
8216 }
8217 EXPORT_SYMBOL_GPL(kvm_arch_has_assigned_device);
8218
8219 void kvm_arch_register_noncoherent_dma(struct kvm *kvm)
8220 {
8221         atomic_inc(&kvm->arch.noncoherent_dma_count);
8222 }
8223 EXPORT_SYMBOL_GPL(kvm_arch_register_noncoherent_dma);
8224
8225 void kvm_arch_unregister_noncoherent_dma(struct kvm *kvm)
8226 {
8227         atomic_dec(&kvm->arch.noncoherent_dma_count);
8228 }
8229 EXPORT_SYMBOL_GPL(kvm_arch_unregister_noncoherent_dma);
8230
8231 bool kvm_arch_has_noncoherent_dma(struct kvm *kvm)
8232 {
8233         return atomic_read(&kvm->arch.noncoherent_dma_count);
8234 }
8235 EXPORT_SYMBOL_GPL(kvm_arch_has_noncoherent_dma);
8236
8237 int kvm_arch_irq_bypass_add_producer(struct irq_bypass_consumer *cons,
8238                                       struct irq_bypass_producer *prod)
8239 {
8240         struct kvm_kernel_irqfd *irqfd =
8241                 container_of(cons, struct kvm_kernel_irqfd, consumer);
8242
8243         if (kvm_x86_ops->update_pi_irte) {
8244                 irqfd->producer = prod;
8245                 return kvm_x86_ops->update_pi_irte(irqfd->kvm,
8246                                 prod->irq, irqfd->gsi, 1);
8247         }
8248
8249         return -EINVAL;
8250 }
8251
8252 void kvm_arch_irq_bypass_del_producer(struct irq_bypass_consumer *cons,
8253                                       struct irq_bypass_producer *prod)
8254 {
8255         int ret;
8256         struct kvm_kernel_irqfd *irqfd =
8257                 container_of(cons, struct kvm_kernel_irqfd, consumer);
8258
8259         if (!kvm_x86_ops->update_pi_irte) {
8260                 WARN_ON(irqfd->producer != NULL);
8261                 return;
8262         }
8263
8264         WARN_ON(irqfd->producer != prod);
8265         irqfd->producer = NULL;
8266
8267         /*
8268          * When producer of consumer is unregistered, we change back to
8269          * remapped mode, so we can re-use the current implementation
8270          * when the irq is masked/disabed or the consumer side (KVM
8271          * int this case doesn't want to receive the interrupts.
8272         */
8273         ret = kvm_x86_ops->update_pi_irte(irqfd->kvm, prod->irq, irqfd->gsi, 0);
8274         if (ret)
8275                 printk(KERN_INFO "irq bypass consumer (token %p) unregistration"
8276                        " fails: %d\n", irqfd->consumer.token, ret);
8277 }
8278
8279 int kvm_arch_update_irqfd_routing(struct kvm *kvm, unsigned int host_irq,
8280                                    uint32_t guest_irq, bool set)
8281 {
8282         if (!kvm_x86_ops->update_pi_irte)
8283                 return -EINVAL;
8284
8285         return kvm_x86_ops->update_pi_irte(kvm, host_irq, guest_irq, set);
8286 }
8287
8288 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_exit);
8289 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_fast_mmio);
8290 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_inj_virq);
8291 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_page_fault);
8292 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_msr);
8293 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_cr);
8294 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmrun);
8295 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmexit);
8296 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmexit_inject);
8297 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_intr_vmexit);
8298 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_invlpga);
8299 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_skinit);
8300 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_intercepts);
8301 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_write_tsc_offset);
8302 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_ple_window);
8303 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_pml_full);
8304 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_pi_irte_update);