2 * Kernel-based Virtual Machine driver for Linux
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
9 * Copyright (C) 2006 Qumranet, Inc.
12 * Yaniv Kamay <yaniv@qumranet.com>
13 * Avi Kivity <avi@qumranet.com>
15 * This work is licensed under the terms of the GNU GPL, version 2. See
16 * the COPYING file in the top-level directory.
22 #include "kvm_cache_regs.h"
24 #include <linux/kvm_host.h>
25 #include <linux/types.h>
26 #include <linux/string.h>
28 #include <linux/highmem.h>
29 #include <linux/module.h>
30 #include <linux/swap.h>
31 #include <linux/hugetlb.h>
32 #include <linux/compiler.h>
33 #include <linux/srcu.h>
34 #include <linux/slab.h>
37 #include <asm/cmpxchg.h>
42 * When setting this variable to true it enables Two-Dimensional-Paging
43 * where the hardware walks 2 page tables:
44 * 1. the guest-virtual to guest-physical
45 * 2. while doing 1. it walks guest-physical to host-physical
46 * If the hardware supports that we don't need to do shadow paging.
48 bool tdp_enabled = false;
55 static void kvm_mmu_audit(struct kvm_vcpu *vcpu, const char *msg);
57 static void kvm_mmu_audit(struct kvm_vcpu *vcpu, const char *msg) {}
62 #define pgprintk(x...) do { if (dbg) printk(x); } while (0)
63 #define rmap_printk(x...) do { if (dbg) printk(x); } while (0)
67 #define pgprintk(x...) do { } while (0)
68 #define rmap_printk(x...) do { } while (0)
72 #if defined(MMU_DEBUG) || defined(AUDIT)
74 module_param(dbg, bool, 0644);
77 static int oos_shadow = 1;
78 module_param(oos_shadow, bool, 0644);
81 #define ASSERT(x) do { } while (0)
85 printk(KERN_WARNING "assertion failed %s:%d: %s\n", \
86 __FILE__, __LINE__, #x); \
90 #define PT_FIRST_AVAIL_BITS_SHIFT 9
91 #define PT64_SECOND_AVAIL_BITS_SHIFT 52
93 #define VALID_PAGE(x) ((x) != INVALID_PAGE)
95 #define PT64_LEVEL_BITS 9
97 #define PT64_LEVEL_SHIFT(level) \
98 (PAGE_SHIFT + (level - 1) * PT64_LEVEL_BITS)
100 #define PT64_LEVEL_MASK(level) \
101 (((1ULL << PT64_LEVEL_BITS) - 1) << PT64_LEVEL_SHIFT(level))
103 #define PT64_INDEX(address, level)\
104 (((address) >> PT64_LEVEL_SHIFT(level)) & ((1 << PT64_LEVEL_BITS) - 1))
107 #define PT32_LEVEL_BITS 10
109 #define PT32_LEVEL_SHIFT(level) \
110 (PAGE_SHIFT + (level - 1) * PT32_LEVEL_BITS)
112 #define PT32_LEVEL_MASK(level) \
113 (((1ULL << PT32_LEVEL_BITS) - 1) << PT32_LEVEL_SHIFT(level))
114 #define PT32_LVL_OFFSET_MASK(level) \
115 (PT32_BASE_ADDR_MASK & ((1ULL << (PAGE_SHIFT + (((level) - 1) \
116 * PT32_LEVEL_BITS))) - 1))
118 #define PT32_INDEX(address, level)\
119 (((address) >> PT32_LEVEL_SHIFT(level)) & ((1 << PT32_LEVEL_BITS) - 1))
122 #define PT64_BASE_ADDR_MASK (((1ULL << 52) - 1) & ~(u64)(PAGE_SIZE-1))
123 #define PT64_DIR_BASE_ADDR_MASK \
124 (PT64_BASE_ADDR_MASK & ~((1ULL << (PAGE_SHIFT + PT64_LEVEL_BITS)) - 1))
125 #define PT64_LVL_ADDR_MASK(level) \
126 (PT64_BASE_ADDR_MASK & ~((1ULL << (PAGE_SHIFT + (((level) - 1) \
127 * PT64_LEVEL_BITS))) - 1))
128 #define PT64_LVL_OFFSET_MASK(level) \
129 (PT64_BASE_ADDR_MASK & ((1ULL << (PAGE_SHIFT + (((level) - 1) \
130 * PT64_LEVEL_BITS))) - 1))
132 #define PT32_BASE_ADDR_MASK PAGE_MASK
133 #define PT32_DIR_BASE_ADDR_MASK \
134 (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + PT32_LEVEL_BITS)) - 1))
135 #define PT32_LVL_ADDR_MASK(level) \
136 (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + (((level) - 1) \
137 * PT32_LEVEL_BITS))) - 1))
139 #define PT64_PERM_MASK (PT_PRESENT_MASK | PT_WRITABLE_MASK | PT_USER_MASK \
144 #define ACC_EXEC_MASK 1
145 #define ACC_WRITE_MASK PT_WRITABLE_MASK
146 #define ACC_USER_MASK PT_USER_MASK
147 #define ACC_ALL (ACC_EXEC_MASK | ACC_WRITE_MASK | ACC_USER_MASK)
149 #include <trace/events/kvm.h>
151 #define CREATE_TRACE_POINTS
152 #include "mmutrace.h"
154 #define SPTE_HOST_WRITEABLE (1ULL << PT_FIRST_AVAIL_BITS_SHIFT)
156 #define SHADOW_PT_INDEX(addr, level) PT64_INDEX(addr, level)
158 struct kvm_rmap_desc {
159 u64 *sptes[RMAP_EXT];
160 struct kvm_rmap_desc *more;
163 struct kvm_shadow_walk_iterator {
171 #define for_each_shadow_entry(_vcpu, _addr, _walker) \
172 for (shadow_walk_init(&(_walker), _vcpu, _addr); \
173 shadow_walk_okay(&(_walker)); \
174 shadow_walk_next(&(_walker)))
176 typedef int (*mmu_parent_walk_fn) (struct kvm_mmu_page *sp);
178 static struct kmem_cache *pte_chain_cache;
179 static struct kmem_cache *rmap_desc_cache;
180 static struct kmem_cache *mmu_page_header_cache;
182 static u64 __read_mostly shadow_trap_nonpresent_pte;
183 static u64 __read_mostly shadow_notrap_nonpresent_pte;
184 static u64 __read_mostly shadow_base_present_pte;
185 static u64 __read_mostly shadow_nx_mask;
186 static u64 __read_mostly shadow_x_mask; /* mutual exclusive with nx_mask */
187 static u64 __read_mostly shadow_user_mask;
188 static u64 __read_mostly shadow_accessed_mask;
189 static u64 __read_mostly shadow_dirty_mask;
191 static inline u64 rsvd_bits(int s, int e)
193 return ((1ULL << (e - s + 1)) - 1) << s;
196 void kvm_mmu_set_nonpresent_ptes(u64 trap_pte, u64 notrap_pte)
198 shadow_trap_nonpresent_pte = trap_pte;
199 shadow_notrap_nonpresent_pte = notrap_pte;
201 EXPORT_SYMBOL_GPL(kvm_mmu_set_nonpresent_ptes);
203 void kvm_mmu_set_base_ptes(u64 base_pte)
205 shadow_base_present_pte = base_pte;
207 EXPORT_SYMBOL_GPL(kvm_mmu_set_base_ptes);
209 void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
210 u64 dirty_mask, u64 nx_mask, u64 x_mask)
212 shadow_user_mask = user_mask;
213 shadow_accessed_mask = accessed_mask;
214 shadow_dirty_mask = dirty_mask;
215 shadow_nx_mask = nx_mask;
216 shadow_x_mask = x_mask;
218 EXPORT_SYMBOL_GPL(kvm_mmu_set_mask_ptes);
220 static int is_write_protection(struct kvm_vcpu *vcpu)
222 return kvm_read_cr0_bits(vcpu, X86_CR0_WP);
225 static int is_cpuid_PSE36(void)
230 static int is_nx(struct kvm_vcpu *vcpu)
232 return vcpu->arch.efer & EFER_NX;
235 static int is_shadow_present_pte(u64 pte)
237 return pte != shadow_trap_nonpresent_pte
238 && pte != shadow_notrap_nonpresent_pte;
241 static int is_large_pte(u64 pte)
243 return pte & PT_PAGE_SIZE_MASK;
246 static int is_writable_pte(unsigned long pte)
248 return pte & PT_WRITABLE_MASK;
251 static int is_dirty_gpte(unsigned long pte)
253 return pte & PT_DIRTY_MASK;
256 static int is_rmap_spte(u64 pte)
258 return is_shadow_present_pte(pte);
261 static int is_last_spte(u64 pte, int level)
263 if (level == PT_PAGE_TABLE_LEVEL)
265 if (is_large_pte(pte))
270 static pfn_t spte_to_pfn(u64 pte)
272 return (pte & PT64_BASE_ADDR_MASK) >> PAGE_SHIFT;
275 static gfn_t pse36_gfn_delta(u32 gpte)
277 int shift = 32 - PT32_DIR_PSE36_SHIFT - PAGE_SHIFT;
279 return (gpte & PT32_DIR_PSE36_MASK) << shift;
282 static void __set_spte(u64 *sptep, u64 spte)
285 set_64bit((unsigned long *)sptep, spte);
287 set_64bit((unsigned long long *)sptep, spte);
291 static int mmu_topup_memory_cache(struct kvm_mmu_memory_cache *cache,
292 struct kmem_cache *base_cache, int min)
296 if (cache->nobjs >= min)
298 while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
299 obj = kmem_cache_zalloc(base_cache, GFP_KERNEL);
302 cache->objects[cache->nobjs++] = obj;
307 static void mmu_free_memory_cache(struct kvm_mmu_memory_cache *mc)
310 kfree(mc->objects[--mc->nobjs]);
313 static int mmu_topup_memory_cache_page(struct kvm_mmu_memory_cache *cache,
318 if (cache->nobjs >= min)
320 while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
321 page = alloc_page(GFP_KERNEL);
324 cache->objects[cache->nobjs++] = page_address(page);
329 static void mmu_free_memory_cache_page(struct kvm_mmu_memory_cache *mc)
332 free_page((unsigned long)mc->objects[--mc->nobjs]);
335 static int mmu_topup_memory_caches(struct kvm_vcpu *vcpu)
339 r = mmu_topup_memory_cache(&vcpu->arch.mmu_pte_chain_cache,
343 r = mmu_topup_memory_cache(&vcpu->arch.mmu_rmap_desc_cache,
347 r = mmu_topup_memory_cache_page(&vcpu->arch.mmu_page_cache, 8);
350 r = mmu_topup_memory_cache(&vcpu->arch.mmu_page_header_cache,
351 mmu_page_header_cache, 4);
356 static void mmu_free_memory_caches(struct kvm_vcpu *vcpu)
358 mmu_free_memory_cache(&vcpu->arch.mmu_pte_chain_cache);
359 mmu_free_memory_cache(&vcpu->arch.mmu_rmap_desc_cache);
360 mmu_free_memory_cache_page(&vcpu->arch.mmu_page_cache);
361 mmu_free_memory_cache(&vcpu->arch.mmu_page_header_cache);
364 static void *mmu_memory_cache_alloc(struct kvm_mmu_memory_cache *mc,
370 p = mc->objects[--mc->nobjs];
374 static struct kvm_pte_chain *mmu_alloc_pte_chain(struct kvm_vcpu *vcpu)
376 return mmu_memory_cache_alloc(&vcpu->arch.mmu_pte_chain_cache,
377 sizeof(struct kvm_pte_chain));
380 static void mmu_free_pte_chain(struct kvm_pte_chain *pc)
385 static struct kvm_rmap_desc *mmu_alloc_rmap_desc(struct kvm_vcpu *vcpu)
387 return mmu_memory_cache_alloc(&vcpu->arch.mmu_rmap_desc_cache,
388 sizeof(struct kvm_rmap_desc));
391 static void mmu_free_rmap_desc(struct kvm_rmap_desc *rd)
397 * Return the pointer to the largepage write count for a given
398 * gfn, handling slots that are not large page aligned.
400 static int *slot_largepage_idx(gfn_t gfn,
401 struct kvm_memory_slot *slot,
406 idx = (gfn / KVM_PAGES_PER_HPAGE(level)) -
407 (slot->base_gfn / KVM_PAGES_PER_HPAGE(level));
408 return &slot->lpage_info[level - 2][idx].write_count;
411 static void account_shadowed(struct kvm *kvm, gfn_t gfn)
413 struct kvm_memory_slot *slot;
417 gfn = unalias_gfn(kvm, gfn);
419 slot = gfn_to_memslot_unaliased(kvm, gfn);
420 for (i = PT_DIRECTORY_LEVEL;
421 i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
422 write_count = slot_largepage_idx(gfn, slot, i);
427 static void unaccount_shadowed(struct kvm *kvm, gfn_t gfn)
429 struct kvm_memory_slot *slot;
433 gfn = unalias_gfn(kvm, gfn);
434 for (i = PT_DIRECTORY_LEVEL;
435 i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
436 slot = gfn_to_memslot_unaliased(kvm, gfn);
437 write_count = slot_largepage_idx(gfn, slot, i);
439 WARN_ON(*write_count < 0);
443 static int has_wrprotected_page(struct kvm *kvm,
447 struct kvm_memory_slot *slot;
450 gfn = unalias_gfn(kvm, gfn);
451 slot = gfn_to_memslot_unaliased(kvm, gfn);
453 largepage_idx = slot_largepage_idx(gfn, slot, level);
454 return *largepage_idx;
460 static int host_mapping_level(struct kvm *kvm, gfn_t gfn)
462 unsigned long page_size;
465 page_size = kvm_host_page_size(kvm, gfn);
467 for (i = PT_PAGE_TABLE_LEVEL;
468 i < (PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES); ++i) {
469 if (page_size >= KVM_HPAGE_SIZE(i))
478 static int mapping_level(struct kvm_vcpu *vcpu, gfn_t large_gfn)
480 struct kvm_memory_slot *slot;
481 int host_level, level, max_level;
483 slot = gfn_to_memslot(vcpu->kvm, large_gfn);
484 if (slot && slot->dirty_bitmap)
485 return PT_PAGE_TABLE_LEVEL;
487 host_level = host_mapping_level(vcpu->kvm, large_gfn);
489 if (host_level == PT_PAGE_TABLE_LEVEL)
492 max_level = kvm_x86_ops->get_lpage_level() < host_level ?
493 kvm_x86_ops->get_lpage_level() : host_level;
495 for (level = PT_DIRECTORY_LEVEL; level <= max_level; ++level)
496 if (has_wrprotected_page(vcpu->kvm, large_gfn, level))
503 * Take gfn and return the reverse mapping to it.
504 * Note: gfn must be unaliased before this function get called
507 static unsigned long *gfn_to_rmap(struct kvm *kvm, gfn_t gfn, int level)
509 struct kvm_memory_slot *slot;
512 slot = gfn_to_memslot(kvm, gfn);
513 if (likely(level == PT_PAGE_TABLE_LEVEL))
514 return &slot->rmap[gfn - slot->base_gfn];
516 idx = (gfn / KVM_PAGES_PER_HPAGE(level)) -
517 (slot->base_gfn / KVM_PAGES_PER_HPAGE(level));
519 return &slot->lpage_info[level - 2][idx].rmap_pde;
523 * Reverse mapping data structures:
525 * If rmapp bit zero is zero, then rmapp point to the shadw page table entry
526 * that points to page_address(page).
528 * If rmapp bit zero is one, (then rmap & ~1) points to a struct kvm_rmap_desc
529 * containing more mappings.
531 * Returns the number of rmap entries before the spte was added or zero if
532 * the spte was not added.
535 static int rmap_add(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn)
537 struct kvm_mmu_page *sp;
538 struct kvm_rmap_desc *desc;
539 unsigned long *rmapp;
542 if (!is_rmap_spte(*spte))
544 gfn = unalias_gfn(vcpu->kvm, gfn);
545 sp = page_header(__pa(spte));
546 sp->gfns[spte - sp->spt] = gfn;
547 rmapp = gfn_to_rmap(vcpu->kvm, gfn, sp->role.level);
549 rmap_printk("rmap_add: %p %llx 0->1\n", spte, *spte);
550 *rmapp = (unsigned long)spte;
551 } else if (!(*rmapp & 1)) {
552 rmap_printk("rmap_add: %p %llx 1->many\n", spte, *spte);
553 desc = mmu_alloc_rmap_desc(vcpu);
554 desc->sptes[0] = (u64 *)*rmapp;
555 desc->sptes[1] = spte;
556 *rmapp = (unsigned long)desc | 1;
558 rmap_printk("rmap_add: %p %llx many->many\n", spte, *spte);
559 desc = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
560 while (desc->sptes[RMAP_EXT-1] && desc->more) {
564 if (desc->sptes[RMAP_EXT-1]) {
565 desc->more = mmu_alloc_rmap_desc(vcpu);
568 for (i = 0; desc->sptes[i]; ++i)
570 desc->sptes[i] = spte;
575 static void rmap_desc_remove_entry(unsigned long *rmapp,
576 struct kvm_rmap_desc *desc,
578 struct kvm_rmap_desc *prev_desc)
582 for (j = RMAP_EXT - 1; !desc->sptes[j] && j > i; --j)
584 desc->sptes[i] = desc->sptes[j];
585 desc->sptes[j] = NULL;
588 if (!prev_desc && !desc->more)
589 *rmapp = (unsigned long)desc->sptes[0];
592 prev_desc->more = desc->more;
594 *rmapp = (unsigned long)desc->more | 1;
595 mmu_free_rmap_desc(desc);
598 static void rmap_remove(struct kvm *kvm, u64 *spte)
600 struct kvm_rmap_desc *desc;
601 struct kvm_rmap_desc *prev_desc;
602 struct kvm_mmu_page *sp;
604 unsigned long *rmapp;
607 if (!is_rmap_spte(*spte))
609 sp = page_header(__pa(spte));
610 pfn = spte_to_pfn(*spte);
611 if (*spte & shadow_accessed_mask)
612 kvm_set_pfn_accessed(pfn);
613 if (is_writable_pte(*spte))
614 kvm_set_pfn_dirty(pfn);
615 rmapp = gfn_to_rmap(kvm, sp->gfns[spte - sp->spt], sp->role.level);
617 printk(KERN_ERR "rmap_remove: %p %llx 0->BUG\n", spte, *spte);
619 } else if (!(*rmapp & 1)) {
620 rmap_printk("rmap_remove: %p %llx 1->0\n", spte, *spte);
621 if ((u64 *)*rmapp != spte) {
622 printk(KERN_ERR "rmap_remove: %p %llx 1->BUG\n",
628 rmap_printk("rmap_remove: %p %llx many->many\n", spte, *spte);
629 desc = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
632 for (i = 0; i < RMAP_EXT && desc->sptes[i]; ++i)
633 if (desc->sptes[i] == spte) {
634 rmap_desc_remove_entry(rmapp,
642 pr_err("rmap_remove: %p %llx many->many\n", spte, *spte);
647 static u64 *rmap_next(struct kvm *kvm, unsigned long *rmapp, u64 *spte)
649 struct kvm_rmap_desc *desc;
650 struct kvm_rmap_desc *prev_desc;
656 else if (!(*rmapp & 1)) {
658 return (u64 *)*rmapp;
661 desc = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
665 for (i = 0; i < RMAP_EXT && desc->sptes[i]; ++i) {
666 if (prev_spte == spte)
667 return desc->sptes[i];
668 prev_spte = desc->sptes[i];
675 static int rmap_write_protect(struct kvm *kvm, u64 gfn)
677 unsigned long *rmapp;
679 int i, write_protected = 0;
681 gfn = unalias_gfn(kvm, gfn);
682 rmapp = gfn_to_rmap(kvm, gfn, PT_PAGE_TABLE_LEVEL);
684 spte = rmap_next(kvm, rmapp, NULL);
687 BUG_ON(!(*spte & PT_PRESENT_MASK));
688 rmap_printk("rmap_write_protect: spte %p %llx\n", spte, *spte);
689 if (is_writable_pte(*spte)) {
690 __set_spte(spte, *spte & ~PT_WRITABLE_MASK);
693 spte = rmap_next(kvm, rmapp, spte);
695 if (write_protected) {
698 spte = rmap_next(kvm, rmapp, NULL);
699 pfn = spte_to_pfn(*spte);
700 kvm_set_pfn_dirty(pfn);
703 /* check for huge page mappings */
704 for (i = PT_DIRECTORY_LEVEL;
705 i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
706 rmapp = gfn_to_rmap(kvm, gfn, i);
707 spte = rmap_next(kvm, rmapp, NULL);
710 BUG_ON(!(*spte & PT_PRESENT_MASK));
711 BUG_ON((*spte & (PT_PAGE_SIZE_MASK|PT_PRESENT_MASK)) != (PT_PAGE_SIZE_MASK|PT_PRESENT_MASK));
712 pgprintk("rmap_write_protect(large): spte %p %llx %lld\n", spte, *spte, gfn);
713 if (is_writable_pte(*spte)) {
714 rmap_remove(kvm, spte);
716 __set_spte(spte, shadow_trap_nonpresent_pte);
720 spte = rmap_next(kvm, rmapp, spte);
724 return write_protected;
727 static int kvm_unmap_rmapp(struct kvm *kvm, unsigned long *rmapp,
731 int need_tlb_flush = 0;
733 while ((spte = rmap_next(kvm, rmapp, NULL))) {
734 BUG_ON(!(*spte & PT_PRESENT_MASK));
735 rmap_printk("kvm_rmap_unmap_hva: spte %p %llx\n", spte, *spte);
736 rmap_remove(kvm, spte);
737 __set_spte(spte, shadow_trap_nonpresent_pte);
740 return need_tlb_flush;
743 static int kvm_set_pte_rmapp(struct kvm *kvm, unsigned long *rmapp,
748 pte_t *ptep = (pte_t *)data;
751 WARN_ON(pte_huge(*ptep));
752 new_pfn = pte_pfn(*ptep);
753 spte = rmap_next(kvm, rmapp, NULL);
755 BUG_ON(!is_shadow_present_pte(*spte));
756 rmap_printk("kvm_set_pte_rmapp: spte %p %llx\n", spte, *spte);
758 if (pte_write(*ptep)) {
759 rmap_remove(kvm, spte);
760 __set_spte(spte, shadow_trap_nonpresent_pte);
761 spte = rmap_next(kvm, rmapp, NULL);
763 new_spte = *spte &~ (PT64_BASE_ADDR_MASK);
764 new_spte |= (u64)new_pfn << PAGE_SHIFT;
766 new_spte &= ~PT_WRITABLE_MASK;
767 new_spte &= ~SPTE_HOST_WRITEABLE;
768 if (is_writable_pte(*spte))
769 kvm_set_pfn_dirty(spte_to_pfn(*spte));
770 __set_spte(spte, new_spte);
771 spte = rmap_next(kvm, rmapp, spte);
775 kvm_flush_remote_tlbs(kvm);
780 static int kvm_handle_hva(struct kvm *kvm, unsigned long hva,
782 int (*handler)(struct kvm *kvm, unsigned long *rmapp,
788 struct kvm_memslots *slots;
790 slots = kvm_memslots(kvm);
792 for (i = 0; i < slots->nmemslots; i++) {
793 struct kvm_memory_slot *memslot = &slots->memslots[i];
794 unsigned long start = memslot->userspace_addr;
797 end = start + (memslot->npages << PAGE_SHIFT);
798 if (hva >= start && hva < end) {
799 gfn_t gfn_offset = (hva - start) >> PAGE_SHIFT;
801 ret = handler(kvm, &memslot->rmap[gfn_offset], data);
803 for (j = 0; j < KVM_NR_PAGE_SIZES - 1; ++j) {
804 int idx = gfn_offset;
805 idx /= KVM_PAGES_PER_HPAGE(PT_DIRECTORY_LEVEL + j);
807 &memslot->lpage_info[j][idx].rmap_pde,
810 trace_kvm_age_page(hva, memslot, ret);
818 int kvm_unmap_hva(struct kvm *kvm, unsigned long hva)
820 return kvm_handle_hva(kvm, hva, 0, kvm_unmap_rmapp);
823 void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte)
825 kvm_handle_hva(kvm, hva, (unsigned long)&pte, kvm_set_pte_rmapp);
828 static int kvm_age_rmapp(struct kvm *kvm, unsigned long *rmapp,
835 * Emulate the accessed bit for EPT, by checking if this page has
836 * an EPT mapping, and clearing it if it does. On the next access,
837 * a new EPT mapping will be established.
838 * This has some overhead, but not as much as the cost of swapping
839 * out actively used pages or breaking up actively used hugepages.
841 if (!shadow_accessed_mask)
842 return kvm_unmap_rmapp(kvm, rmapp, data);
844 spte = rmap_next(kvm, rmapp, NULL);
848 BUG_ON(!(_spte & PT_PRESENT_MASK));
849 _young = _spte & PT_ACCESSED_MASK;
852 clear_bit(PT_ACCESSED_SHIFT, (unsigned long *)spte);
854 spte = rmap_next(kvm, rmapp, spte);
859 #define RMAP_RECYCLE_THRESHOLD 1000
861 static void rmap_recycle(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn)
863 unsigned long *rmapp;
864 struct kvm_mmu_page *sp;
866 sp = page_header(__pa(spte));
868 gfn = unalias_gfn(vcpu->kvm, gfn);
869 rmapp = gfn_to_rmap(vcpu->kvm, gfn, sp->role.level);
871 kvm_unmap_rmapp(vcpu->kvm, rmapp, 0);
872 kvm_flush_remote_tlbs(vcpu->kvm);
875 int kvm_age_hva(struct kvm *kvm, unsigned long hva)
877 return kvm_handle_hva(kvm, hva, 0, kvm_age_rmapp);
881 static int is_empty_shadow_page(u64 *spt)
886 for (pos = spt, end = pos + PAGE_SIZE / sizeof(u64); pos != end; pos++)
887 if (is_shadow_present_pte(*pos)) {
888 printk(KERN_ERR "%s: %p %llx\n", __func__,
896 static void kvm_mmu_free_page(struct kvm *kvm, struct kvm_mmu_page *sp)
898 ASSERT(is_empty_shadow_page(sp->spt));
900 __free_page(virt_to_page(sp->spt));
901 __free_page(virt_to_page(sp->gfns));
903 ++kvm->arch.n_free_mmu_pages;
906 static unsigned kvm_page_table_hashfn(gfn_t gfn)
908 return gfn & ((1 << KVM_MMU_HASH_SHIFT) - 1);
911 static struct kvm_mmu_page *kvm_mmu_alloc_page(struct kvm_vcpu *vcpu,
914 struct kvm_mmu_page *sp;
916 sp = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_header_cache, sizeof *sp);
917 sp->spt = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache, PAGE_SIZE);
918 sp->gfns = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache, PAGE_SIZE);
919 set_page_private(virt_to_page(sp->spt), (unsigned long)sp);
920 list_add(&sp->link, &vcpu->kvm->arch.active_mmu_pages);
921 bitmap_zero(sp->slot_bitmap, KVM_MEMORY_SLOTS + KVM_PRIVATE_MEM_SLOTS);
923 sp->parent_pte = parent_pte;
924 --vcpu->kvm->arch.n_free_mmu_pages;
928 static void mmu_page_add_parent_pte(struct kvm_vcpu *vcpu,
929 struct kvm_mmu_page *sp, u64 *parent_pte)
931 struct kvm_pte_chain *pte_chain;
932 struct hlist_node *node;
937 if (!sp->multimapped) {
938 u64 *old = sp->parent_pte;
941 sp->parent_pte = parent_pte;
945 pte_chain = mmu_alloc_pte_chain(vcpu);
946 INIT_HLIST_HEAD(&sp->parent_ptes);
947 hlist_add_head(&pte_chain->link, &sp->parent_ptes);
948 pte_chain->parent_ptes[0] = old;
950 hlist_for_each_entry(pte_chain, node, &sp->parent_ptes, link) {
951 if (pte_chain->parent_ptes[NR_PTE_CHAIN_ENTRIES-1])
953 for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i)
954 if (!pte_chain->parent_ptes[i]) {
955 pte_chain->parent_ptes[i] = parent_pte;
959 pte_chain = mmu_alloc_pte_chain(vcpu);
961 hlist_add_head(&pte_chain->link, &sp->parent_ptes);
962 pte_chain->parent_ptes[0] = parent_pte;
965 static void mmu_page_remove_parent_pte(struct kvm_mmu_page *sp,
968 struct kvm_pte_chain *pte_chain;
969 struct hlist_node *node;
972 if (!sp->multimapped) {
973 BUG_ON(sp->parent_pte != parent_pte);
974 sp->parent_pte = NULL;
977 hlist_for_each_entry(pte_chain, node, &sp->parent_ptes, link)
978 for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i) {
979 if (!pte_chain->parent_ptes[i])
981 if (pte_chain->parent_ptes[i] != parent_pte)
983 while (i + 1 < NR_PTE_CHAIN_ENTRIES
984 && pte_chain->parent_ptes[i + 1]) {
985 pte_chain->parent_ptes[i]
986 = pte_chain->parent_ptes[i + 1];
989 pte_chain->parent_ptes[i] = NULL;
991 hlist_del(&pte_chain->link);
992 mmu_free_pte_chain(pte_chain);
993 if (hlist_empty(&sp->parent_ptes)) {
995 sp->parent_pte = NULL;
1004 static void mmu_parent_walk(struct kvm_mmu_page *sp, mmu_parent_walk_fn fn)
1006 struct kvm_pte_chain *pte_chain;
1007 struct hlist_node *node;
1008 struct kvm_mmu_page *parent_sp;
1011 if (!sp->multimapped && sp->parent_pte) {
1012 parent_sp = page_header(__pa(sp->parent_pte));
1014 mmu_parent_walk(parent_sp, fn);
1017 hlist_for_each_entry(pte_chain, node, &sp->parent_ptes, link)
1018 for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i) {
1019 if (!pte_chain->parent_ptes[i])
1021 parent_sp = page_header(__pa(pte_chain->parent_ptes[i]));
1023 mmu_parent_walk(parent_sp, fn);
1027 static void kvm_mmu_update_unsync_bitmap(u64 *spte)
1030 struct kvm_mmu_page *sp = page_header(__pa(spte));
1032 index = spte - sp->spt;
1033 if (!__test_and_set_bit(index, sp->unsync_child_bitmap))
1034 sp->unsync_children++;
1035 WARN_ON(!sp->unsync_children);
1038 static void kvm_mmu_update_parents_unsync(struct kvm_mmu_page *sp)
1040 struct kvm_pte_chain *pte_chain;
1041 struct hlist_node *node;
1044 if (!sp->parent_pte)
1047 if (!sp->multimapped) {
1048 kvm_mmu_update_unsync_bitmap(sp->parent_pte);
1052 hlist_for_each_entry(pte_chain, node, &sp->parent_ptes, link)
1053 for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i) {
1054 if (!pte_chain->parent_ptes[i])
1056 kvm_mmu_update_unsync_bitmap(pte_chain->parent_ptes[i]);
1060 static int unsync_walk_fn(struct kvm_mmu_page *sp)
1062 kvm_mmu_update_parents_unsync(sp);
1066 static void kvm_mmu_mark_parents_unsync(struct kvm_mmu_page *sp)
1068 mmu_parent_walk(sp, unsync_walk_fn);
1069 kvm_mmu_update_parents_unsync(sp);
1072 static void nonpaging_prefetch_page(struct kvm_vcpu *vcpu,
1073 struct kvm_mmu_page *sp)
1077 for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
1078 sp->spt[i] = shadow_trap_nonpresent_pte;
1081 static int nonpaging_sync_page(struct kvm_vcpu *vcpu,
1082 struct kvm_mmu_page *sp)
1087 static void nonpaging_invlpg(struct kvm_vcpu *vcpu, gva_t gva)
1091 #define KVM_PAGE_ARRAY_NR 16
1093 struct kvm_mmu_pages {
1094 struct mmu_page_and_offset {
1095 struct kvm_mmu_page *sp;
1097 } page[KVM_PAGE_ARRAY_NR];
1101 #define for_each_unsync_children(bitmap, idx) \
1102 for (idx = find_first_bit(bitmap, 512); \
1104 idx = find_next_bit(bitmap, 512, idx+1))
1106 static int mmu_pages_add(struct kvm_mmu_pages *pvec, struct kvm_mmu_page *sp,
1112 for (i=0; i < pvec->nr; i++)
1113 if (pvec->page[i].sp == sp)
1116 pvec->page[pvec->nr].sp = sp;
1117 pvec->page[pvec->nr].idx = idx;
1119 return (pvec->nr == KVM_PAGE_ARRAY_NR);
1122 static int __mmu_unsync_walk(struct kvm_mmu_page *sp,
1123 struct kvm_mmu_pages *pvec)
1125 int i, ret, nr_unsync_leaf = 0;
1127 for_each_unsync_children(sp->unsync_child_bitmap, i) {
1128 u64 ent = sp->spt[i];
1130 if (is_shadow_present_pte(ent) && !is_large_pte(ent)) {
1131 struct kvm_mmu_page *child;
1132 child = page_header(ent & PT64_BASE_ADDR_MASK);
1134 if (child->unsync_children) {
1135 if (mmu_pages_add(pvec, child, i))
1138 ret = __mmu_unsync_walk(child, pvec);
1140 __clear_bit(i, sp->unsync_child_bitmap);
1142 nr_unsync_leaf += ret;
1147 if (child->unsync) {
1149 if (mmu_pages_add(pvec, child, i))
1155 if (find_first_bit(sp->unsync_child_bitmap, 512) == 512)
1156 sp->unsync_children = 0;
1158 return nr_unsync_leaf;
1161 static int mmu_unsync_walk(struct kvm_mmu_page *sp,
1162 struct kvm_mmu_pages *pvec)
1164 if (!sp->unsync_children)
1167 mmu_pages_add(pvec, sp, 0);
1168 return __mmu_unsync_walk(sp, pvec);
1171 static struct kvm_mmu_page *kvm_mmu_lookup_page(struct kvm *kvm, gfn_t gfn)
1174 struct hlist_head *bucket;
1175 struct kvm_mmu_page *sp;
1176 struct hlist_node *node;
1178 pgprintk("%s: looking for gfn %lx\n", __func__, gfn);
1179 index = kvm_page_table_hashfn(gfn);
1180 bucket = &kvm->arch.mmu_page_hash[index];
1181 hlist_for_each_entry(sp, node, bucket, hash_link)
1182 if (sp->gfn == gfn && !sp->role.direct
1183 && !sp->role.invalid) {
1184 pgprintk("%s: found role %x\n",
1185 __func__, sp->role.word);
1191 static void kvm_unlink_unsync_page(struct kvm *kvm, struct kvm_mmu_page *sp)
1193 WARN_ON(!sp->unsync);
1195 --kvm->stat.mmu_unsync;
1198 static int kvm_mmu_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp);
1200 static int kvm_sync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp)
1202 if (sp->role.cr4_pae != !!is_pae(vcpu)) {
1203 kvm_mmu_zap_page(vcpu->kvm, sp);
1207 trace_kvm_mmu_sync_page(sp);
1208 if (rmap_write_protect(vcpu->kvm, sp->gfn))
1209 kvm_flush_remote_tlbs(vcpu->kvm);
1210 kvm_unlink_unsync_page(vcpu->kvm, sp);
1211 if (vcpu->arch.mmu.sync_page(vcpu, sp)) {
1212 kvm_mmu_zap_page(vcpu->kvm, sp);
1216 kvm_mmu_flush_tlb(vcpu);
1220 struct mmu_page_path {
1221 struct kvm_mmu_page *parent[PT64_ROOT_LEVEL-1];
1222 unsigned int idx[PT64_ROOT_LEVEL-1];
1225 #define for_each_sp(pvec, sp, parents, i) \
1226 for (i = mmu_pages_next(&pvec, &parents, -1), \
1227 sp = pvec.page[i].sp; \
1228 i < pvec.nr && ({ sp = pvec.page[i].sp; 1;}); \
1229 i = mmu_pages_next(&pvec, &parents, i))
1231 static int mmu_pages_next(struct kvm_mmu_pages *pvec,
1232 struct mmu_page_path *parents,
1237 for (n = i+1; n < pvec->nr; n++) {
1238 struct kvm_mmu_page *sp = pvec->page[n].sp;
1240 if (sp->role.level == PT_PAGE_TABLE_LEVEL) {
1241 parents->idx[0] = pvec->page[n].idx;
1245 parents->parent[sp->role.level-2] = sp;
1246 parents->idx[sp->role.level-1] = pvec->page[n].idx;
1252 static void mmu_pages_clear_parents(struct mmu_page_path *parents)
1254 struct kvm_mmu_page *sp;
1255 unsigned int level = 0;
1258 unsigned int idx = parents->idx[level];
1260 sp = parents->parent[level];
1264 --sp->unsync_children;
1265 WARN_ON((int)sp->unsync_children < 0);
1266 __clear_bit(idx, sp->unsync_child_bitmap);
1268 } while (level < PT64_ROOT_LEVEL-1 && !sp->unsync_children);
1271 static void kvm_mmu_pages_init(struct kvm_mmu_page *parent,
1272 struct mmu_page_path *parents,
1273 struct kvm_mmu_pages *pvec)
1275 parents->parent[parent->role.level-1] = NULL;
1279 static void mmu_sync_children(struct kvm_vcpu *vcpu,
1280 struct kvm_mmu_page *parent)
1283 struct kvm_mmu_page *sp;
1284 struct mmu_page_path parents;
1285 struct kvm_mmu_pages pages;
1287 kvm_mmu_pages_init(parent, &parents, &pages);
1288 while (mmu_unsync_walk(parent, &pages)) {
1291 for_each_sp(pages, sp, parents, i)
1292 protected |= rmap_write_protect(vcpu->kvm, sp->gfn);
1295 kvm_flush_remote_tlbs(vcpu->kvm);
1297 for_each_sp(pages, sp, parents, i) {
1298 kvm_sync_page(vcpu, sp);
1299 mmu_pages_clear_parents(&parents);
1301 cond_resched_lock(&vcpu->kvm->mmu_lock);
1302 kvm_mmu_pages_init(parent, &parents, &pages);
1306 static struct kvm_mmu_page *kvm_mmu_get_page(struct kvm_vcpu *vcpu,
1314 union kvm_mmu_page_role role;
1317 struct hlist_head *bucket;
1318 struct kvm_mmu_page *sp;
1319 struct hlist_node *node, *tmp;
1321 role = vcpu->arch.mmu.base_role;
1323 role.direct = direct;
1326 role.access = access;
1327 if (vcpu->arch.mmu.root_level <= PT32_ROOT_LEVEL) {
1328 quadrant = gaddr >> (PAGE_SHIFT + (PT64_PT_BITS * level));
1329 quadrant &= (1 << ((PT32_PT_BITS - PT64_PT_BITS) * level)) - 1;
1330 role.quadrant = quadrant;
1332 index = kvm_page_table_hashfn(gfn);
1333 bucket = &vcpu->kvm->arch.mmu_page_hash[index];
1334 hlist_for_each_entry_safe(sp, node, tmp, bucket, hash_link)
1335 if (sp->gfn == gfn) {
1337 if (kvm_sync_page(vcpu, sp))
1340 if (sp->role.word != role.word)
1343 mmu_page_add_parent_pte(vcpu, sp, parent_pte);
1344 if (sp->unsync_children) {
1345 set_bit(KVM_REQ_MMU_SYNC, &vcpu->requests);
1346 kvm_mmu_mark_parents_unsync(sp);
1348 trace_kvm_mmu_get_page(sp, false);
1351 ++vcpu->kvm->stat.mmu_cache_miss;
1352 sp = kvm_mmu_alloc_page(vcpu, parent_pte);
1357 hlist_add_head(&sp->hash_link, bucket);
1359 if (rmap_write_protect(vcpu->kvm, gfn))
1360 kvm_flush_remote_tlbs(vcpu->kvm);
1361 account_shadowed(vcpu->kvm, gfn);
1363 if (shadow_trap_nonpresent_pte != shadow_notrap_nonpresent_pte)
1364 vcpu->arch.mmu.prefetch_page(vcpu, sp);
1366 nonpaging_prefetch_page(vcpu, sp);
1367 trace_kvm_mmu_get_page(sp, true);
1371 static void shadow_walk_init(struct kvm_shadow_walk_iterator *iterator,
1372 struct kvm_vcpu *vcpu, u64 addr)
1374 iterator->addr = addr;
1375 iterator->shadow_addr = vcpu->arch.mmu.root_hpa;
1376 iterator->level = vcpu->arch.mmu.shadow_root_level;
1377 if (iterator->level == PT32E_ROOT_LEVEL) {
1378 iterator->shadow_addr
1379 = vcpu->arch.mmu.pae_root[(addr >> 30) & 3];
1380 iterator->shadow_addr &= PT64_BASE_ADDR_MASK;
1382 if (!iterator->shadow_addr)
1383 iterator->level = 0;
1387 static bool shadow_walk_okay(struct kvm_shadow_walk_iterator *iterator)
1389 if (iterator->level < PT_PAGE_TABLE_LEVEL)
1392 if (iterator->level == PT_PAGE_TABLE_LEVEL)
1393 if (is_large_pte(*iterator->sptep))
1396 iterator->index = SHADOW_PT_INDEX(iterator->addr, iterator->level);
1397 iterator->sptep = ((u64 *)__va(iterator->shadow_addr)) + iterator->index;
1401 static void shadow_walk_next(struct kvm_shadow_walk_iterator *iterator)
1403 iterator->shadow_addr = *iterator->sptep & PT64_BASE_ADDR_MASK;
1407 static void kvm_mmu_page_unlink_children(struct kvm *kvm,
1408 struct kvm_mmu_page *sp)
1416 for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
1419 if (is_shadow_present_pte(ent)) {
1420 if (!is_last_spte(ent, sp->role.level)) {
1421 ent &= PT64_BASE_ADDR_MASK;
1422 mmu_page_remove_parent_pte(page_header(ent),
1425 if (is_large_pte(ent))
1427 rmap_remove(kvm, &pt[i]);
1430 pt[i] = shadow_trap_nonpresent_pte;
1434 static void kvm_mmu_put_page(struct kvm_mmu_page *sp, u64 *parent_pte)
1436 mmu_page_remove_parent_pte(sp, parent_pte);
1439 static void kvm_mmu_reset_last_pte_updated(struct kvm *kvm)
1442 struct kvm_vcpu *vcpu;
1444 kvm_for_each_vcpu(i, vcpu, kvm)
1445 vcpu->arch.last_pte_updated = NULL;
1448 static void kvm_mmu_unlink_parents(struct kvm *kvm, struct kvm_mmu_page *sp)
1452 while (sp->multimapped || sp->parent_pte) {
1453 if (!sp->multimapped)
1454 parent_pte = sp->parent_pte;
1456 struct kvm_pte_chain *chain;
1458 chain = container_of(sp->parent_ptes.first,
1459 struct kvm_pte_chain, link);
1460 parent_pte = chain->parent_ptes[0];
1462 BUG_ON(!parent_pte);
1463 kvm_mmu_put_page(sp, parent_pte);
1464 __set_spte(parent_pte, shadow_trap_nonpresent_pte);
1468 static int mmu_zap_unsync_children(struct kvm *kvm,
1469 struct kvm_mmu_page *parent)
1472 struct mmu_page_path parents;
1473 struct kvm_mmu_pages pages;
1475 if (parent->role.level == PT_PAGE_TABLE_LEVEL)
1478 kvm_mmu_pages_init(parent, &parents, &pages);
1479 while (mmu_unsync_walk(parent, &pages)) {
1480 struct kvm_mmu_page *sp;
1482 for_each_sp(pages, sp, parents, i) {
1483 kvm_mmu_zap_page(kvm, sp);
1484 mmu_pages_clear_parents(&parents);
1487 kvm_mmu_pages_init(parent, &parents, &pages);
1493 static int kvm_mmu_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp)
1497 trace_kvm_mmu_zap_page(sp);
1498 ++kvm->stat.mmu_shadow_zapped;
1499 ret = mmu_zap_unsync_children(kvm, sp);
1500 kvm_mmu_page_unlink_children(kvm, sp);
1501 kvm_mmu_unlink_parents(kvm, sp);
1502 kvm_flush_remote_tlbs(kvm);
1503 if (!sp->role.invalid && !sp->role.direct)
1504 unaccount_shadowed(kvm, sp->gfn);
1506 kvm_unlink_unsync_page(kvm, sp);
1507 if (!sp->root_count) {
1508 hlist_del(&sp->hash_link);
1509 kvm_mmu_free_page(kvm, sp);
1511 sp->role.invalid = 1;
1512 list_move(&sp->link, &kvm->arch.active_mmu_pages);
1513 kvm_reload_remote_mmus(kvm);
1515 kvm_mmu_reset_last_pte_updated(kvm);
1520 * Changing the number of mmu pages allocated to the vm
1521 * Note: if kvm_nr_mmu_pages is too small, you will get dead lock
1523 void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned int kvm_nr_mmu_pages)
1527 used_pages = kvm->arch.n_alloc_mmu_pages - kvm->arch.n_free_mmu_pages;
1528 used_pages = max(0, used_pages);
1531 * If we set the number of mmu pages to be smaller be than the
1532 * number of actived pages , we must to free some mmu pages before we
1536 if (used_pages > kvm_nr_mmu_pages) {
1537 while (used_pages > kvm_nr_mmu_pages &&
1538 !list_empty(&kvm->arch.active_mmu_pages)) {
1539 struct kvm_mmu_page *page;
1541 page = container_of(kvm->arch.active_mmu_pages.prev,
1542 struct kvm_mmu_page, link);
1543 used_pages -= kvm_mmu_zap_page(kvm, page);
1546 kvm_nr_mmu_pages = used_pages;
1547 kvm->arch.n_free_mmu_pages = 0;
1550 kvm->arch.n_free_mmu_pages += kvm_nr_mmu_pages
1551 - kvm->arch.n_alloc_mmu_pages;
1553 kvm->arch.n_alloc_mmu_pages = kvm_nr_mmu_pages;
1556 static int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn)
1559 struct hlist_head *bucket;
1560 struct kvm_mmu_page *sp;
1561 struct hlist_node *node, *n;
1564 pgprintk("%s: looking for gfn %lx\n", __func__, gfn);
1566 index = kvm_page_table_hashfn(gfn);
1567 bucket = &kvm->arch.mmu_page_hash[index];
1569 hlist_for_each_entry_safe(sp, node, n, bucket, hash_link)
1570 if (sp->gfn == gfn && !sp->role.direct) {
1571 pgprintk("%s: gfn %lx role %x\n", __func__, gfn,
1574 if (kvm_mmu_zap_page(kvm, sp))
1580 static void mmu_unshadow(struct kvm *kvm, gfn_t gfn)
1583 struct hlist_head *bucket;
1584 struct kvm_mmu_page *sp;
1585 struct hlist_node *node, *nn;
1587 index = kvm_page_table_hashfn(gfn);
1588 bucket = &kvm->arch.mmu_page_hash[index];
1590 hlist_for_each_entry_safe(sp, node, nn, bucket, hash_link) {
1591 if (sp->gfn == gfn && !sp->role.direct
1592 && !sp->role.invalid) {
1593 pgprintk("%s: zap %lx %x\n",
1594 __func__, gfn, sp->role.word);
1595 if (kvm_mmu_zap_page(kvm, sp))
1601 static void page_header_update_slot(struct kvm *kvm, void *pte, gfn_t gfn)
1603 int slot = memslot_id(kvm, gfn);
1604 struct kvm_mmu_page *sp = page_header(__pa(pte));
1606 __set_bit(slot, sp->slot_bitmap);
1609 static void mmu_convert_notrap(struct kvm_mmu_page *sp)
1614 if (shadow_trap_nonpresent_pte == shadow_notrap_nonpresent_pte)
1617 for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
1618 if (pt[i] == shadow_notrap_nonpresent_pte)
1619 __set_spte(&pt[i], shadow_trap_nonpresent_pte);
1623 struct page *gva_to_page(struct kvm_vcpu *vcpu, gva_t gva)
1627 gpa_t gpa = kvm_mmu_gva_to_gpa_read(vcpu, gva, NULL);
1629 if (gpa == UNMAPPED_GVA)
1632 page = gfn_to_page(vcpu->kvm, gpa >> PAGE_SHIFT);
1638 * The function is based on mtrr_type_lookup() in
1639 * arch/x86/kernel/cpu/mtrr/generic.c
1641 static int get_mtrr_type(struct mtrr_state_type *mtrr_state,
1646 u8 prev_match, curr_match;
1647 int num_var_ranges = KVM_NR_VAR_MTRR;
1649 if (!mtrr_state->enabled)
1652 /* Make end inclusive end, instead of exclusive */
1655 /* Look in fixed ranges. Just return the type as per start */
1656 if (mtrr_state->have_fixed && (start < 0x100000)) {
1659 if (start < 0x80000) {
1661 idx += (start >> 16);
1662 return mtrr_state->fixed_ranges[idx];
1663 } else if (start < 0xC0000) {
1665 idx += ((start - 0x80000) >> 14);
1666 return mtrr_state->fixed_ranges[idx];
1667 } else if (start < 0x1000000) {
1669 idx += ((start - 0xC0000) >> 12);
1670 return mtrr_state->fixed_ranges[idx];
1675 * Look in variable ranges
1676 * Look of multiple ranges matching this address and pick type
1677 * as per MTRR precedence
1679 if (!(mtrr_state->enabled & 2))
1680 return mtrr_state->def_type;
1683 for (i = 0; i < num_var_ranges; ++i) {
1684 unsigned short start_state, end_state;
1686 if (!(mtrr_state->var_ranges[i].mask_lo & (1 << 11)))
1689 base = (((u64)mtrr_state->var_ranges[i].base_hi) << 32) +
1690 (mtrr_state->var_ranges[i].base_lo & PAGE_MASK);
1691 mask = (((u64)mtrr_state->var_ranges[i].mask_hi) << 32) +
1692 (mtrr_state->var_ranges[i].mask_lo & PAGE_MASK);
1694 start_state = ((start & mask) == (base & mask));
1695 end_state = ((end & mask) == (base & mask));
1696 if (start_state != end_state)
1699 if ((start & mask) != (base & mask))
1702 curr_match = mtrr_state->var_ranges[i].base_lo & 0xff;
1703 if (prev_match == 0xFF) {
1704 prev_match = curr_match;
1708 if (prev_match == MTRR_TYPE_UNCACHABLE ||
1709 curr_match == MTRR_TYPE_UNCACHABLE)
1710 return MTRR_TYPE_UNCACHABLE;
1712 if ((prev_match == MTRR_TYPE_WRBACK &&
1713 curr_match == MTRR_TYPE_WRTHROUGH) ||
1714 (prev_match == MTRR_TYPE_WRTHROUGH &&
1715 curr_match == MTRR_TYPE_WRBACK)) {
1716 prev_match = MTRR_TYPE_WRTHROUGH;
1717 curr_match = MTRR_TYPE_WRTHROUGH;
1720 if (prev_match != curr_match)
1721 return MTRR_TYPE_UNCACHABLE;
1724 if (prev_match != 0xFF)
1727 return mtrr_state->def_type;
1730 u8 kvm_get_guest_memory_type(struct kvm_vcpu *vcpu, gfn_t gfn)
1734 mtrr = get_mtrr_type(&vcpu->arch.mtrr_state, gfn << PAGE_SHIFT,
1735 (gfn << PAGE_SHIFT) + PAGE_SIZE);
1736 if (mtrr == 0xfe || mtrr == 0xff)
1737 mtrr = MTRR_TYPE_WRBACK;
1740 EXPORT_SYMBOL_GPL(kvm_get_guest_memory_type);
1742 static int kvm_unsync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp)
1745 struct hlist_head *bucket;
1746 struct kvm_mmu_page *s;
1747 struct hlist_node *node, *n;
1749 trace_kvm_mmu_unsync_page(sp);
1750 index = kvm_page_table_hashfn(sp->gfn);
1751 bucket = &vcpu->kvm->arch.mmu_page_hash[index];
1752 /* don't unsync if pagetable is shadowed with multiple roles */
1753 hlist_for_each_entry_safe(s, node, n, bucket, hash_link) {
1754 if (s->gfn != sp->gfn || s->role.direct)
1756 if (s->role.word != sp->role.word)
1759 ++vcpu->kvm->stat.mmu_unsync;
1762 kvm_mmu_mark_parents_unsync(sp);
1764 mmu_convert_notrap(sp);
1768 static int mmu_need_write_protect(struct kvm_vcpu *vcpu, gfn_t gfn,
1771 struct kvm_mmu_page *shadow;
1773 shadow = kvm_mmu_lookup_page(vcpu->kvm, gfn);
1775 if (shadow->role.level != PT_PAGE_TABLE_LEVEL)
1779 if (can_unsync && oos_shadow)
1780 return kvm_unsync_page(vcpu, shadow);
1786 static int set_spte(struct kvm_vcpu *vcpu, u64 *sptep,
1787 unsigned pte_access, int user_fault,
1788 int write_fault, int dirty, int level,
1789 gfn_t gfn, pfn_t pfn, bool speculative,
1790 bool can_unsync, bool reset_host_protection)
1796 * We don't set the accessed bit, since we sometimes want to see
1797 * whether the guest actually used the pte (in order to detect
1800 spte = shadow_base_present_pte | shadow_dirty_mask;
1802 spte |= shadow_accessed_mask;
1804 pte_access &= ~ACC_WRITE_MASK;
1805 if (pte_access & ACC_EXEC_MASK)
1806 spte |= shadow_x_mask;
1808 spte |= shadow_nx_mask;
1809 if (pte_access & ACC_USER_MASK)
1810 spte |= shadow_user_mask;
1811 if (level > PT_PAGE_TABLE_LEVEL)
1812 spte |= PT_PAGE_SIZE_MASK;
1814 spte |= kvm_x86_ops->get_mt_mask(vcpu, gfn,
1815 kvm_is_mmio_pfn(pfn));
1817 if (reset_host_protection)
1818 spte |= SPTE_HOST_WRITEABLE;
1820 spte |= (u64)pfn << PAGE_SHIFT;
1822 if ((pte_access & ACC_WRITE_MASK)
1823 || (write_fault && !is_write_protection(vcpu) && !user_fault)) {
1825 if (level > PT_PAGE_TABLE_LEVEL &&
1826 has_wrprotected_page(vcpu->kvm, gfn, level)) {
1828 spte = shadow_trap_nonpresent_pte;
1832 spte |= PT_WRITABLE_MASK;
1835 * Optimization: for pte sync, if spte was writable the hash
1836 * lookup is unnecessary (and expensive). Write protection
1837 * is responsibility of mmu_get_page / kvm_sync_page.
1838 * Same reasoning can be applied to dirty page accounting.
1840 if (!can_unsync && is_writable_pte(*sptep))
1843 if (mmu_need_write_protect(vcpu, gfn, can_unsync)) {
1844 pgprintk("%s: found shadow page for %lx, marking ro\n",
1847 pte_access &= ~ACC_WRITE_MASK;
1848 if (is_writable_pte(spte))
1849 spte &= ~PT_WRITABLE_MASK;
1853 if (pte_access & ACC_WRITE_MASK)
1854 mark_page_dirty(vcpu->kvm, gfn);
1857 __set_spte(sptep, spte);
1861 static void mmu_set_spte(struct kvm_vcpu *vcpu, u64 *sptep,
1862 unsigned pt_access, unsigned pte_access,
1863 int user_fault, int write_fault, int dirty,
1864 int *ptwrite, int level, gfn_t gfn,
1865 pfn_t pfn, bool speculative,
1866 bool reset_host_protection)
1868 int was_rmapped = 0;
1869 int was_writable = is_writable_pte(*sptep);
1872 pgprintk("%s: spte %llx access %x write_fault %d"
1873 " user_fault %d gfn %lx\n",
1874 __func__, *sptep, pt_access,
1875 write_fault, user_fault, gfn);
1877 if (is_rmap_spte(*sptep)) {
1879 * If we overwrite a PTE page pointer with a 2MB PMD, unlink
1880 * the parent of the now unreachable PTE.
1882 if (level > PT_PAGE_TABLE_LEVEL &&
1883 !is_large_pte(*sptep)) {
1884 struct kvm_mmu_page *child;
1887 child = page_header(pte & PT64_BASE_ADDR_MASK);
1888 mmu_page_remove_parent_pte(child, sptep);
1889 } else if (pfn != spte_to_pfn(*sptep)) {
1890 pgprintk("hfn old %lx new %lx\n",
1891 spte_to_pfn(*sptep), pfn);
1892 rmap_remove(vcpu->kvm, sptep);
1897 if (set_spte(vcpu, sptep, pte_access, user_fault, write_fault,
1898 dirty, level, gfn, pfn, speculative, true,
1899 reset_host_protection)) {
1902 kvm_x86_ops->tlb_flush(vcpu);
1905 pgprintk("%s: setting spte %llx\n", __func__, *sptep);
1906 pgprintk("instantiating %s PTE (%s) at %ld (%llx) addr %p\n",
1907 is_large_pte(*sptep)? "2MB" : "4kB",
1908 *sptep & PT_PRESENT_MASK ?"RW":"R", gfn,
1910 if (!was_rmapped && is_large_pte(*sptep))
1911 ++vcpu->kvm->stat.lpages;
1913 page_header_update_slot(vcpu->kvm, sptep, gfn);
1915 rmap_count = rmap_add(vcpu, sptep, gfn);
1916 kvm_release_pfn_clean(pfn);
1917 if (rmap_count > RMAP_RECYCLE_THRESHOLD)
1918 rmap_recycle(vcpu, sptep, gfn);
1921 kvm_release_pfn_dirty(pfn);
1923 kvm_release_pfn_clean(pfn);
1926 vcpu->arch.last_pte_updated = sptep;
1927 vcpu->arch.last_pte_gfn = gfn;
1931 static void nonpaging_new_cr3(struct kvm_vcpu *vcpu)
1935 static int __direct_map(struct kvm_vcpu *vcpu, gpa_t v, int write,
1936 int level, gfn_t gfn, pfn_t pfn)
1938 struct kvm_shadow_walk_iterator iterator;
1939 struct kvm_mmu_page *sp;
1943 for_each_shadow_entry(vcpu, (u64)gfn << PAGE_SHIFT, iterator) {
1944 if (iterator.level == level) {
1945 mmu_set_spte(vcpu, iterator.sptep, ACC_ALL, ACC_ALL,
1946 0, write, 1, &pt_write,
1947 level, gfn, pfn, false, true);
1948 ++vcpu->stat.pf_fixed;
1952 if (*iterator.sptep == shadow_trap_nonpresent_pte) {
1953 pseudo_gfn = (iterator.addr & PT64_DIR_BASE_ADDR_MASK) >> PAGE_SHIFT;
1954 sp = kvm_mmu_get_page(vcpu, pseudo_gfn, iterator.addr,
1956 1, ACC_ALL, iterator.sptep);
1958 pgprintk("nonpaging_map: ENOMEM\n");
1959 kvm_release_pfn_clean(pfn);
1963 __set_spte(iterator.sptep,
1965 | PT_PRESENT_MASK | PT_WRITABLE_MASK
1966 | shadow_user_mask | shadow_x_mask);
1972 static int nonpaging_map(struct kvm_vcpu *vcpu, gva_t v, int write, gfn_t gfn)
1977 unsigned long mmu_seq;
1979 level = mapping_level(vcpu, gfn);
1982 * This path builds a PAE pagetable - so we can map 2mb pages at
1983 * maximum. Therefore check if the level is larger than that.
1985 if (level > PT_DIRECTORY_LEVEL)
1986 level = PT_DIRECTORY_LEVEL;
1988 gfn &= ~(KVM_PAGES_PER_HPAGE(level) - 1);
1990 mmu_seq = vcpu->kvm->mmu_notifier_seq;
1992 pfn = gfn_to_pfn(vcpu->kvm, gfn);
1995 if (is_error_pfn(pfn)) {
1996 kvm_release_pfn_clean(pfn);
2000 spin_lock(&vcpu->kvm->mmu_lock);
2001 if (mmu_notifier_retry(vcpu, mmu_seq))
2003 kvm_mmu_free_some_pages(vcpu);
2004 r = __direct_map(vcpu, v, write, level, gfn, pfn);
2005 spin_unlock(&vcpu->kvm->mmu_lock);
2011 spin_unlock(&vcpu->kvm->mmu_lock);
2012 kvm_release_pfn_clean(pfn);
2017 static void mmu_free_roots(struct kvm_vcpu *vcpu)
2020 struct kvm_mmu_page *sp;
2022 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
2024 spin_lock(&vcpu->kvm->mmu_lock);
2025 if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
2026 hpa_t root = vcpu->arch.mmu.root_hpa;
2028 sp = page_header(root);
2030 if (!sp->root_count && sp->role.invalid)
2031 kvm_mmu_zap_page(vcpu->kvm, sp);
2032 vcpu->arch.mmu.root_hpa = INVALID_PAGE;
2033 spin_unlock(&vcpu->kvm->mmu_lock);
2036 for (i = 0; i < 4; ++i) {
2037 hpa_t root = vcpu->arch.mmu.pae_root[i];
2040 root &= PT64_BASE_ADDR_MASK;
2041 sp = page_header(root);
2043 if (!sp->root_count && sp->role.invalid)
2044 kvm_mmu_zap_page(vcpu->kvm, sp);
2046 vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
2048 spin_unlock(&vcpu->kvm->mmu_lock);
2049 vcpu->arch.mmu.root_hpa = INVALID_PAGE;
2052 static int mmu_check_root(struct kvm_vcpu *vcpu, gfn_t root_gfn)
2056 if (!kvm_is_visible_gfn(vcpu->kvm, root_gfn)) {
2057 set_bit(KVM_REQ_TRIPLE_FAULT, &vcpu->requests);
2064 static int mmu_alloc_roots(struct kvm_vcpu *vcpu)
2068 struct kvm_mmu_page *sp;
2072 root_gfn = vcpu->arch.cr3 >> PAGE_SHIFT;
2074 if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
2075 hpa_t root = vcpu->arch.mmu.root_hpa;
2077 ASSERT(!VALID_PAGE(root));
2080 if (mmu_check_root(vcpu, root_gfn))
2082 sp = kvm_mmu_get_page(vcpu, root_gfn, 0,
2083 PT64_ROOT_LEVEL, direct,
2085 root = __pa(sp->spt);
2087 vcpu->arch.mmu.root_hpa = root;
2090 direct = !is_paging(vcpu);
2093 for (i = 0; i < 4; ++i) {
2094 hpa_t root = vcpu->arch.mmu.pae_root[i];
2096 ASSERT(!VALID_PAGE(root));
2097 if (vcpu->arch.mmu.root_level == PT32E_ROOT_LEVEL) {
2098 pdptr = kvm_pdptr_read(vcpu, i);
2099 if (!is_present_gpte(pdptr)) {
2100 vcpu->arch.mmu.pae_root[i] = 0;
2103 root_gfn = pdptr >> PAGE_SHIFT;
2104 } else if (vcpu->arch.mmu.root_level == 0)
2106 if (mmu_check_root(vcpu, root_gfn))
2108 sp = kvm_mmu_get_page(vcpu, root_gfn, i << 30,
2109 PT32_ROOT_LEVEL, direct,
2111 root = __pa(sp->spt);
2113 vcpu->arch.mmu.pae_root[i] = root | PT_PRESENT_MASK;
2115 vcpu->arch.mmu.root_hpa = __pa(vcpu->arch.mmu.pae_root);
2119 static void mmu_sync_roots(struct kvm_vcpu *vcpu)
2122 struct kvm_mmu_page *sp;
2124 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
2126 if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
2127 hpa_t root = vcpu->arch.mmu.root_hpa;
2128 sp = page_header(root);
2129 mmu_sync_children(vcpu, sp);
2132 for (i = 0; i < 4; ++i) {
2133 hpa_t root = vcpu->arch.mmu.pae_root[i];
2135 if (root && VALID_PAGE(root)) {
2136 root &= PT64_BASE_ADDR_MASK;
2137 sp = page_header(root);
2138 mmu_sync_children(vcpu, sp);
2143 void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu)
2145 spin_lock(&vcpu->kvm->mmu_lock);
2146 mmu_sync_roots(vcpu);
2147 spin_unlock(&vcpu->kvm->mmu_lock);
2150 static gpa_t nonpaging_gva_to_gpa(struct kvm_vcpu *vcpu, gva_t vaddr,
2151 u32 access, u32 *error)
2158 static int nonpaging_page_fault(struct kvm_vcpu *vcpu, gva_t gva,
2164 pgprintk("%s: gva %lx error %x\n", __func__, gva, error_code);
2165 r = mmu_topup_memory_caches(vcpu);
2170 ASSERT(VALID_PAGE(vcpu->arch.mmu.root_hpa));
2172 gfn = gva >> PAGE_SHIFT;
2174 return nonpaging_map(vcpu, gva & PAGE_MASK,
2175 error_code & PFERR_WRITE_MASK, gfn);
2178 static int tdp_page_fault(struct kvm_vcpu *vcpu, gva_t gpa,
2184 gfn_t gfn = gpa >> PAGE_SHIFT;
2185 unsigned long mmu_seq;
2188 ASSERT(VALID_PAGE(vcpu->arch.mmu.root_hpa));
2190 r = mmu_topup_memory_caches(vcpu);
2194 level = mapping_level(vcpu, gfn);
2196 gfn &= ~(KVM_PAGES_PER_HPAGE(level) - 1);
2198 mmu_seq = vcpu->kvm->mmu_notifier_seq;
2200 pfn = gfn_to_pfn(vcpu->kvm, gfn);
2201 if (is_error_pfn(pfn)) {
2202 kvm_release_pfn_clean(pfn);
2205 spin_lock(&vcpu->kvm->mmu_lock);
2206 if (mmu_notifier_retry(vcpu, mmu_seq))
2208 kvm_mmu_free_some_pages(vcpu);
2209 r = __direct_map(vcpu, gpa, error_code & PFERR_WRITE_MASK,
2211 spin_unlock(&vcpu->kvm->mmu_lock);
2216 spin_unlock(&vcpu->kvm->mmu_lock);
2217 kvm_release_pfn_clean(pfn);
2221 static void nonpaging_free(struct kvm_vcpu *vcpu)
2223 mmu_free_roots(vcpu);
2226 static int nonpaging_init_context(struct kvm_vcpu *vcpu)
2228 struct kvm_mmu *context = &vcpu->arch.mmu;
2230 context->new_cr3 = nonpaging_new_cr3;
2231 context->page_fault = nonpaging_page_fault;
2232 context->gva_to_gpa = nonpaging_gva_to_gpa;
2233 context->free = nonpaging_free;
2234 context->prefetch_page = nonpaging_prefetch_page;
2235 context->sync_page = nonpaging_sync_page;
2236 context->invlpg = nonpaging_invlpg;
2237 context->root_level = 0;
2238 context->shadow_root_level = PT32E_ROOT_LEVEL;
2239 context->root_hpa = INVALID_PAGE;
2243 void kvm_mmu_flush_tlb(struct kvm_vcpu *vcpu)
2245 ++vcpu->stat.tlb_flush;
2246 kvm_x86_ops->tlb_flush(vcpu);
2249 static void paging_new_cr3(struct kvm_vcpu *vcpu)
2251 pgprintk("%s: cr3 %lx\n", __func__, vcpu->arch.cr3);
2252 mmu_free_roots(vcpu);
2255 static void inject_page_fault(struct kvm_vcpu *vcpu,
2259 kvm_inject_page_fault(vcpu, addr, err_code);
2262 static void paging_free(struct kvm_vcpu *vcpu)
2264 nonpaging_free(vcpu);
2267 static bool is_rsvd_bits_set(struct kvm_vcpu *vcpu, u64 gpte, int level)
2271 bit7 = (gpte >> 7) & 1;
2272 return (gpte & vcpu->arch.mmu.rsvd_bits_mask[bit7][level-1]) != 0;
2276 #include "paging_tmpl.h"
2280 #include "paging_tmpl.h"
2283 static void reset_rsvds_bits_mask(struct kvm_vcpu *vcpu, int level)
2285 struct kvm_mmu *context = &vcpu->arch.mmu;
2286 int maxphyaddr = cpuid_maxphyaddr(vcpu);
2287 u64 exb_bit_rsvd = 0;
2290 exb_bit_rsvd = rsvd_bits(63, 63);
2292 case PT32_ROOT_LEVEL:
2293 /* no rsvd bits for 2 level 4K page table entries */
2294 context->rsvd_bits_mask[0][1] = 0;
2295 context->rsvd_bits_mask[0][0] = 0;
2296 context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[0][0];
2298 if (!is_pse(vcpu)) {
2299 context->rsvd_bits_mask[1][1] = 0;
2303 if (is_cpuid_PSE36())
2304 /* 36bits PSE 4MB page */
2305 context->rsvd_bits_mask[1][1] = rsvd_bits(17, 21);
2307 /* 32 bits PSE 4MB page */
2308 context->rsvd_bits_mask[1][1] = rsvd_bits(13, 21);
2310 case PT32E_ROOT_LEVEL:
2311 context->rsvd_bits_mask[0][2] =
2312 rsvd_bits(maxphyaddr, 63) |
2313 rsvd_bits(7, 8) | rsvd_bits(1, 2); /* PDPTE */
2314 context->rsvd_bits_mask[0][1] = exb_bit_rsvd |
2315 rsvd_bits(maxphyaddr, 62); /* PDE */
2316 context->rsvd_bits_mask[0][0] = exb_bit_rsvd |
2317 rsvd_bits(maxphyaddr, 62); /* PTE */
2318 context->rsvd_bits_mask[1][1] = exb_bit_rsvd |
2319 rsvd_bits(maxphyaddr, 62) |
2320 rsvd_bits(13, 20); /* large page */
2321 context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[0][0];
2323 case PT64_ROOT_LEVEL:
2324 context->rsvd_bits_mask[0][3] = exb_bit_rsvd |
2325 rsvd_bits(maxphyaddr, 51) | rsvd_bits(7, 8);
2326 context->rsvd_bits_mask[0][2] = exb_bit_rsvd |
2327 rsvd_bits(maxphyaddr, 51) | rsvd_bits(7, 8);
2328 context->rsvd_bits_mask[0][1] = exb_bit_rsvd |
2329 rsvd_bits(maxphyaddr, 51);
2330 context->rsvd_bits_mask[0][0] = exb_bit_rsvd |
2331 rsvd_bits(maxphyaddr, 51);
2332 context->rsvd_bits_mask[1][3] = context->rsvd_bits_mask[0][3];
2333 context->rsvd_bits_mask[1][2] = exb_bit_rsvd |
2334 rsvd_bits(maxphyaddr, 51) |
2336 context->rsvd_bits_mask[1][1] = exb_bit_rsvd |
2337 rsvd_bits(maxphyaddr, 51) |
2338 rsvd_bits(13, 20); /* large page */
2339 context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[0][0];
2344 static int paging64_init_context_common(struct kvm_vcpu *vcpu, int level)
2346 struct kvm_mmu *context = &vcpu->arch.mmu;
2348 ASSERT(is_pae(vcpu));
2349 context->new_cr3 = paging_new_cr3;
2350 context->page_fault = paging64_page_fault;
2351 context->gva_to_gpa = paging64_gva_to_gpa;
2352 context->prefetch_page = paging64_prefetch_page;
2353 context->sync_page = paging64_sync_page;
2354 context->invlpg = paging64_invlpg;
2355 context->free = paging_free;
2356 context->root_level = level;
2357 context->shadow_root_level = level;
2358 context->root_hpa = INVALID_PAGE;
2362 static int paging64_init_context(struct kvm_vcpu *vcpu)
2364 reset_rsvds_bits_mask(vcpu, PT64_ROOT_LEVEL);
2365 return paging64_init_context_common(vcpu, PT64_ROOT_LEVEL);
2368 static int paging32_init_context(struct kvm_vcpu *vcpu)
2370 struct kvm_mmu *context = &vcpu->arch.mmu;
2372 reset_rsvds_bits_mask(vcpu, PT32_ROOT_LEVEL);
2373 context->new_cr3 = paging_new_cr3;
2374 context->page_fault = paging32_page_fault;
2375 context->gva_to_gpa = paging32_gva_to_gpa;
2376 context->free = paging_free;
2377 context->prefetch_page = paging32_prefetch_page;
2378 context->sync_page = paging32_sync_page;
2379 context->invlpg = paging32_invlpg;
2380 context->root_level = PT32_ROOT_LEVEL;
2381 context->shadow_root_level = PT32E_ROOT_LEVEL;
2382 context->root_hpa = INVALID_PAGE;
2386 static int paging32E_init_context(struct kvm_vcpu *vcpu)
2388 reset_rsvds_bits_mask(vcpu, PT32E_ROOT_LEVEL);
2389 return paging64_init_context_common(vcpu, PT32E_ROOT_LEVEL);
2392 static int init_kvm_tdp_mmu(struct kvm_vcpu *vcpu)
2394 struct kvm_mmu *context = &vcpu->arch.mmu;
2396 context->new_cr3 = nonpaging_new_cr3;
2397 context->page_fault = tdp_page_fault;
2398 context->free = nonpaging_free;
2399 context->prefetch_page = nonpaging_prefetch_page;
2400 context->sync_page = nonpaging_sync_page;
2401 context->invlpg = nonpaging_invlpg;
2402 context->shadow_root_level = kvm_x86_ops->get_tdp_level();
2403 context->root_hpa = INVALID_PAGE;
2405 if (!is_paging(vcpu)) {
2406 context->gva_to_gpa = nonpaging_gva_to_gpa;
2407 context->root_level = 0;
2408 } else if (is_long_mode(vcpu)) {
2409 reset_rsvds_bits_mask(vcpu, PT64_ROOT_LEVEL);
2410 context->gva_to_gpa = paging64_gva_to_gpa;
2411 context->root_level = PT64_ROOT_LEVEL;
2412 } else if (is_pae(vcpu)) {
2413 reset_rsvds_bits_mask(vcpu, PT32E_ROOT_LEVEL);
2414 context->gva_to_gpa = paging64_gva_to_gpa;
2415 context->root_level = PT32E_ROOT_LEVEL;
2417 reset_rsvds_bits_mask(vcpu, PT32_ROOT_LEVEL);
2418 context->gva_to_gpa = paging32_gva_to_gpa;
2419 context->root_level = PT32_ROOT_LEVEL;
2425 static int init_kvm_softmmu(struct kvm_vcpu *vcpu)
2430 ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
2432 if (!is_paging(vcpu))
2433 r = nonpaging_init_context(vcpu);
2434 else if (is_long_mode(vcpu))
2435 r = paging64_init_context(vcpu);
2436 else if (is_pae(vcpu))
2437 r = paging32E_init_context(vcpu);
2439 r = paging32_init_context(vcpu);
2441 vcpu->arch.mmu.base_role.cr4_pae = !!is_pae(vcpu);
2446 static int init_kvm_mmu(struct kvm_vcpu *vcpu)
2448 vcpu->arch.update_pte.pfn = bad_pfn;
2451 return init_kvm_tdp_mmu(vcpu);
2453 return init_kvm_softmmu(vcpu);
2456 static void destroy_kvm_mmu(struct kvm_vcpu *vcpu)
2459 if (VALID_PAGE(vcpu->arch.mmu.root_hpa)) {
2460 vcpu->arch.mmu.free(vcpu);
2461 vcpu->arch.mmu.root_hpa = INVALID_PAGE;
2465 int kvm_mmu_reset_context(struct kvm_vcpu *vcpu)
2467 destroy_kvm_mmu(vcpu);
2468 return init_kvm_mmu(vcpu);
2470 EXPORT_SYMBOL_GPL(kvm_mmu_reset_context);
2472 int kvm_mmu_load(struct kvm_vcpu *vcpu)
2476 r = mmu_topup_memory_caches(vcpu);
2479 spin_lock(&vcpu->kvm->mmu_lock);
2480 kvm_mmu_free_some_pages(vcpu);
2481 r = mmu_alloc_roots(vcpu);
2482 mmu_sync_roots(vcpu);
2483 spin_unlock(&vcpu->kvm->mmu_lock);
2486 /* set_cr3() should ensure TLB has been flushed */
2487 kvm_x86_ops->set_cr3(vcpu, vcpu->arch.mmu.root_hpa);
2491 EXPORT_SYMBOL_GPL(kvm_mmu_load);
2493 void kvm_mmu_unload(struct kvm_vcpu *vcpu)
2495 mmu_free_roots(vcpu);
2498 static void mmu_pte_write_zap_pte(struct kvm_vcpu *vcpu,
2499 struct kvm_mmu_page *sp,
2503 struct kvm_mmu_page *child;
2506 if (is_shadow_present_pte(pte)) {
2507 if (is_last_spte(pte, sp->role.level))
2508 rmap_remove(vcpu->kvm, spte);
2510 child = page_header(pte & PT64_BASE_ADDR_MASK);
2511 mmu_page_remove_parent_pte(child, spte);
2514 __set_spte(spte, shadow_trap_nonpresent_pte);
2515 if (is_large_pte(pte))
2516 --vcpu->kvm->stat.lpages;
2519 static void mmu_pte_write_new_pte(struct kvm_vcpu *vcpu,
2520 struct kvm_mmu_page *sp,
2524 if (sp->role.level != PT_PAGE_TABLE_LEVEL) {
2525 ++vcpu->kvm->stat.mmu_pde_zapped;
2529 ++vcpu->kvm->stat.mmu_pte_updated;
2530 if (!sp->role.cr4_pae)
2531 paging32_update_pte(vcpu, sp, spte, new);
2533 paging64_update_pte(vcpu, sp, spte, new);
2536 static bool need_remote_flush(u64 old, u64 new)
2538 if (!is_shadow_present_pte(old))
2540 if (!is_shadow_present_pte(new))
2542 if ((old ^ new) & PT64_BASE_ADDR_MASK)
2544 old ^= PT64_NX_MASK;
2545 new ^= PT64_NX_MASK;
2546 return (old & ~new & PT64_PERM_MASK) != 0;
2549 static void mmu_pte_write_flush_tlb(struct kvm_vcpu *vcpu, u64 old, u64 new)
2551 if (need_remote_flush(old, new))
2552 kvm_flush_remote_tlbs(vcpu->kvm);
2554 kvm_mmu_flush_tlb(vcpu);
2557 static bool last_updated_pte_accessed(struct kvm_vcpu *vcpu)
2559 u64 *spte = vcpu->arch.last_pte_updated;
2561 return !!(spte && (*spte & shadow_accessed_mask));
2564 static void mmu_guess_page_from_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
2570 if (!is_present_gpte(gpte))
2572 gfn = (gpte & PT64_BASE_ADDR_MASK) >> PAGE_SHIFT;
2574 vcpu->arch.update_pte.mmu_seq = vcpu->kvm->mmu_notifier_seq;
2576 pfn = gfn_to_pfn(vcpu->kvm, gfn);
2578 if (is_error_pfn(pfn)) {
2579 kvm_release_pfn_clean(pfn);
2582 vcpu->arch.update_pte.gfn = gfn;
2583 vcpu->arch.update_pte.pfn = pfn;
2586 static void kvm_mmu_access_page(struct kvm_vcpu *vcpu, gfn_t gfn)
2588 u64 *spte = vcpu->arch.last_pte_updated;
2591 && vcpu->arch.last_pte_gfn == gfn
2592 && shadow_accessed_mask
2593 && !(*spte & shadow_accessed_mask)
2594 && is_shadow_present_pte(*spte))
2595 set_bit(PT_ACCESSED_SHIFT, (unsigned long *)spte);
2598 void kvm_mmu_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
2599 const u8 *new, int bytes,
2600 bool guest_initiated)
2602 gfn_t gfn = gpa >> PAGE_SHIFT;
2603 struct kvm_mmu_page *sp;
2604 struct hlist_node *node, *n;
2605 struct hlist_head *bucket;
2609 unsigned offset = offset_in_page(gpa);
2611 unsigned page_offset;
2612 unsigned misaligned;
2620 pgprintk("%s: gpa %llx bytes %d\n", __func__, gpa, bytes);
2622 invlpg_counter = atomic_read(&vcpu->kvm->arch.invlpg_counter);
2625 * Assume that the pte write on a page table of the same type
2626 * as the current vcpu paging mode. This is nearly always true
2627 * (might be false while changing modes). Note it is verified later
2630 if ((is_pae(vcpu) && bytes == 4) || !new) {
2631 /* Handle a 32-bit guest writing two halves of a 64-bit gpte */
2636 r = kvm_read_guest(vcpu->kvm, gpa, &gentry, min(bytes, 8));
2639 new = (const u8 *)&gentry;
2644 gentry = *(const u32 *)new;
2647 gentry = *(const u64 *)new;
2654 mmu_guess_page_from_pte_write(vcpu, gpa, gentry);
2655 spin_lock(&vcpu->kvm->mmu_lock);
2656 if (atomic_read(&vcpu->kvm->arch.invlpg_counter) != invlpg_counter)
2658 kvm_mmu_access_page(vcpu, gfn);
2659 kvm_mmu_free_some_pages(vcpu);
2660 ++vcpu->kvm->stat.mmu_pte_write;
2661 kvm_mmu_audit(vcpu, "pre pte write");
2662 if (guest_initiated) {
2663 if (gfn == vcpu->arch.last_pt_write_gfn
2664 && !last_updated_pte_accessed(vcpu)) {
2665 ++vcpu->arch.last_pt_write_count;
2666 if (vcpu->arch.last_pt_write_count >= 3)
2669 vcpu->arch.last_pt_write_gfn = gfn;
2670 vcpu->arch.last_pt_write_count = 1;
2671 vcpu->arch.last_pte_updated = NULL;
2674 index = kvm_page_table_hashfn(gfn);
2675 bucket = &vcpu->kvm->arch.mmu_page_hash[index];
2678 hlist_for_each_entry_safe(sp, node, n, bucket, hash_link) {
2679 if (sp->gfn != gfn || sp->role.direct || sp->role.invalid)
2681 pte_size = sp->role.cr4_pae ? 8 : 4;
2682 misaligned = (offset ^ (offset + bytes - 1)) & ~(pte_size - 1);
2683 misaligned |= bytes < 4;
2684 if (misaligned || flooded) {
2686 * Misaligned accesses are too much trouble to fix
2687 * up; also, they usually indicate a page is not used
2690 * If we're seeing too many writes to a page,
2691 * it may no longer be a page table, or we may be
2692 * forking, in which case it is better to unmap the
2695 pgprintk("misaligned: gpa %llx bytes %d role %x\n",
2696 gpa, bytes, sp->role.word);
2697 if (kvm_mmu_zap_page(vcpu->kvm, sp))
2699 ++vcpu->kvm->stat.mmu_flooded;
2702 page_offset = offset;
2703 level = sp->role.level;
2705 if (!sp->role.cr4_pae) {
2706 page_offset <<= 1; /* 32->64 */
2708 * A 32-bit pde maps 4MB while the shadow pdes map
2709 * only 2MB. So we need to double the offset again
2710 * and zap two pdes instead of one.
2712 if (level == PT32_ROOT_LEVEL) {
2713 page_offset &= ~7; /* kill rounding error */
2717 quadrant = page_offset >> PAGE_SHIFT;
2718 page_offset &= ~PAGE_MASK;
2719 if (quadrant != sp->role.quadrant)
2722 spte = &sp->spt[page_offset / sizeof(*spte)];
2725 mmu_pte_write_zap_pte(vcpu, sp, spte);
2727 mmu_pte_write_new_pte(vcpu, sp, spte, &gentry);
2728 mmu_pte_write_flush_tlb(vcpu, entry, *spte);
2732 kvm_mmu_audit(vcpu, "post pte write");
2733 spin_unlock(&vcpu->kvm->mmu_lock);
2734 if (!is_error_pfn(vcpu->arch.update_pte.pfn)) {
2735 kvm_release_pfn_clean(vcpu->arch.update_pte.pfn);
2736 vcpu->arch.update_pte.pfn = bad_pfn;
2740 int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva)
2748 gpa = kvm_mmu_gva_to_gpa_read(vcpu, gva, NULL);
2750 spin_lock(&vcpu->kvm->mmu_lock);
2751 r = kvm_mmu_unprotect_page(vcpu->kvm, gpa >> PAGE_SHIFT);
2752 spin_unlock(&vcpu->kvm->mmu_lock);
2755 EXPORT_SYMBOL_GPL(kvm_mmu_unprotect_page_virt);
2757 void __kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu)
2759 while (vcpu->kvm->arch.n_free_mmu_pages < KVM_REFILL_PAGES &&
2760 !list_empty(&vcpu->kvm->arch.active_mmu_pages)) {
2761 struct kvm_mmu_page *sp;
2763 sp = container_of(vcpu->kvm->arch.active_mmu_pages.prev,
2764 struct kvm_mmu_page, link);
2765 kvm_mmu_zap_page(vcpu->kvm, sp);
2766 ++vcpu->kvm->stat.mmu_recycled;
2770 int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t cr2, u32 error_code)
2773 enum emulation_result er;
2775 r = vcpu->arch.mmu.page_fault(vcpu, cr2, error_code);
2784 r = mmu_topup_memory_caches(vcpu);
2788 er = emulate_instruction(vcpu, cr2, error_code, 0);
2793 case EMULATE_DO_MMIO:
2794 ++vcpu->stat.mmio_exits;
2797 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
2798 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
2799 vcpu->run->internal.ndata = 0;
2807 EXPORT_SYMBOL_GPL(kvm_mmu_page_fault);
2809 void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva)
2811 vcpu->arch.mmu.invlpg(vcpu, gva);
2812 kvm_mmu_flush_tlb(vcpu);
2813 ++vcpu->stat.invlpg;
2815 EXPORT_SYMBOL_GPL(kvm_mmu_invlpg);
2817 void kvm_enable_tdp(void)
2821 EXPORT_SYMBOL_GPL(kvm_enable_tdp);
2823 void kvm_disable_tdp(void)
2825 tdp_enabled = false;
2827 EXPORT_SYMBOL_GPL(kvm_disable_tdp);
2829 static void free_mmu_pages(struct kvm_vcpu *vcpu)
2831 free_page((unsigned long)vcpu->arch.mmu.pae_root);
2834 static int alloc_mmu_pages(struct kvm_vcpu *vcpu)
2842 * When emulating 32-bit mode, cr3 is only 32 bits even on x86_64.
2843 * Therefore we need to allocate shadow page tables in the first
2844 * 4GB of memory, which happens to fit the DMA32 zone.
2846 page = alloc_page(GFP_KERNEL | __GFP_DMA32);
2850 vcpu->arch.mmu.pae_root = page_address(page);
2851 for (i = 0; i < 4; ++i)
2852 vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
2857 int kvm_mmu_create(struct kvm_vcpu *vcpu)
2860 ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
2862 return alloc_mmu_pages(vcpu);
2865 int kvm_mmu_setup(struct kvm_vcpu *vcpu)
2868 ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
2870 return init_kvm_mmu(vcpu);
2873 void kvm_mmu_destroy(struct kvm_vcpu *vcpu)
2877 destroy_kvm_mmu(vcpu);
2878 free_mmu_pages(vcpu);
2879 mmu_free_memory_caches(vcpu);
2882 void kvm_mmu_slot_remove_write_access(struct kvm *kvm, int slot)
2884 struct kvm_mmu_page *sp;
2886 list_for_each_entry(sp, &kvm->arch.active_mmu_pages, link) {
2890 if (!test_bit(slot, sp->slot_bitmap))
2894 for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
2896 if (pt[i] & PT_WRITABLE_MASK)
2897 pt[i] &= ~PT_WRITABLE_MASK;
2899 kvm_flush_remote_tlbs(kvm);
2902 void kvm_mmu_zap_all(struct kvm *kvm)
2904 struct kvm_mmu_page *sp, *node;
2906 spin_lock(&kvm->mmu_lock);
2908 list_for_each_entry_safe(sp, node, &kvm->arch.active_mmu_pages, link)
2909 if (kvm_mmu_zap_page(kvm, sp))
2912 spin_unlock(&kvm->mmu_lock);
2914 kvm_flush_remote_tlbs(kvm);
2917 static void kvm_mmu_remove_one_alloc_mmu_page(struct kvm *kvm)
2919 struct kvm_mmu_page *page;
2921 page = container_of(kvm->arch.active_mmu_pages.prev,
2922 struct kvm_mmu_page, link);
2923 kvm_mmu_zap_page(kvm, page);
2926 static int mmu_shrink(int nr_to_scan, gfp_t gfp_mask)
2929 struct kvm *kvm_freed = NULL;
2930 int cache_count = 0;
2932 spin_lock(&kvm_lock);
2934 list_for_each_entry(kvm, &vm_list, vm_list) {
2937 idx = srcu_read_lock(&kvm->srcu);
2938 spin_lock(&kvm->mmu_lock);
2939 npages = kvm->arch.n_alloc_mmu_pages -
2940 kvm->arch.n_free_mmu_pages;
2941 cache_count += npages;
2942 if (!kvm_freed && nr_to_scan > 0 && npages > 0) {
2943 kvm_mmu_remove_one_alloc_mmu_page(kvm);
2949 spin_unlock(&kvm->mmu_lock);
2950 srcu_read_unlock(&kvm->srcu, idx);
2953 list_move_tail(&kvm_freed->vm_list, &vm_list);
2955 spin_unlock(&kvm_lock);
2960 static struct shrinker mmu_shrinker = {
2961 .shrink = mmu_shrink,
2962 .seeks = DEFAULT_SEEKS * 10,
2965 static void mmu_destroy_caches(void)
2967 if (pte_chain_cache)
2968 kmem_cache_destroy(pte_chain_cache);
2969 if (rmap_desc_cache)
2970 kmem_cache_destroy(rmap_desc_cache);
2971 if (mmu_page_header_cache)
2972 kmem_cache_destroy(mmu_page_header_cache);
2975 void kvm_mmu_module_exit(void)
2977 mmu_destroy_caches();
2978 unregister_shrinker(&mmu_shrinker);
2981 int kvm_mmu_module_init(void)
2983 pte_chain_cache = kmem_cache_create("kvm_pte_chain",
2984 sizeof(struct kvm_pte_chain),
2986 if (!pte_chain_cache)
2988 rmap_desc_cache = kmem_cache_create("kvm_rmap_desc",
2989 sizeof(struct kvm_rmap_desc),
2991 if (!rmap_desc_cache)
2994 mmu_page_header_cache = kmem_cache_create("kvm_mmu_page_header",
2995 sizeof(struct kvm_mmu_page),
2997 if (!mmu_page_header_cache)
3000 register_shrinker(&mmu_shrinker);
3005 mmu_destroy_caches();
3010 * Caculate mmu pages needed for kvm.
3012 unsigned int kvm_mmu_calculate_mmu_pages(struct kvm *kvm)
3015 unsigned int nr_mmu_pages;
3016 unsigned int nr_pages = 0;
3017 struct kvm_memslots *slots;
3019 slots = kvm_memslots(kvm);
3021 for (i = 0; i < slots->nmemslots; i++)
3022 nr_pages += slots->memslots[i].npages;
3024 nr_mmu_pages = nr_pages * KVM_PERMILLE_MMU_PAGES / 1000;
3025 nr_mmu_pages = max(nr_mmu_pages,
3026 (unsigned int) KVM_MIN_ALLOC_MMU_PAGES);
3028 return nr_mmu_pages;
3031 static void *pv_mmu_peek_buffer(struct kvm_pv_mmu_op_buffer *buffer,
3034 if (len > buffer->len)
3039 static void *pv_mmu_read_buffer(struct kvm_pv_mmu_op_buffer *buffer,
3044 ret = pv_mmu_peek_buffer(buffer, len);
3049 buffer->processed += len;
3053 static int kvm_pv_mmu_write(struct kvm_vcpu *vcpu,
3054 gpa_t addr, gpa_t value)
3059 if (!is_long_mode(vcpu) && !is_pae(vcpu))
3062 r = mmu_topup_memory_caches(vcpu);
3066 if (!emulator_write_phys(vcpu, addr, &value, bytes))
3072 static int kvm_pv_mmu_flush_tlb(struct kvm_vcpu *vcpu)
3074 kvm_set_cr3(vcpu, vcpu->arch.cr3);
3078 static int kvm_pv_mmu_release_pt(struct kvm_vcpu *vcpu, gpa_t addr)
3080 spin_lock(&vcpu->kvm->mmu_lock);
3081 mmu_unshadow(vcpu->kvm, addr >> PAGE_SHIFT);
3082 spin_unlock(&vcpu->kvm->mmu_lock);
3086 static int kvm_pv_mmu_op_one(struct kvm_vcpu *vcpu,
3087 struct kvm_pv_mmu_op_buffer *buffer)
3089 struct kvm_mmu_op_header *header;
3091 header = pv_mmu_peek_buffer(buffer, sizeof *header);
3094 switch (header->op) {
3095 case KVM_MMU_OP_WRITE_PTE: {
3096 struct kvm_mmu_op_write_pte *wpte;
3098 wpte = pv_mmu_read_buffer(buffer, sizeof *wpte);
3101 return kvm_pv_mmu_write(vcpu, wpte->pte_phys,
3104 case KVM_MMU_OP_FLUSH_TLB: {
3105 struct kvm_mmu_op_flush_tlb *ftlb;
3107 ftlb = pv_mmu_read_buffer(buffer, sizeof *ftlb);
3110 return kvm_pv_mmu_flush_tlb(vcpu);
3112 case KVM_MMU_OP_RELEASE_PT: {
3113 struct kvm_mmu_op_release_pt *rpt;
3115 rpt = pv_mmu_read_buffer(buffer, sizeof *rpt);
3118 return kvm_pv_mmu_release_pt(vcpu, rpt->pt_phys);
3124 int kvm_pv_mmu_op(struct kvm_vcpu *vcpu, unsigned long bytes,
3125 gpa_t addr, unsigned long *ret)
3128 struct kvm_pv_mmu_op_buffer *buffer = &vcpu->arch.mmu_op_buffer;
3130 buffer->ptr = buffer->buf;
3131 buffer->len = min_t(unsigned long, bytes, sizeof buffer->buf);
3132 buffer->processed = 0;
3134 r = kvm_read_guest(vcpu->kvm, addr, buffer->buf, buffer->len);
3138 while (buffer->len) {
3139 r = kvm_pv_mmu_op_one(vcpu, buffer);
3148 *ret = buffer->processed;
3152 int kvm_mmu_get_spte_hierarchy(struct kvm_vcpu *vcpu, u64 addr, u64 sptes[4])
3154 struct kvm_shadow_walk_iterator iterator;
3157 spin_lock(&vcpu->kvm->mmu_lock);
3158 for_each_shadow_entry(vcpu, addr, iterator) {
3159 sptes[iterator.level-1] = *iterator.sptep;
3161 if (!is_shadow_present_pte(*iterator.sptep))
3164 spin_unlock(&vcpu->kvm->mmu_lock);
3168 EXPORT_SYMBOL_GPL(kvm_mmu_get_spte_hierarchy);
3172 static const char *audit_msg;
3174 static gva_t canonicalize(gva_t gva)
3176 #ifdef CONFIG_X86_64
3177 gva = (long long)(gva << 16) >> 16;
3183 typedef void (*inspect_spte_fn) (struct kvm *kvm, u64 *sptep);
3185 static void __mmu_spte_walk(struct kvm *kvm, struct kvm_mmu_page *sp,
3190 for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
3191 u64 ent = sp->spt[i];
3193 if (is_shadow_present_pte(ent)) {
3194 if (!is_last_spte(ent, sp->role.level)) {
3195 struct kvm_mmu_page *child;
3196 child = page_header(ent & PT64_BASE_ADDR_MASK);
3197 __mmu_spte_walk(kvm, child, fn);
3199 fn(kvm, &sp->spt[i]);
3204 static void mmu_spte_walk(struct kvm_vcpu *vcpu, inspect_spte_fn fn)
3207 struct kvm_mmu_page *sp;
3209 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
3211 if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
3212 hpa_t root = vcpu->arch.mmu.root_hpa;
3213 sp = page_header(root);
3214 __mmu_spte_walk(vcpu->kvm, sp, fn);
3217 for (i = 0; i < 4; ++i) {
3218 hpa_t root = vcpu->arch.mmu.pae_root[i];
3220 if (root && VALID_PAGE(root)) {
3221 root &= PT64_BASE_ADDR_MASK;
3222 sp = page_header(root);
3223 __mmu_spte_walk(vcpu->kvm, sp, fn);
3229 static void audit_mappings_page(struct kvm_vcpu *vcpu, u64 page_pte,
3230 gva_t va, int level)
3232 u64 *pt = __va(page_pte & PT64_BASE_ADDR_MASK);
3234 gva_t va_delta = 1ul << (PAGE_SHIFT + 9 * (level - 1));
3236 for (i = 0; i < PT64_ENT_PER_PAGE; ++i, va += va_delta) {
3239 if (ent == shadow_trap_nonpresent_pte)
3242 va = canonicalize(va);
3243 if (is_shadow_present_pte(ent) && !is_last_spte(ent, level))
3244 audit_mappings_page(vcpu, ent, va, level - 1);
3246 gpa_t gpa = kvm_mmu_gva_to_gpa_read(vcpu, va, NULL);
3247 gfn_t gfn = gpa >> PAGE_SHIFT;
3248 pfn_t pfn = gfn_to_pfn(vcpu->kvm, gfn);
3249 hpa_t hpa = (hpa_t)pfn << PAGE_SHIFT;
3251 if (is_error_pfn(pfn)) {
3252 kvm_release_pfn_clean(pfn);
3256 if (is_shadow_present_pte(ent)
3257 && (ent & PT64_BASE_ADDR_MASK) != hpa)
3258 printk(KERN_ERR "xx audit error: (%s) levels %d"
3259 " gva %lx gpa %llx hpa %llx ent %llx %d\n",
3260 audit_msg, vcpu->arch.mmu.root_level,
3262 is_shadow_present_pte(ent));
3263 else if (ent == shadow_notrap_nonpresent_pte
3264 && !is_error_hpa(hpa))
3265 printk(KERN_ERR "audit: (%s) notrap shadow,"
3266 " valid guest gva %lx\n", audit_msg, va);
3267 kvm_release_pfn_clean(pfn);
3273 static void audit_mappings(struct kvm_vcpu *vcpu)
3277 if (vcpu->arch.mmu.root_level == 4)
3278 audit_mappings_page(vcpu, vcpu->arch.mmu.root_hpa, 0, 4);
3280 for (i = 0; i < 4; ++i)
3281 if (vcpu->arch.mmu.pae_root[i] & PT_PRESENT_MASK)
3282 audit_mappings_page(vcpu,
3283 vcpu->arch.mmu.pae_root[i],
3288 static int count_rmaps(struct kvm_vcpu *vcpu)
3290 struct kvm *kvm = vcpu->kvm;
3291 struct kvm_memslots *slots;
3295 idx = srcu_read_lock(&kvm->srcu);
3296 slots = kvm_memslots(kvm);
3297 for (i = 0; i < KVM_MEMORY_SLOTS; ++i) {
3298 struct kvm_memory_slot *m = &slots->memslots[i];
3299 struct kvm_rmap_desc *d;
3301 for (j = 0; j < m->npages; ++j) {
3302 unsigned long *rmapp = &m->rmap[j];
3306 if (!(*rmapp & 1)) {
3310 d = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
3312 for (k = 0; k < RMAP_EXT; ++k)
3321 srcu_read_unlock(&kvm->srcu, idx);
3325 void inspect_spte_has_rmap(struct kvm *kvm, u64 *sptep)
3327 unsigned long *rmapp;
3328 struct kvm_mmu_page *rev_sp;
3331 if (*sptep & PT_WRITABLE_MASK) {
3332 rev_sp = page_header(__pa(sptep));
3333 gfn = rev_sp->gfns[sptep - rev_sp->spt];
3335 if (!gfn_to_memslot(kvm, gfn)) {
3336 if (!printk_ratelimit())
3338 printk(KERN_ERR "%s: no memslot for gfn %ld\n",
3340 printk(KERN_ERR "%s: index %ld of sp (gfn=%lx)\n",
3341 audit_msg, (long int)(sptep - rev_sp->spt),
3347 rmapp = gfn_to_rmap(kvm, rev_sp->gfns[sptep - rev_sp->spt],
3348 rev_sp->role.level);
3350 if (!printk_ratelimit())
3352 printk(KERN_ERR "%s: no rmap for writable spte %llx\n",
3360 void audit_writable_sptes_have_rmaps(struct kvm_vcpu *vcpu)
3362 mmu_spte_walk(vcpu, inspect_spte_has_rmap);
3365 static void check_writable_mappings_rmap(struct kvm_vcpu *vcpu)
3367 struct kvm_mmu_page *sp;
3370 list_for_each_entry(sp, &vcpu->kvm->arch.active_mmu_pages, link) {
3373 if (sp->role.level != PT_PAGE_TABLE_LEVEL)
3376 for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
3379 if (!(ent & PT_PRESENT_MASK))
3381 if (!(ent & PT_WRITABLE_MASK))
3383 inspect_spte_has_rmap(vcpu->kvm, &pt[i]);
3389 static void audit_rmap(struct kvm_vcpu *vcpu)
3391 check_writable_mappings_rmap(vcpu);
3395 static void audit_write_protection(struct kvm_vcpu *vcpu)
3397 struct kvm_mmu_page *sp;
3398 struct kvm_memory_slot *slot;
3399 unsigned long *rmapp;
3403 list_for_each_entry(sp, &vcpu->kvm->arch.active_mmu_pages, link) {
3404 if (sp->role.direct)
3409 gfn = unalias_gfn(vcpu->kvm, sp->gfn);
3410 slot = gfn_to_memslot_unaliased(vcpu->kvm, sp->gfn);
3411 rmapp = &slot->rmap[gfn - slot->base_gfn];
3413 spte = rmap_next(vcpu->kvm, rmapp, NULL);
3415 if (*spte & PT_WRITABLE_MASK)
3416 printk(KERN_ERR "%s: (%s) shadow page has "
3417 "writable mappings: gfn %lx role %x\n",
3418 __func__, audit_msg, sp->gfn,
3420 spte = rmap_next(vcpu->kvm, rmapp, spte);
3425 static void kvm_mmu_audit(struct kvm_vcpu *vcpu, const char *msg)
3432 audit_write_protection(vcpu);
3433 if (strcmp("pre pte write", audit_msg) != 0)
3434 audit_mappings(vcpu);
3435 audit_writable_sptes_have_rmaps(vcpu);