2 * x86 SMP booting functions
4 * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
5 * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
6 * Copyright 2001 Andi Kleen, SuSE Labs.
8 * Much of the core SMP work is based on previous work by Thomas Radke, to
9 * whom a great many thanks are extended.
11 * Thanks to Intel for making available several different Pentium,
12 * Pentium Pro and Pentium-II/Xeon MP machines.
13 * Original development of Linux SMP code supported by Caldera.
15 * This code is released under the GNU General Public License version 2 or
19 * Felix Koop : NR_CPUS used properly
20 * Jose Renau : Handle single CPU case.
21 * Alan Cox : By repeated request 8) - Total BogoMIPS report.
22 * Greg Wright : Fix for kernel stacks panic.
23 * Erich Boleyn : MP v1.4 and additional changes.
24 * Matthias Sattler : Changes for 2.1 kernel map.
25 * Michel Lespinasse : Changes for 2.1 kernel map.
26 * Michael Chastain : Change trampoline.S to gnu as.
27 * Alan Cox : Dumb bug: 'B' step PPro's are fine
28 * Ingo Molnar : Added APIC timers, based on code
30 * Ingo Molnar : various cleanups and rewrites
31 * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
32 * Maciej W. Rozycki : Bits for genuine 82489DX APICs
33 * Andi Kleen : Changed for SMP boot into long mode.
34 * Martin J. Bligh : Added support for multi-quad systems
35 * Dave Jones : Report invalid combinations of Athlon CPUs.
36 * Rusty Russell : Hacked into shape for new "hotplug" boot process.
37 * Andi Kleen : Converted to new state machine.
38 * Ashok Raj : CPU hotplug support
39 * Glauber Costa : i386 and x86_64 integration
42 #include <linux/init.h>
43 #include <linux/smp.h>
44 #include <linux/module.h>
45 #include <linux/sched.h>
46 #include <linux/percpu.h>
47 #include <linux/bootmem.h>
48 #include <linux/err.h>
49 #include <linux/nmi.h>
50 #include <linux/tboot.h>
51 #include <linux/stackprotector.h>
52 #include <linux/gfp.h>
53 #include <linux/cpuidle.h>
60 #include <asm/trampoline.h>
63 #include <asm/pgtable.h>
64 #include <asm/tlbflush.h>
66 #include <asm/mwait.h>
68 #include <asm/io_apic.h>
70 #include <asm/fpu-internal.h>
71 #include <asm/setup.h>
72 #include <asm/uv/uv.h>
73 #include <linux/mc146818rtc.h>
75 #include <asm/smpboot_hooks.h>
76 #include <asm/i8259.h>
78 /* State of each CPU */
79 DEFINE_PER_CPU(int, cpu_state) = { 0 };
81 /* Store all idle threads, this can be reused instead of creating
82 * a new thread. Also avoids complicated thread destroy functionality
85 #ifdef CONFIG_HOTPLUG_CPU
87 * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
88 * removed after init for !CONFIG_HOTPLUG_CPU.
90 static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
91 #define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x))
92 #define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p))
95 * We need this for trampoline_base protection from concurrent accesses when
96 * off- and onlining cores wildly.
98 static DEFINE_MUTEX(x86_cpu_hotplug_driver_mutex);
100 void cpu_hotplug_driver_lock(void)
102 mutex_lock(&x86_cpu_hotplug_driver_mutex);
105 void cpu_hotplug_driver_unlock(void)
107 mutex_unlock(&x86_cpu_hotplug_driver_mutex);
110 ssize_t arch_cpu_probe(const char *buf, size_t count) { return -1; }
111 ssize_t arch_cpu_release(const char *buf, size_t count) { return -1; }
113 static struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
114 #define get_idle_for_cpu(x) (idle_thread_array[(x)])
115 #define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p))
118 /* Number of siblings per CPU package */
119 int smp_num_siblings = 1;
120 EXPORT_SYMBOL(smp_num_siblings);
122 /* Last level cache ID of each logical CPU */
123 DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
125 /* representing HT siblings of each logical CPU */
126 DEFINE_PER_CPU(cpumask_var_t, cpu_sibling_map);
127 EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
129 /* representing HT and core siblings of each logical CPU */
130 DEFINE_PER_CPU(cpumask_var_t, cpu_core_map);
131 EXPORT_PER_CPU_SYMBOL(cpu_core_map);
133 DEFINE_PER_CPU(cpumask_var_t, cpu_llc_shared_map);
135 /* Per CPU bogomips and other parameters */
136 DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
137 EXPORT_PER_CPU_SYMBOL(cpu_info);
139 atomic_t init_deasserted;
142 * Report back to the Boot Processor.
145 static void __cpuinit smp_callin(void)
148 unsigned long timeout;
151 * If waken up by an INIT in an 82489DX configuration
152 * we may get here before an INIT-deassert IPI reaches
153 * our local APIC. We have to wait for the IPI or we'll
154 * lock up on an APIC access.
156 if (apic->wait_for_init_deassert)
157 apic->wait_for_init_deassert(&init_deasserted);
160 * (This works even if the APIC is not enabled.)
162 phys_id = read_apic_id();
163 cpuid = smp_processor_id();
164 if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
165 panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
168 pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
171 * STARTUP IPIs are fragile beasts as they might sometimes
172 * trigger some glue motherboard logic. Complete APIC bus
173 * silence for 1 second, this overestimates the time the
174 * boot CPU is spending to send the up to 2 STARTUP IPIs
175 * by a factor of two. This should be enough.
179 * Waiting 2s total for startup (udelay is not yet working)
181 timeout = jiffies + 2*HZ;
182 while (time_before(jiffies, timeout)) {
184 * Has the boot CPU finished it's STARTUP sequence?
186 if (cpumask_test_cpu(cpuid, cpu_callout_mask))
191 if (!time_before(jiffies, timeout)) {
192 panic("%s: CPU%d started up but did not get a callout!\n",
197 * the boot CPU has finished the init stage and is spinning
198 * on callin_map until we finish. We are free to set up this
199 * CPU, first the APIC. (this is probably redundant on most
203 pr_debug("CALLIN, before setup_local_APIC().\n");
204 if (apic->smp_callin_clear_local_apic)
205 apic->smp_callin_clear_local_apic();
207 end_local_APIC_setup();
210 * Need to setup vector mappings before we enable interrupts.
212 setup_vector_irq(smp_processor_id());
215 * Save our processor parameters. Note: this information
216 * is needed for clock calibration.
218 smp_store_cpu_info(cpuid);
222 * Update loops_per_jiffy in cpu_data. Previous call to
223 * smp_store_cpu_info() stored a value that is close but not as
224 * accurate as the value just calculated.
227 cpu_data(cpuid).loops_per_jiffy = loops_per_jiffy;
228 pr_debug("Stack at about %p\n", &cpuid);
231 * This must be done before setting cpu_online_mask
232 * or calling notify_cpu_starting.
234 set_cpu_sibling_map(raw_smp_processor_id());
237 notify_cpu_starting(cpuid);
240 * Allow the master to continue.
242 cpumask_set_cpu(cpuid, cpu_callin_mask);
246 * Activate a secondary processor.
248 notrace static void __cpuinit start_secondary(void *unused)
251 * Don't put *anything* before cpu_init(), SMP booting is too
252 * fragile that we want to limit the things done here to the
253 * most necessary things.
256 x86_cpuinit.early_percpu_clock_init();
261 /* switch away from the initial page table */
262 load_cr3(swapper_pg_dir);
266 /* otherwise gcc will move up smp_processor_id before the cpu_init */
269 * Check TSC synchronization with the BP:
271 check_tsc_sync_target();
274 * We need to hold call_lock, so there is no inconsistency
275 * between the time smp_call_function() determines number of
276 * IPI recipients, and the time when the determination is made
277 * for which cpus receive the IPI. Holding this
278 * lock helps us to not include this cpu in a currently in progress
279 * smp_call_function().
281 * We need to hold vector_lock so there the set of online cpus
282 * does not change while we are assigning vectors to cpus. Holding
283 * this lock ensures we don't half assign or remove an irq from a cpu.
287 set_cpu_online(smp_processor_id(), true);
288 unlock_vector_lock();
290 per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
291 x86_platform.nmi_init();
293 /* enable local interrupts */
296 /* to prevent fake stack check failure in clock setup */
297 boot_init_stack_canary();
299 x86_cpuinit.setup_percpu_clockev();
306 * The bootstrap kernel entry code has set these up. Save them for
310 void __cpuinit smp_store_cpu_info(int id)
312 struct cpuinfo_x86 *c = &cpu_data(id);
317 identify_secondary_cpu(c);
320 static void __cpuinit link_thread_siblings(int cpu1, int cpu2)
322 cpumask_set_cpu(cpu1, cpu_sibling_mask(cpu2));
323 cpumask_set_cpu(cpu2, cpu_sibling_mask(cpu1));
324 cpumask_set_cpu(cpu1, cpu_core_mask(cpu2));
325 cpumask_set_cpu(cpu2, cpu_core_mask(cpu1));
326 cpumask_set_cpu(cpu1, cpu_llc_shared_mask(cpu2));
327 cpumask_set_cpu(cpu2, cpu_llc_shared_mask(cpu1));
331 void __cpuinit set_cpu_sibling_map(int cpu)
334 struct cpuinfo_x86 *c = &cpu_data(cpu);
336 cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
338 if (smp_num_siblings > 1) {
339 for_each_cpu(i, cpu_sibling_setup_mask) {
340 struct cpuinfo_x86 *o = &cpu_data(i);
342 if (cpu_has(c, X86_FEATURE_TOPOEXT)) {
343 if (c->phys_proc_id == o->phys_proc_id &&
344 per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i) &&
345 c->compute_unit_id == o->compute_unit_id)
346 link_thread_siblings(cpu, i);
347 } else if (c->phys_proc_id == o->phys_proc_id &&
348 c->cpu_core_id == o->cpu_core_id) {
349 link_thread_siblings(cpu, i);
353 cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
356 cpumask_set_cpu(cpu, cpu_llc_shared_mask(cpu));
358 if (__this_cpu_read(cpu_info.x86_max_cores) == 1) {
359 cpumask_copy(cpu_core_mask(cpu), cpu_sibling_mask(cpu));
364 for_each_cpu(i, cpu_sibling_setup_mask) {
365 if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
366 per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
367 cpumask_set_cpu(i, cpu_llc_shared_mask(cpu));
368 cpumask_set_cpu(cpu, cpu_llc_shared_mask(i));
370 if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
371 cpumask_set_cpu(i, cpu_core_mask(cpu));
372 cpumask_set_cpu(cpu, cpu_core_mask(i));
374 * Does this new cpu bringup a new core?
376 if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
378 * for each core in package, increment
379 * the booted_cores for this new cpu
381 if (cpumask_first(cpu_sibling_mask(i)) == i)
384 * increment the core count for all
385 * the other cpus in this package
388 cpu_data(i).booted_cores++;
389 } else if (i != cpu && !c->booted_cores)
390 c->booted_cores = cpu_data(i).booted_cores;
395 /* maps the cpu to the sched domain representing multi-core */
396 const struct cpumask *cpu_coregroup_mask(int cpu)
398 struct cpuinfo_x86 *c = &cpu_data(cpu);
400 * For perf, we return last level cache shared map.
401 * And for power savings, we return cpu_core_map
403 if ((sched_mc_power_savings || sched_smt_power_savings) &&
404 !(cpu_has(c, X86_FEATURE_AMD_DCM)))
405 return cpu_core_mask(cpu);
407 return cpu_llc_shared_mask(cpu);
410 static void impress_friends(void)
413 unsigned long bogosum = 0;
415 * Allow the user to impress friends.
417 pr_debug("Before bogomips.\n");
418 for_each_possible_cpu(cpu)
419 if (cpumask_test_cpu(cpu, cpu_callout_mask))
420 bogosum += cpu_data(cpu).loops_per_jiffy;
422 "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
425 (bogosum/(5000/HZ))%100);
427 pr_debug("Before bogocount - setting activated=1.\n");
430 void __inquire_remote_apic(int apicid)
432 unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
433 const char * const names[] = { "ID", "VERSION", "SPIV" };
437 printk(KERN_INFO "Inquiring remote APIC 0x%x...\n", apicid);
439 for (i = 0; i < ARRAY_SIZE(regs); i++) {
440 printk(KERN_INFO "... APIC 0x%x %s: ", apicid, names[i]);
445 status = safe_apic_wait_icr_idle();
448 "a previous APIC delivery may have failed\n");
450 apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
455 status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
456 } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
459 case APIC_ICR_RR_VALID:
460 status = apic_read(APIC_RRR);
461 printk(KERN_CONT "%08x\n", status);
464 printk(KERN_CONT "failed\n");
470 * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
471 * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
472 * won't ... remember to clear down the APIC, etc later.
475 wakeup_secondary_cpu_via_nmi(int logical_apicid, unsigned long start_eip)
477 unsigned long send_status, accept_status = 0;
481 /* Boot on the stack */
482 /* Kick the second */
483 apic_icr_write(APIC_DM_NMI | apic->dest_logical, logical_apicid);
485 pr_debug("Waiting for send to finish...\n");
486 send_status = safe_apic_wait_icr_idle();
489 * Give the other CPU some time to accept the IPI.
492 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
493 maxlvt = lapic_get_maxlvt();
494 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
495 apic_write(APIC_ESR, 0);
496 accept_status = (apic_read(APIC_ESR) & 0xEF);
498 pr_debug("NMI sent.\n");
501 printk(KERN_ERR "APIC never delivered???\n");
503 printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
505 return (send_status | accept_status);
509 wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
511 unsigned long send_status, accept_status = 0;
512 int maxlvt, num_starts, j;
514 maxlvt = lapic_get_maxlvt();
517 * Be paranoid about clearing APIC errors.
519 if (APIC_INTEGRATED(apic_version[phys_apicid])) {
520 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
521 apic_write(APIC_ESR, 0);
525 pr_debug("Asserting INIT.\n");
528 * Turn INIT on target chip
533 apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
536 pr_debug("Waiting for send to finish...\n");
537 send_status = safe_apic_wait_icr_idle();
541 pr_debug("Deasserting INIT.\n");
545 apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
547 pr_debug("Waiting for send to finish...\n");
548 send_status = safe_apic_wait_icr_idle();
551 atomic_set(&init_deasserted, 1);
554 * Should we send STARTUP IPIs ?
556 * Determine this based on the APIC version.
557 * If we don't have an integrated APIC, don't send the STARTUP IPIs.
559 if (APIC_INTEGRATED(apic_version[phys_apicid]))
565 * Paravirt / VMI wants a startup IPI hook here to set up the
566 * target processor state.
568 startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
572 * Run STARTUP IPI loop.
574 pr_debug("#startup loops: %d.\n", num_starts);
576 for (j = 1; j <= num_starts; j++) {
577 pr_debug("Sending STARTUP #%d.\n", j);
578 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
579 apic_write(APIC_ESR, 0);
581 pr_debug("After apic_write.\n");
588 /* Boot on the stack */
589 /* Kick the second */
590 apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
594 * Give the other CPU some time to accept the IPI.
598 pr_debug("Startup point 1.\n");
600 pr_debug("Waiting for send to finish...\n");
601 send_status = safe_apic_wait_icr_idle();
604 * Give the other CPU some time to accept the IPI.
607 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
608 apic_write(APIC_ESR, 0);
609 accept_status = (apic_read(APIC_ESR) & 0xEF);
610 if (send_status || accept_status)
613 pr_debug("After Startup.\n");
616 printk(KERN_ERR "APIC never delivered???\n");
618 printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
620 return (send_status | accept_status);
624 struct work_struct work;
625 struct task_struct *idle;
626 struct completion done;
630 static void __cpuinit do_fork_idle(struct work_struct *work)
632 struct create_idle *c_idle =
633 container_of(work, struct create_idle, work);
635 c_idle->idle = fork_idle(c_idle->cpu);
636 complete(&c_idle->done);
639 /* reduce the number of lines printed when booting a large cpu count system */
640 static void __cpuinit announce_cpu(int cpu, int apicid)
642 static int current_node = -1;
643 int node = early_cpu_to_node(cpu);
645 if (system_state == SYSTEM_BOOTING) {
646 if (node != current_node) {
647 if (current_node > (-1))
650 pr_info("Booting Node %3d, Processors ", node);
652 pr_cont(" #%d%s", cpu, cpu == (nr_cpu_ids - 1) ? " Ok.\n" : "");
655 pr_info("Booting Node %d Processor %d APIC 0x%x\n",
660 * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
661 * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
662 * Returns zero if CPU booted OK, else error code from
663 * ->wakeup_secondary_cpu.
665 static int __cpuinit do_boot_cpu(int apicid, int cpu)
667 unsigned long boot_error = 0;
668 unsigned long start_ip;
670 struct create_idle c_idle = {
672 .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
675 INIT_WORK_ONSTACK(&c_idle.work, do_fork_idle);
677 alternatives_smp_switch(1);
679 c_idle.idle = get_idle_for_cpu(cpu);
682 * We can't use kernel_thread since we must avoid to
683 * reschedule the child.
686 c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
687 (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
688 init_idle(c_idle.idle, cpu);
692 schedule_work(&c_idle.work);
693 wait_for_completion(&c_idle.done);
695 if (IS_ERR(c_idle.idle)) {
696 printk("failed fork for CPU %d\n", cpu);
697 destroy_work_on_stack(&c_idle.work);
698 return PTR_ERR(c_idle.idle);
701 set_idle_for_cpu(cpu, c_idle.idle);
703 per_cpu(current_task, cpu) = c_idle.idle;
705 /* Stack for startup_32 can be just as for start_secondary onwards */
708 clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
709 initial_gs = per_cpu_offset(cpu);
710 per_cpu(kernel_stack, cpu) =
711 (unsigned long)task_stack_page(c_idle.idle) -
712 KERNEL_STACK_OFFSET + THREAD_SIZE;
714 early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
715 initial_code = (unsigned long)start_secondary;
716 stack_start = c_idle.idle->thread.sp;
718 /* start_ip had better be page-aligned! */
719 start_ip = trampoline_address();
721 /* So we see what's up */
722 announce_cpu(cpu, apicid);
725 * This grunge runs the startup process for
726 * the targeted processor.
729 atomic_set(&init_deasserted, 0);
731 if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
733 pr_debug("Setting warm reset code and vector.\n");
735 smpboot_setup_warm_reset_vector(start_ip);
737 * Be paranoid about clearing APIC errors.
739 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
740 apic_write(APIC_ESR, 0);
746 * Kick the secondary CPU. Use the method in the APIC driver
747 * if it's defined - or use an INIT boot APIC message otherwise:
749 if (apic->wakeup_secondary_cpu)
750 boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
752 boot_error = wakeup_secondary_cpu_via_init(apicid, start_ip);
756 * allow APs to start initializing.
758 pr_debug("Before Callout %d.\n", cpu);
759 cpumask_set_cpu(cpu, cpu_callout_mask);
760 pr_debug("After Callout %d.\n", cpu);
763 * Wait 5s total for a response
765 for (timeout = 0; timeout < 50000; timeout++) {
766 if (cpumask_test_cpu(cpu, cpu_callin_mask))
767 break; /* It has booted */
770 * Allow other tasks to run while we wait for the
771 * AP to come online. This also gives a chance
772 * for the MTRR work(triggered by the AP coming online)
773 * to be completed in the stop machine context.
778 if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
779 print_cpu_msr(&cpu_data(cpu));
780 pr_debug("CPU%d: has booted.\n", cpu);
783 if (*(volatile u32 *)TRAMPOLINE_SYM(trampoline_status)
785 /* trampoline started but...? */
786 pr_err("CPU%d: Stuck ??\n", cpu);
788 /* trampoline code not run */
789 pr_err("CPU%d: Not responding.\n", cpu);
790 if (apic->inquire_remote_apic)
791 apic->inquire_remote_apic(apicid);
796 /* Try to put things back the way they were before ... */
797 numa_remove_cpu(cpu); /* was set by numa_add_cpu */
799 /* was set by do_boot_cpu() */
800 cpumask_clear_cpu(cpu, cpu_callout_mask);
802 /* was set by cpu_init() */
803 cpumask_clear_cpu(cpu, cpu_initialized_mask);
805 set_cpu_present(cpu, false);
806 per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
809 /* mark "stuck" area as not stuck */
810 *(volatile u32 *)TRAMPOLINE_SYM(trampoline_status) = 0;
812 if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
814 * Cleanup possible dangling ends...
816 smpboot_restore_warm_reset_vector();
819 destroy_work_on_stack(&c_idle.work);
823 int __cpuinit native_cpu_up(unsigned int cpu)
825 int apicid = apic->cpu_present_to_apicid(cpu);
829 WARN_ON(irqs_disabled());
831 pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
833 if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
834 !physid_isset(apicid, phys_cpu_present_map) ||
835 !apic->apic_id_valid(apicid)) {
836 printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
841 * Already booted CPU?
843 if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
844 pr_debug("do_boot_cpu %d Already started\n", cpu);
849 * Save current MTRR state in case it was changed since early boot
850 * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
854 per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
856 /* the FPU context is blank, nobody can own it */
857 __cpu_disable_lazy_restore(cpu);
859 err = do_boot_cpu(apicid, cpu);
861 pr_debug("do_boot_cpu failed %d\n", err);
866 * Check TSC synchronization with the AP (keep irqs disabled
869 local_irq_save(flags);
870 check_tsc_sync_source(cpu);
871 local_irq_restore(flags);
873 while (!cpu_online(cpu)) {
875 touch_nmi_watchdog();
882 * arch_disable_smp_support() - disables SMP support for x86 at runtime
884 void arch_disable_smp_support(void)
886 disable_ioapic_support();
890 * Fall back to non SMP mode after errors.
892 * RED-PEN audit/test this more. I bet there is more state messed up here.
894 static __init void disable_smp(void)
896 init_cpu_present(cpumask_of(0));
897 init_cpu_possible(cpumask_of(0));
898 smpboot_clear_io_apic_irqs();
900 if (smp_found_config)
901 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
903 physid_set_mask_of_physid(0, &phys_cpu_present_map);
904 cpumask_set_cpu(0, cpu_sibling_mask(0));
905 cpumask_set_cpu(0, cpu_core_mask(0));
909 * Various sanity checks.
911 static int __init smp_sanity_check(unsigned max_cpus)
915 #if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
916 if (def_to_bigsmp && nr_cpu_ids > 8) {
921 "More than 8 CPUs detected - skipping them.\n"
922 "Use CONFIG_X86_BIGSMP.\n");
925 for_each_present_cpu(cpu) {
927 set_cpu_present(cpu, false);
932 for_each_possible_cpu(cpu) {
934 set_cpu_possible(cpu, false);
942 if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
944 "weird, boot CPU (#%d) not listed by the BIOS.\n",
945 hard_smp_processor_id());
947 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
951 * If we couldn't find an SMP configuration at boot time,
952 * get out of here now!
954 if (!smp_found_config && !acpi_lapic) {
956 printk(KERN_NOTICE "SMP motherboard not detected.\n");
958 if (APIC_init_uniprocessor())
959 printk(KERN_NOTICE "Local APIC not detected."
960 " Using dummy APIC emulation.\n");
965 * Should not be necessary because the MP table should list the boot
966 * CPU too, but we do it for the sake of robustness anyway.
968 if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
970 "weird, boot CPU (#%d) not listed by the BIOS.\n",
971 boot_cpu_physical_apicid);
972 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
977 * If we couldn't find a local APIC, then get out of here now!
979 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
982 pr_err("BIOS bug, local APIC #%d not detected!...\n",
983 boot_cpu_physical_apicid);
984 pr_err("... forcing use of dummy APIC emulation."
985 "(tell your hw vendor)\n");
987 smpboot_clear_io_apic();
988 disable_ioapic_support();
995 * If SMP should be disabled, then really disable it!
998 printk(KERN_INFO "SMP mode deactivated.\n");
999 smpboot_clear_io_apic();
1003 bsp_end_local_APIC_setup();
1010 static void __init smp_cpu_index_default(void)
1013 struct cpuinfo_x86 *c;
1015 for_each_possible_cpu(i) {
1017 /* mark all to hotplug */
1018 c->cpu_index = nr_cpu_ids;
1023 * Prepare for SMP bootup. The MP table or ACPI has been read
1024 * earlier. Just do some sanity checking here and enable APIC mode.
1026 void __init native_smp_prepare_cpus(unsigned int max_cpus)
1031 smp_cpu_index_default();
1034 * Setup boot CPU information
1036 smp_store_cpu_info(0); /* Final full version of the data */
1037 cpumask_copy(cpu_callin_mask, cpumask_of(0));
1040 current_thread_info()->cpu = 0; /* needed? */
1041 for_each_possible_cpu(i) {
1042 zalloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
1043 zalloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
1044 zalloc_cpumask_var(&per_cpu(cpu_llc_shared_map, i), GFP_KERNEL);
1046 set_cpu_sibling_map(0);
1049 if (smp_sanity_check(max_cpus) < 0) {
1050 printk(KERN_INFO "SMP disabled\n");
1055 default_setup_apic_routing();
1058 if (read_apic_id() != boot_cpu_physical_apicid) {
1059 panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
1060 read_apic_id(), boot_cpu_physical_apicid);
1061 /* Or can we switch back to PIC here? */
1068 * Switch from PIC to APIC mode.
1073 * Enable IO APIC before setting up error vector
1075 if (!skip_ioapic_setup && nr_ioapics)
1078 bsp_end_local_APIC_setup();
1080 if (apic->setup_portio_remap)
1081 apic->setup_portio_remap();
1083 smpboot_setup_io_apic();
1085 * Set up local APIC timer on boot CPU.
1088 printk(KERN_INFO "CPU%d: ", 0);
1089 print_cpu_info(&cpu_data(0));
1090 x86_init.timers.setup_percpu_clockev();
1095 set_mtrr_aps_delayed_init();
1100 void arch_disable_nonboot_cpus_begin(void)
1103 * Avoid the smp alternatives switch during the disable_nonboot_cpus().
1104 * In the suspend path, we will be back in the SMP mode shortly anyways.
1106 skip_smp_alternatives = true;
1109 void arch_disable_nonboot_cpus_end(void)
1111 skip_smp_alternatives = false;
1114 void arch_enable_nonboot_cpus_begin(void)
1116 set_mtrr_aps_delayed_init();
1119 void arch_enable_nonboot_cpus_end(void)
1125 * Early setup to make printk work.
1127 void __init native_smp_prepare_boot_cpu(void)
1129 int me = smp_processor_id();
1130 switch_to_new_gdt(me);
1131 /* already set me in cpu_online_mask in boot_cpu_init() */
1132 cpumask_set_cpu(me, cpu_callout_mask);
1133 per_cpu(cpu_state, me) = CPU_ONLINE;
1136 void __init native_smp_cpus_done(unsigned int max_cpus)
1138 pr_debug("Boot done.\n");
1142 #ifdef CONFIG_X86_IO_APIC
1143 setup_ioapic_dest();
1148 static int __initdata setup_possible_cpus = -1;
1149 static int __init _setup_possible_cpus(char *str)
1151 get_option(&str, &setup_possible_cpus);
1154 early_param("possible_cpus", _setup_possible_cpus);
1158 * cpu_possible_mask should be static, it cannot change as cpu's
1159 * are onlined, or offlined. The reason is per-cpu data-structures
1160 * are allocated by some modules at init time, and dont expect to
1161 * do this dynamically on cpu arrival/departure.
1162 * cpu_present_mask on the other hand can change dynamically.
1163 * In case when cpu_hotplug is not compiled, then we resort to current
1164 * behaviour, which is cpu_possible == cpu_present.
1167 * Three ways to find out the number of additional hotplug CPUs:
1168 * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
1169 * - The user can overwrite it with possible_cpus=NUM
1170 * - Otherwise don't reserve additional CPUs.
1171 * We do this because additional CPUs waste a lot of memory.
1174 __init void prefill_possible_map(void)
1178 /* no processor from mptable or madt */
1179 if (!num_processors)
1182 i = setup_max_cpus ?: 1;
1183 if (setup_possible_cpus == -1) {
1184 possible = num_processors;
1185 #ifdef CONFIG_HOTPLUG_CPU
1187 possible += disabled_cpus;
1193 possible = setup_possible_cpus;
1195 total_cpus = max_t(int, possible, num_processors + disabled_cpus);
1197 /* nr_cpu_ids could be reduced via nr_cpus= */
1198 if (possible > nr_cpu_ids) {
1200 "%d Processors exceeds NR_CPUS limit of %d\n",
1201 possible, nr_cpu_ids);
1202 possible = nr_cpu_ids;
1205 #ifdef CONFIG_HOTPLUG_CPU
1206 if (!setup_max_cpus)
1210 "%d Processors exceeds max_cpus limit of %u\n",
1211 possible, setup_max_cpus);
1215 printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
1216 possible, max_t(int, possible - num_processors, 0));
1218 for (i = 0; i < possible; i++)
1219 set_cpu_possible(i, true);
1220 for (; i < NR_CPUS; i++)
1221 set_cpu_possible(i, false);
1223 nr_cpu_ids = possible;
1226 #ifdef CONFIG_HOTPLUG_CPU
1228 static void remove_siblinginfo(int cpu)
1231 struct cpuinfo_x86 *c = &cpu_data(cpu);
1233 for_each_cpu(sibling, cpu_core_mask(cpu)) {
1234 cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
1236 * last thread sibling in this cpu core going down
1238 if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
1239 cpu_data(sibling).booted_cores--;
1242 for_each_cpu(sibling, cpu_sibling_mask(cpu))
1243 cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
1244 cpumask_clear(cpu_sibling_mask(cpu));
1245 cpumask_clear(cpu_core_mask(cpu));
1246 c->phys_proc_id = 0;
1248 cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
1251 static void __ref remove_cpu_from_maps(int cpu)
1253 set_cpu_online(cpu, false);
1254 cpumask_clear_cpu(cpu, cpu_callout_mask);
1255 cpumask_clear_cpu(cpu, cpu_callin_mask);
1256 /* was set by cpu_init() */
1257 cpumask_clear_cpu(cpu, cpu_initialized_mask);
1258 numa_remove_cpu(cpu);
1261 void cpu_disable_common(void)
1263 int cpu = smp_processor_id();
1265 remove_siblinginfo(cpu);
1267 /* It's now safe to remove this processor from the online map */
1269 remove_cpu_from_maps(cpu);
1270 unlock_vector_lock();
1274 int native_cpu_disable(void)
1276 int cpu = smp_processor_id();
1279 * Perhaps use cpufreq to drop frequency, but that could go
1280 * into generic code.
1282 * We won't take down the boot processor on i386 due to some
1283 * interrupts only being able to be serviced by the BSP.
1284 * Especially so if we're not using an IOAPIC -zwane
1291 cpu_disable_common();
1295 void native_cpu_die(unsigned int cpu)
1297 /* We don't do anything here: idle task is faking death itself. */
1300 for (i = 0; i < 10; i++) {
1301 /* They ack this in play_dead by setting CPU_DEAD */
1302 if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
1303 if (system_state == SYSTEM_RUNNING)
1304 pr_info("CPU %u is now offline\n", cpu);
1306 if (1 == num_online_cpus())
1307 alternatives_smp_switch(0);
1312 pr_err("CPU %u didn't die...\n", cpu);
1315 void play_dead_common(void)
1318 reset_lazy_tlbstate();
1319 amd_e400_remove_cpu(raw_smp_processor_id());
1323 __this_cpu_write(cpu_state, CPU_DEAD);
1326 * With physical CPU hotplug, we should halt the cpu
1328 local_irq_disable();
1332 * We need to flush the caches before going to sleep, lest we have
1333 * dirty data in our caches when we come back up.
1335 static inline void mwait_play_dead(void)
1337 unsigned int eax, ebx, ecx, edx;
1338 unsigned int highest_cstate = 0;
1339 unsigned int highest_subcstate = 0;
1342 struct cpuinfo_x86 *c = __this_cpu_ptr(&cpu_info);
1344 if (!(this_cpu_has(X86_FEATURE_MWAIT) && mwait_usable(c)))
1346 if (!this_cpu_has(X86_FEATURE_CLFLSH))
1348 if (__this_cpu_read(cpu_info.cpuid_level) < CPUID_MWAIT_LEAF)
1351 eax = CPUID_MWAIT_LEAF;
1353 native_cpuid(&eax, &ebx, &ecx, &edx);
1356 * eax will be 0 if EDX enumeration is not valid.
1357 * Initialized below to cstate, sub_cstate value when EDX is valid.
1359 if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED)) {
1362 edx >>= MWAIT_SUBSTATE_SIZE;
1363 for (i = 0; i < 7 && edx; i++, edx >>= MWAIT_SUBSTATE_SIZE) {
1364 if (edx & MWAIT_SUBSTATE_MASK) {
1366 highest_subcstate = edx & MWAIT_SUBSTATE_MASK;
1369 eax = (highest_cstate << MWAIT_SUBSTATE_SIZE) |
1370 (highest_subcstate - 1);
1374 * This should be a memory location in a cache line which is
1375 * unlikely to be touched by other processors. The actual
1376 * content is immaterial as it is not actually modified in any way.
1378 mwait_ptr = ¤t_thread_info()->flags;
1384 * The CLFLUSH is a workaround for erratum AAI65 for
1385 * the Xeon 7400 series. It's not clear it is actually
1386 * needed, but it should be harmless in either case.
1387 * The WBINVD is insufficient due to the spurious-wakeup
1388 * case where we return around the loop.
1391 __monitor(mwait_ptr, 0, 0);
1397 static inline void hlt_play_dead(void)
1399 if (__this_cpu_read(cpu_info.x86) >= 4)
1407 void native_play_dead(void)
1410 tboot_shutdown(TB_SHUTDOWN_WFS);
1412 mwait_play_dead(); /* Only returns on failure */
1413 if (cpuidle_play_dead())
1417 #else /* ... !CONFIG_HOTPLUG_CPU */
1418 int native_cpu_disable(void)
1423 void native_cpu_die(unsigned int cpu)
1425 /* We said "no" in __cpu_disable */
1429 void native_play_dead(void)