2 * x86 SMP booting functions
4 * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
5 * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
6 * Copyright 2001 Andi Kleen, SuSE Labs.
8 * Much of the core SMP work is based on previous work by Thomas Radke, to
9 * whom a great many thanks are extended.
11 * Thanks to Intel for making available several different Pentium,
12 * Pentium Pro and Pentium-II/Xeon MP machines.
13 * Original development of Linux SMP code supported by Caldera.
15 * This code is released under the GNU General Public License version 2 or
19 * Felix Koop : NR_CPUS used properly
20 * Jose Renau : Handle single CPU case.
21 * Alan Cox : By repeated request 8) - Total BogoMIPS report.
22 * Greg Wright : Fix for kernel stacks panic.
23 * Erich Boleyn : MP v1.4 and additional changes.
24 * Matthias Sattler : Changes for 2.1 kernel map.
25 * Michel Lespinasse : Changes for 2.1 kernel map.
26 * Michael Chastain : Change trampoline.S to gnu as.
27 * Alan Cox : Dumb bug: 'B' step PPro's are fine
28 * Ingo Molnar : Added APIC timers, based on code
30 * Ingo Molnar : various cleanups and rewrites
31 * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
32 * Maciej W. Rozycki : Bits for genuine 82489DX APICs
33 * Andi Kleen : Changed for SMP boot into long mode.
34 * Martin J. Bligh : Added support for multi-quad systems
35 * Dave Jones : Report invalid combinations of Athlon CPUs.
36 * Rusty Russell : Hacked into shape for new "hotplug" boot process.
37 * Andi Kleen : Converted to new state machine.
38 * Ashok Raj : CPU hotplug support
39 * Glauber Costa : i386 and x86_64 integration
42 #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
44 #include <linux/init.h>
45 #include <linux/smp.h>
46 #include <linux/export.h>
47 #include <linux/sched.h>
48 #include <linux/percpu.h>
49 #include <linux/bootmem.h>
50 #include <linux/err.h>
51 #include <linux/nmi.h>
52 #include <linux/tboot.h>
53 #include <linux/stackprotector.h>
54 #include <linux/gfp.h>
55 #include <linux/cpuidle.h>
62 #include <asm/realmode.h>
65 #include <asm/pgtable.h>
66 #include <asm/tlbflush.h>
68 #include <asm/mwait.h>
70 #include <asm/io_apic.h>
71 #include <asm/fpu/internal.h>
72 #include <asm/setup.h>
73 #include <asm/uv/uv.h>
74 #include <linux/mc146818rtc.h>
75 #include <asm/i8259.h>
76 #include <asm/realmode.h>
79 /* Number of siblings per CPU package */
80 int smp_num_siblings = 1;
81 EXPORT_SYMBOL(smp_num_siblings);
83 /* Last level cache ID of each logical CPU */
84 DEFINE_PER_CPU_READ_MOSTLY(u16, cpu_llc_id) = BAD_APICID;
86 /* representing HT siblings of each logical CPU */
87 DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_sibling_map);
88 EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
90 /* representing HT and core siblings of each logical CPU */
91 DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_core_map);
92 EXPORT_PER_CPU_SYMBOL(cpu_core_map);
94 DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_llc_shared_map);
96 /* Per CPU bogomips and other parameters */
97 DEFINE_PER_CPU_READ_MOSTLY(struct cpuinfo_x86, cpu_info);
98 EXPORT_PER_CPU_SYMBOL(cpu_info);
100 /* Logical package management. We might want to allocate that dynamically */
101 static int *physical_to_logical_pkg __read_mostly;
102 static unsigned long *physical_package_map __read_mostly;;
103 static unsigned long *logical_package_map __read_mostly;
104 static unsigned int max_physical_pkg_id __read_mostly;
105 unsigned int __max_logical_packages __read_mostly;
106 EXPORT_SYMBOL(__max_logical_packages);
108 /* Maximum number of SMT threads on any online core */
109 int __max_smt_threads __read_mostly;
111 static inline void smpboot_setup_warm_reset_vector(unsigned long start_eip)
115 spin_lock_irqsave(&rtc_lock, flags);
116 CMOS_WRITE(0xa, 0xf);
117 spin_unlock_irqrestore(&rtc_lock, flags);
120 *((volatile unsigned short *)phys_to_virt(TRAMPOLINE_PHYS_HIGH)) =
123 *((volatile unsigned short *)phys_to_virt(TRAMPOLINE_PHYS_LOW)) =
128 static inline void smpboot_restore_warm_reset_vector(void)
133 * Install writable page 0 entry to set BIOS data area.
138 * Paranoid: Set warm reset code and vector here back
141 spin_lock_irqsave(&rtc_lock, flags);
143 spin_unlock_irqrestore(&rtc_lock, flags);
145 *((volatile u32 *)phys_to_virt(TRAMPOLINE_PHYS_LOW)) = 0;
149 * Report back to the Boot Processor during boot time or to the caller processor
152 static void smp_callin(void)
157 * If waken up by an INIT in an 82489DX configuration
158 * cpu_callout_mask guarantees we don't get here before
159 * an INIT_deassert IPI reaches our local APIC, so it is
160 * now safe to touch our local APIC.
162 cpuid = smp_processor_id();
165 * (This works even if the APIC is not enabled.)
167 phys_id = read_apic_id();
170 * the boot CPU has finished the init stage and is spinning
171 * on callin_map until we finish. We are free to set up this
172 * CPU, first the APIC. (this is probably redundant on most
178 * Save our processor parameters. Note: this information
179 * is needed for clock calibration.
181 smp_store_cpu_info(cpuid);
185 * Update loops_per_jiffy in cpu_data. Previous call to
186 * smp_store_cpu_info() stored a value that is close but not as
187 * accurate as the value just calculated.
190 cpu_data(cpuid).loops_per_jiffy = loops_per_jiffy;
191 pr_debug("Stack at about %p\n", &cpuid);
194 * This must be done before setting cpu_online_mask
195 * or calling notify_cpu_starting.
197 set_cpu_sibling_map(raw_smp_processor_id());
200 notify_cpu_starting(cpuid);
203 * Allow the master to continue.
205 cpumask_set_cpu(cpuid, cpu_callin_mask);
208 static int cpu0_logical_apicid;
209 static int enable_start_cpu0;
211 * Activate a secondary processor.
213 static void notrace start_secondary(void *unused)
216 * Don't put *anything* before cpu_init(), SMP booting is too
217 * fragile that we want to limit the things done here to the
218 * most necessary things.
221 x86_cpuinit.early_percpu_clock_init();
225 enable_start_cpu0 = 0;
228 /* switch away from the initial page table */
229 load_cr3(swapper_pg_dir);
233 /* otherwise gcc will move up smp_processor_id before the cpu_init */
236 * Check TSC synchronization with the BP:
238 check_tsc_sync_target();
241 * Lock vector_lock and initialize the vectors on this cpu
242 * before setting the cpu online. We must set it online with
243 * vector_lock held to prevent a concurrent setup/teardown
244 * from seeing a half valid vector space.
247 setup_vector_irq(smp_processor_id());
248 set_cpu_online(smp_processor_id(), true);
249 unlock_vector_lock();
250 cpu_set_state_online(smp_processor_id());
251 x86_platform.nmi_init();
253 /* enable local interrupts */
256 /* to prevent fake stack check failure in clock setup */
257 boot_init_stack_canary();
259 x86_cpuinit.setup_percpu_clockev();
262 cpu_startup_entry(CPUHP_AP_ONLINE_IDLE);
265 int topology_update_package_map(unsigned int apicid, unsigned int cpu)
267 unsigned int new, pkg = apicid >> boot_cpu_data.x86_coreid_bits;
269 /* Called from early boot ? */
270 if (!physical_package_map)
273 if (pkg >= max_physical_pkg_id)
276 /* Set the logical package id */
277 if (test_and_set_bit(pkg, physical_package_map))
280 new = find_first_zero_bit(logical_package_map, __max_logical_packages);
281 if (new >= __max_logical_packages) {
282 physical_to_logical_pkg[pkg] = -1;
283 pr_warn("APIC(%x) Package %u exceeds logical package map\n",
287 set_bit(new, logical_package_map);
288 pr_info("APIC(%x) Converting physical %u to logical package %u\n",
290 physical_to_logical_pkg[pkg] = new;
293 cpu_data(cpu).logical_proc_id = physical_to_logical_pkg[pkg];
298 * topology_phys_to_logical_pkg - Map a physical package id to a logical
300 * Returns logical package id or -1 if not found
302 int topology_phys_to_logical_pkg(unsigned int phys_pkg)
304 if (phys_pkg >= max_physical_pkg_id)
306 return physical_to_logical_pkg[phys_pkg];
308 EXPORT_SYMBOL(topology_phys_to_logical_pkg);
310 static void __init smp_init_package_map(void)
312 unsigned int ncpus, cpu;
316 * Today neither Intel nor AMD support heterogenous systems. That
317 * might change in the future....
319 * While ideally we'd want '* smp_num_siblings' in the below @ncpus
320 * computation, this won't actually work since some Intel BIOSes
321 * report inconsistent HT data when they disable HT.
323 * In particular, they reduce the APIC-IDs to only include the cores,
324 * but leave the CPUID topology to say there are (2) siblings.
325 * This means we don't know how many threads there will be until
326 * after the APIC enumeration.
328 * By not including this we'll sometimes over-estimate the number of
329 * logical packages by the amount of !present siblings, but this is
330 * still better than MAX_LOCAL_APIC.
332 * We use total_cpus not nr_cpu_ids because nr_cpu_ids can be limited
333 * on the command line leading to a similar issue as the HT disable
334 * problem because the hyperthreads are usually enumerated after the
337 ncpus = boot_cpu_data.x86_max_cores;
339 pr_warn("x86_max_cores == zero !?!?");
343 __max_logical_packages = DIV_ROUND_UP(total_cpus, ncpus);
346 * Possibly larger than what we need as the number of apic ids per
347 * package can be smaller than the actual used apic ids.
349 max_physical_pkg_id = DIV_ROUND_UP(MAX_LOCAL_APIC, ncpus);
350 size = max_physical_pkg_id * sizeof(unsigned int);
351 physical_to_logical_pkg = kmalloc(size, GFP_KERNEL);
352 memset(physical_to_logical_pkg, 0xff, size);
353 size = BITS_TO_LONGS(max_physical_pkg_id) * sizeof(unsigned long);
354 physical_package_map = kzalloc(size, GFP_KERNEL);
355 size = BITS_TO_LONGS(__max_logical_packages) * sizeof(unsigned long);
356 logical_package_map = kzalloc(size, GFP_KERNEL);
358 pr_info("Max logical packages: %u\n", __max_logical_packages);
360 for_each_present_cpu(cpu) {
361 unsigned int apicid = apic->cpu_present_to_apicid(cpu);
363 if (apicid == BAD_APICID || !apic->apic_id_valid(apicid))
365 if (!topology_update_package_map(apicid, cpu))
367 pr_warn("CPU %u APICId %x disabled\n", cpu, apicid);
368 per_cpu(x86_bios_cpu_apicid, cpu) = BAD_APICID;
369 set_cpu_possible(cpu, false);
370 set_cpu_present(cpu, false);
374 void __init smp_store_boot_cpu_info(void)
376 int id = 0; /* CPU 0 */
377 struct cpuinfo_x86 *c = &cpu_data(id);
381 smp_init_package_map();
385 * The bootstrap kernel entry code has set these up. Save them for
388 void smp_store_cpu_info(int id)
390 struct cpuinfo_x86 *c = &cpu_data(id);
395 * During boot time, CPU0 has this setup already. Save the info when
396 * bringing up AP or offlined CPU0.
398 identify_secondary_cpu(c);
402 topology_same_node(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
404 int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
406 return (cpu_to_node(cpu1) == cpu_to_node(cpu2));
410 topology_sane(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o, const char *name)
412 int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
414 return !WARN_ONCE(!topology_same_node(c, o),
415 "sched: CPU #%d's %s-sibling CPU #%d is not on the same node! "
416 "[node: %d != %d]. Ignoring dependency.\n",
417 cpu1, name, cpu2, cpu_to_node(cpu1), cpu_to_node(cpu2));
420 #define link_mask(mfunc, c1, c2) \
422 cpumask_set_cpu((c1), mfunc(c2)); \
423 cpumask_set_cpu((c2), mfunc(c1)); \
426 static bool match_smt(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
428 if (boot_cpu_has(X86_FEATURE_TOPOEXT)) {
429 int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
431 if (c->phys_proc_id == o->phys_proc_id &&
432 per_cpu(cpu_llc_id, cpu1) == per_cpu(cpu_llc_id, cpu2) &&
433 c->cpu_core_id == o->cpu_core_id)
434 return topology_sane(c, o, "smt");
436 } else if (c->phys_proc_id == o->phys_proc_id &&
437 c->cpu_core_id == o->cpu_core_id) {
438 return topology_sane(c, o, "smt");
444 static bool match_llc(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
446 int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
448 if (per_cpu(cpu_llc_id, cpu1) != BAD_APICID &&
449 per_cpu(cpu_llc_id, cpu1) == per_cpu(cpu_llc_id, cpu2))
450 return topology_sane(c, o, "llc");
456 * Unlike the other levels, we do not enforce keeping a
457 * multicore group inside a NUMA node. If this happens, we will
458 * discard the MC level of the topology later.
460 static bool match_die(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
462 if (c->phys_proc_id == o->phys_proc_id)
467 static struct sched_domain_topology_level numa_inside_package_topology[] = {
468 #ifdef CONFIG_SCHED_SMT
469 { cpu_smt_mask, cpu_smt_flags, SD_INIT_NAME(SMT) },
471 #ifdef CONFIG_SCHED_MC
472 { cpu_coregroup_mask, cpu_core_flags, SD_INIT_NAME(MC) },
477 * set_sched_topology() sets the topology internal to a CPU. The
478 * NUMA topologies are layered on top of it to build the full
481 * If NUMA nodes are observed to occur within a CPU package, this
482 * function should be called. It forces the sched domain code to
483 * only use the SMT level for the CPU portion of the topology.
484 * This essentially falls back to relying on NUMA information
485 * from the SRAT table to describe the entire system topology
486 * (except for hyperthreads).
488 static void primarily_use_numa_for_topology(void)
490 set_sched_topology(numa_inside_package_topology);
493 void set_cpu_sibling_map(int cpu)
495 bool has_smt = smp_num_siblings > 1;
496 bool has_mp = has_smt || boot_cpu_data.x86_max_cores > 1;
497 struct cpuinfo_x86 *c = &cpu_data(cpu);
498 struct cpuinfo_x86 *o;
501 cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
504 cpumask_set_cpu(cpu, topology_sibling_cpumask(cpu));
505 cpumask_set_cpu(cpu, cpu_llc_shared_mask(cpu));
506 cpumask_set_cpu(cpu, topology_core_cpumask(cpu));
511 for_each_cpu(i, cpu_sibling_setup_mask) {
514 if ((i == cpu) || (has_smt && match_smt(c, o)))
515 link_mask(topology_sibling_cpumask, cpu, i);
517 if ((i == cpu) || (has_mp && match_llc(c, o)))
518 link_mask(cpu_llc_shared_mask, cpu, i);
523 * This needs a separate iteration over the cpus because we rely on all
524 * topology_sibling_cpumask links to be set-up.
526 for_each_cpu(i, cpu_sibling_setup_mask) {
529 if ((i == cpu) || (has_mp && match_die(c, o))) {
530 link_mask(topology_core_cpumask, cpu, i);
533 * Does this new cpu bringup a new core?
536 topology_sibling_cpumask(cpu)) == 1) {
538 * for each core in package, increment
539 * the booted_cores for this new cpu
542 topology_sibling_cpumask(i)) == i)
545 * increment the core count for all
546 * the other cpus in this package
549 cpu_data(i).booted_cores++;
550 } else if (i != cpu && !c->booted_cores)
551 c->booted_cores = cpu_data(i).booted_cores;
553 if (match_die(c, o) && !topology_same_node(c, o))
554 primarily_use_numa_for_topology();
557 threads = cpumask_weight(topology_sibling_cpumask(cpu));
558 if (threads > __max_smt_threads)
559 __max_smt_threads = threads;
562 /* maps the cpu to the sched domain representing multi-core */
563 const struct cpumask *cpu_coregroup_mask(int cpu)
565 return cpu_llc_shared_mask(cpu);
568 static void impress_friends(void)
571 unsigned long bogosum = 0;
573 * Allow the user to impress friends.
575 pr_debug("Before bogomips\n");
576 for_each_possible_cpu(cpu)
577 if (cpumask_test_cpu(cpu, cpu_callout_mask))
578 bogosum += cpu_data(cpu).loops_per_jiffy;
579 pr_info("Total of %d processors activated (%lu.%02lu BogoMIPS)\n",
582 (bogosum/(5000/HZ))%100);
584 pr_debug("Before bogocount - setting activated=1\n");
587 void __inquire_remote_apic(int apicid)
589 unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
590 const char * const names[] = { "ID", "VERSION", "SPIV" };
594 pr_info("Inquiring remote APIC 0x%x...\n", apicid);
596 for (i = 0; i < ARRAY_SIZE(regs); i++) {
597 pr_info("... APIC 0x%x %s: ", apicid, names[i]);
602 status = safe_apic_wait_icr_idle();
604 pr_cont("a previous APIC delivery may have failed\n");
606 apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
611 status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
612 } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
615 case APIC_ICR_RR_VALID:
616 status = apic_read(APIC_RRR);
617 pr_cont("%08x\n", status);
626 * The Multiprocessor Specification 1.4 (1997) example code suggests
627 * that there should be a 10ms delay between the BSP asserting INIT
628 * and de-asserting INIT, when starting a remote processor.
629 * But that slows boot and resume on modern processors, which include
630 * many cores and don't require that delay.
632 * Cmdline "init_cpu_udelay=" is available to over-ride this delay.
633 * Modern processor families are quirked to remove the delay entirely.
635 #define UDELAY_10MS_DEFAULT 10000
637 static unsigned int init_udelay = UINT_MAX;
639 static int __init cpu_init_udelay(char *str)
641 get_option(&str, &init_udelay);
645 early_param("cpu_init_udelay", cpu_init_udelay);
647 static void __init smp_quirk_init_udelay(void)
649 /* if cmdline changed it from default, leave it alone */
650 if (init_udelay != UINT_MAX)
653 /* if modern processor, use no delay */
654 if (((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) && (boot_cpu_data.x86 == 6)) ||
655 ((boot_cpu_data.x86_vendor == X86_VENDOR_AMD) && (boot_cpu_data.x86 >= 0xF))) {
659 /* else, use legacy delay */
660 init_udelay = UDELAY_10MS_DEFAULT;
664 * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
665 * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
666 * won't ... remember to clear down the APIC, etc later.
669 wakeup_secondary_cpu_via_nmi(int apicid, unsigned long start_eip)
671 unsigned long send_status, accept_status = 0;
675 /* Boot on the stack */
676 /* Kick the second */
677 apic_icr_write(APIC_DM_NMI | apic->dest_logical, apicid);
679 pr_debug("Waiting for send to finish...\n");
680 send_status = safe_apic_wait_icr_idle();
683 * Give the other CPU some time to accept the IPI.
686 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
687 maxlvt = lapic_get_maxlvt();
688 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
689 apic_write(APIC_ESR, 0);
690 accept_status = (apic_read(APIC_ESR) & 0xEF);
692 pr_debug("NMI sent\n");
695 pr_err("APIC never delivered???\n");
697 pr_err("APIC delivery error (%lx)\n", accept_status);
699 return (send_status | accept_status);
703 wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
705 unsigned long send_status = 0, accept_status = 0;
706 int maxlvt, num_starts, j;
708 maxlvt = lapic_get_maxlvt();
711 * Be paranoid about clearing APIC errors.
713 if (APIC_INTEGRATED(apic_version[phys_apicid])) {
714 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
715 apic_write(APIC_ESR, 0);
719 pr_debug("Asserting INIT\n");
722 * Turn INIT on target chip
727 apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
730 pr_debug("Waiting for send to finish...\n");
731 send_status = safe_apic_wait_icr_idle();
735 pr_debug("Deasserting INIT\n");
739 apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
741 pr_debug("Waiting for send to finish...\n");
742 send_status = safe_apic_wait_icr_idle();
747 * Should we send STARTUP IPIs ?
749 * Determine this based on the APIC version.
750 * If we don't have an integrated APIC, don't send the STARTUP IPIs.
752 if (APIC_INTEGRATED(apic_version[phys_apicid]))
758 * Run STARTUP IPI loop.
760 pr_debug("#startup loops: %d\n", num_starts);
762 for (j = 1; j <= num_starts; j++) {
763 pr_debug("Sending STARTUP #%d\n", j);
764 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
765 apic_write(APIC_ESR, 0);
767 pr_debug("After apic_write\n");
774 /* Boot on the stack */
775 /* Kick the second */
776 apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
780 * Give the other CPU some time to accept the IPI.
782 if (init_udelay == 0)
787 pr_debug("Startup point 1\n");
789 pr_debug("Waiting for send to finish...\n");
790 send_status = safe_apic_wait_icr_idle();
793 * Give the other CPU some time to accept the IPI.
795 if (init_udelay == 0)
800 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
801 apic_write(APIC_ESR, 0);
802 accept_status = (apic_read(APIC_ESR) & 0xEF);
803 if (send_status || accept_status)
806 pr_debug("After Startup\n");
809 pr_err("APIC never delivered???\n");
811 pr_err("APIC delivery error (%lx)\n", accept_status);
813 return (send_status | accept_status);
816 void smp_announce(void)
818 int num_nodes = num_online_nodes();
820 printk(KERN_INFO "x86: Booted up %d node%s, %d CPUs\n",
821 num_nodes, (num_nodes > 1 ? "s" : ""), num_online_cpus());
824 /* reduce the number of lines printed when booting a large cpu count system */
825 static void announce_cpu(int cpu, int apicid)
827 static int current_node = -1;
828 int node = early_cpu_to_node(cpu);
829 static int width, node_width;
832 width = num_digits(num_possible_cpus()) + 1; /* + '#' sign */
835 node_width = num_digits(num_possible_nodes()) + 1; /* + '#' */
838 printk(KERN_INFO "x86: Booting SMP configuration:\n");
840 if (system_state == SYSTEM_BOOTING) {
841 if (node != current_node) {
842 if (current_node > (-1))
846 printk(KERN_INFO ".... node %*s#%d, CPUs: ",
847 node_width - num_digits(node), " ", node);
850 /* Add padding for the BSP */
852 pr_cont("%*s", width + 1, " ");
854 pr_cont("%*s#%d", width - num_digits(cpu), " ", cpu);
857 pr_info("Booting Node %d Processor %d APIC 0x%x\n",
861 static int wakeup_cpu0_nmi(unsigned int cmd, struct pt_regs *regs)
865 cpu = smp_processor_id();
866 if (cpu == 0 && !cpu_online(cpu) && enable_start_cpu0)
873 * Wake up AP by INIT, INIT, STARTUP sequence.
875 * Instead of waiting for STARTUP after INITs, BSP will execute the BIOS
876 * boot-strap code which is not a desired behavior for waking up BSP. To
877 * void the boot-strap code, wake up CPU0 by NMI instead.
879 * This works to wake up soft offlined CPU0 only. If CPU0 is hard offlined
880 * (i.e. physically hot removed and then hot added), NMI won't wake it up.
881 * We'll change this code in the future to wake up hard offlined CPU0 if
882 * real platform and request are available.
885 wakeup_cpu_via_init_nmi(int cpu, unsigned long start_ip, int apicid,
886 int *cpu0_nmi_registered)
894 * Wake up AP by INIT, INIT, STARTUP sequence.
897 boot_error = wakeup_secondary_cpu_via_init(apicid, start_ip);
902 * Wake up BSP by nmi.
904 * Register a NMI handler to help wake up CPU0.
906 boot_error = register_nmi_handler(NMI_LOCAL,
907 wakeup_cpu0_nmi, 0, "wake_cpu0");
910 enable_start_cpu0 = 1;
911 *cpu0_nmi_registered = 1;
912 if (apic->dest_logical == APIC_DEST_LOGICAL)
913 id = cpu0_logical_apicid;
916 boot_error = wakeup_secondary_cpu_via_nmi(id, start_ip);
925 void common_cpu_up(unsigned int cpu, struct task_struct *idle)
927 /* Just in case we booted with a single CPU. */
928 alternatives_enable_smp();
930 per_cpu(current_task, cpu) = idle;
933 /* Stack for startup_32 can be just as for start_secondary onwards */
935 per_cpu(cpu_current_top_of_stack, cpu) =
936 (unsigned long)task_stack_page(idle) + THREAD_SIZE;
938 clear_tsk_thread_flag(idle, TIF_FORK);
939 initial_gs = per_cpu_offset(cpu);
944 * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
945 * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
946 * Returns zero if CPU booted OK, else error code from
947 * ->wakeup_secondary_cpu.
949 static int do_boot_cpu(int apicid, int cpu, struct task_struct *idle)
951 volatile u32 *trampoline_status =
952 (volatile u32 *) __va(real_mode_header->trampoline_status);
953 /* start_ip had better be page-aligned! */
954 unsigned long start_ip = real_mode_header->trampoline_start;
956 unsigned long boot_error = 0;
957 int cpu0_nmi_registered = 0;
958 unsigned long timeout;
960 idle->thread.sp = (unsigned long) (((struct pt_regs *)
961 (THREAD_SIZE + task_stack_page(idle))) - 1);
963 early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
964 initial_code = (unsigned long)start_secondary;
965 stack_start = idle->thread.sp;
968 * Enable the espfix hack for this CPU
970 #ifdef CONFIG_X86_ESPFIX64
974 /* So we see what's up */
975 announce_cpu(cpu, apicid);
978 * This grunge runs the startup process for
979 * the targeted processor.
982 if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
984 pr_debug("Setting warm reset code and vector.\n");
986 smpboot_setup_warm_reset_vector(start_ip);
988 * Be paranoid about clearing APIC errors.
990 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
991 apic_write(APIC_ESR, 0);
997 * AP might wait on cpu_callout_mask in cpu_init() with
998 * cpu_initialized_mask set if previous attempt to online
999 * it timed-out. Clear cpu_initialized_mask so that after
1000 * INIT/SIPI it could start with a clean state.
1002 cpumask_clear_cpu(cpu, cpu_initialized_mask);
1006 * Wake up a CPU in difference cases:
1007 * - Use the method in the APIC driver if it's defined
1009 * - Use an INIT boot APIC message for APs or NMI for BSP.
1011 if (apic->wakeup_secondary_cpu)
1012 boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
1014 boot_error = wakeup_cpu_via_init_nmi(cpu, start_ip, apicid,
1015 &cpu0_nmi_registered);
1019 * Wait 10s total for first sign of life from AP
1022 timeout = jiffies + 10*HZ;
1023 while (time_before(jiffies, timeout)) {
1024 if (cpumask_test_cpu(cpu, cpu_initialized_mask)) {
1026 * Tell AP to proceed with initialization
1028 cpumask_set_cpu(cpu, cpu_callout_mask);
1038 * Wait till AP completes initial initialization
1040 while (!cpumask_test_cpu(cpu, cpu_callin_mask)) {
1042 * Allow other tasks to run while we wait for the
1043 * AP to come online. This also gives a chance
1044 * for the MTRR work(triggered by the AP coming online)
1045 * to be completed in the stop machine context.
1051 /* mark "stuck" area as not stuck */
1052 *trampoline_status = 0;
1054 if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
1056 * Cleanup possible dangling ends...
1058 smpboot_restore_warm_reset_vector();
1061 * Clean up the nmi handler. Do this after the callin and callout sync
1062 * to avoid impact of possible long unregister time.
1064 if (cpu0_nmi_registered)
1065 unregister_nmi_handler(NMI_LOCAL, "wake_cpu0");
1070 int native_cpu_up(unsigned int cpu, struct task_struct *tidle)
1072 int apicid = apic->cpu_present_to_apicid(cpu);
1073 unsigned long flags;
1076 WARN_ON(irqs_disabled());
1078 pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
1080 if (apicid == BAD_APICID ||
1081 !physid_isset(apicid, phys_cpu_present_map) ||
1082 !apic->apic_id_valid(apicid)) {
1083 pr_err("%s: bad cpu %d\n", __func__, cpu);
1088 * Already booted CPU?
1090 if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
1091 pr_debug("do_boot_cpu %d Already started\n", cpu);
1096 * Save current MTRR state in case it was changed since early boot
1097 * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
1101 /* x86 CPUs take themselves offline, so delayed offline is OK. */
1102 err = cpu_check_up_prepare(cpu);
1103 if (err && err != -EBUSY)
1106 /* the FPU context is blank, nobody can own it */
1107 __cpu_disable_lazy_restore(cpu);
1109 common_cpu_up(cpu, tidle);
1112 * We have to walk the irq descriptors to setup the vector
1113 * space for the cpu which comes online. Prevent irq
1114 * alloc/free across the bringup.
1118 err = do_boot_cpu(apicid, cpu, tidle);
1121 irq_unlock_sparse();
1122 pr_err("do_boot_cpu failed(%d) to wakeup CPU#%u\n", err, cpu);
1127 * Check TSC synchronization with the AP (keep irqs disabled
1130 local_irq_save(flags);
1131 check_tsc_sync_source(cpu);
1132 local_irq_restore(flags);
1134 while (!cpu_online(cpu)) {
1136 touch_nmi_watchdog();
1139 irq_unlock_sparse();
1145 * arch_disable_smp_support() - disables SMP support for x86 at runtime
1147 void arch_disable_smp_support(void)
1149 disable_ioapic_support();
1153 * Fall back to non SMP mode after errors.
1155 * RED-PEN audit/test this more. I bet there is more state messed up here.
1157 static __init void disable_smp(void)
1159 pr_info("SMP disabled\n");
1161 disable_ioapic_support();
1163 init_cpu_present(cpumask_of(0));
1164 init_cpu_possible(cpumask_of(0));
1166 if (smp_found_config)
1167 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
1169 physid_set_mask_of_physid(0, &phys_cpu_present_map);
1170 cpumask_set_cpu(0, topology_sibling_cpumask(0));
1171 cpumask_set_cpu(0, topology_core_cpumask(0));
1182 * Various sanity checks.
1184 static int __init smp_sanity_check(unsigned max_cpus)
1188 #if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
1189 if (def_to_bigsmp && nr_cpu_ids > 8) {
1193 pr_warn("More than 8 CPUs detected - skipping them\n"
1194 "Use CONFIG_X86_BIGSMP\n");
1197 for_each_present_cpu(cpu) {
1199 set_cpu_present(cpu, false);
1204 for_each_possible_cpu(cpu) {
1206 set_cpu_possible(cpu, false);
1214 if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
1215 pr_warn("weird, boot CPU (#%d) not listed by the BIOS\n",
1216 hard_smp_processor_id());
1218 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
1222 * If we couldn't find an SMP configuration at boot time,
1223 * get out of here now!
1225 if (!smp_found_config && !acpi_lapic) {
1227 pr_notice("SMP motherboard not detected\n");
1228 return SMP_NO_CONFIG;
1232 * Should not be necessary because the MP table should list the boot
1233 * CPU too, but we do it for the sake of robustness anyway.
1235 if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
1236 pr_notice("weird, boot CPU (#%d) not listed by the BIOS\n",
1237 boot_cpu_physical_apicid);
1238 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
1243 * If we couldn't find a local APIC, then get out of here now!
1245 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
1246 !boot_cpu_has(X86_FEATURE_APIC)) {
1247 if (!disable_apic) {
1248 pr_err("BIOS bug, local APIC #%d not detected!...\n",
1249 boot_cpu_physical_apicid);
1250 pr_err("... forcing use of dummy APIC emulation (tell your hw vendor)\n");
1256 * If SMP should be disabled, then really disable it!
1259 pr_info("SMP mode deactivated\n");
1260 return SMP_FORCE_UP;
1266 static void __init smp_cpu_index_default(void)
1269 struct cpuinfo_x86 *c;
1271 for_each_possible_cpu(i) {
1273 /* mark all to hotplug */
1274 c->cpu_index = nr_cpu_ids;
1279 * Prepare for SMP bootup. The MP table or ACPI has been read
1280 * earlier. Just do some sanity checking here and enable APIC mode.
1282 void __init native_smp_prepare_cpus(unsigned int max_cpus)
1286 smp_cpu_index_default();
1289 * Setup boot CPU information
1291 smp_store_boot_cpu_info(); /* Final full version of the data */
1292 cpumask_copy(cpu_callin_mask, cpumask_of(0));
1295 for_each_possible_cpu(i) {
1296 zalloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
1297 zalloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
1298 zalloc_cpumask_var(&per_cpu(cpu_llc_shared_map, i), GFP_KERNEL);
1300 set_cpu_sibling_map(0);
1302 switch (smp_sanity_check(max_cpus)) {
1305 if (APIC_init_uniprocessor())
1306 pr_notice("Local APIC not detected. Using dummy APIC emulation.\n");
1313 apic_bsp_setup(false);
1319 default_setup_apic_routing();
1321 if (read_apic_id() != boot_cpu_physical_apicid) {
1322 panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
1323 read_apic_id(), boot_cpu_physical_apicid);
1324 /* Or can we switch back to PIC here? */
1327 cpu0_logical_apicid = apic_bsp_setup(false);
1329 pr_info("CPU%d: ", 0);
1330 print_cpu_info(&cpu_data(0));
1335 set_mtrr_aps_delayed_init();
1337 smp_quirk_init_udelay();
1340 void arch_enable_nonboot_cpus_begin(void)
1342 set_mtrr_aps_delayed_init();
1345 void arch_enable_nonboot_cpus_end(void)
1351 * Early setup to make printk work.
1353 void __init native_smp_prepare_boot_cpu(void)
1355 int me = smp_processor_id();
1356 switch_to_new_gdt(me);
1357 /* already set me in cpu_online_mask in boot_cpu_init() */
1358 cpumask_set_cpu(me, cpu_callout_mask);
1359 cpu_set_state_online(me);
1362 void __init native_smp_cpus_done(unsigned int max_cpus)
1364 pr_debug("Boot done\n");
1368 setup_ioapic_dest();
1372 static int __initdata setup_possible_cpus = -1;
1373 static int __init _setup_possible_cpus(char *str)
1375 get_option(&str, &setup_possible_cpus);
1378 early_param("possible_cpus", _setup_possible_cpus);
1382 * cpu_possible_mask should be static, it cannot change as cpu's
1383 * are onlined, or offlined. The reason is per-cpu data-structures
1384 * are allocated by some modules at init time, and dont expect to
1385 * do this dynamically on cpu arrival/departure.
1386 * cpu_present_mask on the other hand can change dynamically.
1387 * In case when cpu_hotplug is not compiled, then we resort to current
1388 * behaviour, which is cpu_possible == cpu_present.
1391 * Three ways to find out the number of additional hotplug CPUs:
1392 * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
1393 * - The user can overwrite it with possible_cpus=NUM
1394 * - Otherwise don't reserve additional CPUs.
1395 * We do this because additional CPUs waste a lot of memory.
1398 __init void prefill_possible_map(void)
1402 /* no processor from mptable or madt */
1403 if (!num_processors)
1406 i = setup_max_cpus ?: 1;
1407 if (setup_possible_cpus == -1) {
1408 possible = num_processors;
1409 #ifdef CONFIG_HOTPLUG_CPU
1411 possible += disabled_cpus;
1417 possible = setup_possible_cpus;
1419 total_cpus = max_t(int, possible, num_processors + disabled_cpus);
1421 /* nr_cpu_ids could be reduced via nr_cpus= */
1422 if (possible > nr_cpu_ids) {
1423 pr_warn("%d Processors exceeds NR_CPUS limit of %d\n",
1424 possible, nr_cpu_ids);
1425 possible = nr_cpu_ids;
1428 #ifdef CONFIG_HOTPLUG_CPU
1429 if (!setup_max_cpus)
1432 pr_warn("%d Processors exceeds max_cpus limit of %u\n",
1433 possible, setup_max_cpus);
1437 pr_info("Allowing %d CPUs, %d hotplug CPUs\n",
1438 possible, max_t(int, possible - num_processors, 0));
1440 for (i = 0; i < possible; i++)
1441 set_cpu_possible(i, true);
1442 for (; i < NR_CPUS; i++)
1443 set_cpu_possible(i, false);
1445 nr_cpu_ids = possible;
1448 #ifdef CONFIG_HOTPLUG_CPU
1450 /* Recompute SMT state for all CPUs on offline */
1451 static void recompute_smt_state(void)
1453 int max_threads, cpu;
1456 for_each_online_cpu (cpu) {
1457 int threads = cpumask_weight(topology_sibling_cpumask(cpu));
1459 if (threads > max_threads)
1460 max_threads = threads;
1462 __max_smt_threads = max_threads;
1465 static void remove_siblinginfo(int cpu)
1468 struct cpuinfo_x86 *c = &cpu_data(cpu);
1470 for_each_cpu(sibling, topology_core_cpumask(cpu)) {
1471 cpumask_clear_cpu(cpu, topology_core_cpumask(sibling));
1473 * last thread sibling in this cpu core going down
1475 if (cpumask_weight(topology_sibling_cpumask(cpu)) == 1)
1476 cpu_data(sibling).booted_cores--;
1479 for_each_cpu(sibling, topology_sibling_cpumask(cpu))
1480 cpumask_clear_cpu(cpu, topology_sibling_cpumask(sibling));
1481 for_each_cpu(sibling, cpu_llc_shared_mask(cpu))
1482 cpumask_clear_cpu(cpu, cpu_llc_shared_mask(sibling));
1483 cpumask_clear(cpu_llc_shared_mask(cpu));
1484 cpumask_clear(topology_sibling_cpumask(cpu));
1485 cpumask_clear(topology_core_cpumask(cpu));
1486 c->phys_proc_id = 0;
1488 cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
1489 recompute_smt_state();
1492 static void remove_cpu_from_maps(int cpu)
1494 set_cpu_online(cpu, false);
1495 cpumask_clear_cpu(cpu, cpu_callout_mask);
1496 cpumask_clear_cpu(cpu, cpu_callin_mask);
1497 /* was set by cpu_init() */
1498 cpumask_clear_cpu(cpu, cpu_initialized_mask);
1499 numa_remove_cpu(cpu);
1502 void cpu_disable_common(void)
1504 int cpu = smp_processor_id();
1506 remove_siblinginfo(cpu);
1508 /* It's now safe to remove this processor from the online map */
1510 remove_cpu_from_maps(cpu);
1511 unlock_vector_lock();
1515 int native_cpu_disable(void)
1519 ret = check_irq_vectors_for_cpu_disable();
1524 cpu_disable_common();
1529 int common_cpu_die(unsigned int cpu)
1533 /* We don't do anything here: idle task is faking death itself. */
1535 /* They ack this in play_dead() by setting CPU_DEAD */
1536 if (cpu_wait_death(cpu, 5)) {
1537 if (system_state == SYSTEM_RUNNING)
1538 pr_info("CPU %u is now offline\n", cpu);
1540 pr_err("CPU %u didn't die...\n", cpu);
1547 void native_cpu_die(unsigned int cpu)
1549 common_cpu_die(cpu);
1552 void play_dead_common(void)
1555 reset_lazy_tlbstate();
1556 amd_e400_remove_cpu(raw_smp_processor_id());
1559 (void)cpu_report_death();
1562 * With physical CPU hotplug, we should halt the cpu
1564 local_irq_disable();
1567 static bool wakeup_cpu0(void)
1569 if (smp_processor_id() == 0 && enable_start_cpu0)
1576 * We need to flush the caches before going to sleep, lest we have
1577 * dirty data in our caches when we come back up.
1579 static inline void mwait_play_dead(void)
1581 unsigned int eax, ebx, ecx, edx;
1582 unsigned int highest_cstate = 0;
1583 unsigned int highest_subcstate = 0;
1587 if (!this_cpu_has(X86_FEATURE_MWAIT))
1589 if (!this_cpu_has(X86_FEATURE_CLFLUSH))
1591 if (__this_cpu_read(cpu_info.cpuid_level) < CPUID_MWAIT_LEAF)
1594 eax = CPUID_MWAIT_LEAF;
1596 native_cpuid(&eax, &ebx, &ecx, &edx);
1599 * eax will be 0 if EDX enumeration is not valid.
1600 * Initialized below to cstate, sub_cstate value when EDX is valid.
1602 if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED)) {
1605 edx >>= MWAIT_SUBSTATE_SIZE;
1606 for (i = 0; i < 7 && edx; i++, edx >>= MWAIT_SUBSTATE_SIZE) {
1607 if (edx & MWAIT_SUBSTATE_MASK) {
1609 highest_subcstate = edx & MWAIT_SUBSTATE_MASK;
1612 eax = (highest_cstate << MWAIT_SUBSTATE_SIZE) |
1613 (highest_subcstate - 1);
1617 * This should be a memory location in a cache line which is
1618 * unlikely to be touched by other processors. The actual
1619 * content is immaterial as it is not actually modified in any way.
1621 mwait_ptr = ¤t_thread_info()->flags;
1627 * The CLFLUSH is a workaround for erratum AAI65 for
1628 * the Xeon 7400 series. It's not clear it is actually
1629 * needed, but it should be harmless in either case.
1630 * The WBINVD is insufficient due to the spurious-wakeup
1631 * case where we return around the loop.
1636 __monitor(mwait_ptr, 0, 0);
1640 * If NMI wants to wake up CPU0, start CPU0.
1647 void hlt_play_dead(void)
1649 if (__this_cpu_read(cpu_info.x86) >= 4)
1655 * If NMI wants to wake up CPU0, start CPU0.
1662 void native_play_dead(void)
1665 tboot_shutdown(TB_SHUTDOWN_WFS);
1667 mwait_play_dead(); /* Only returns on failure */
1668 if (cpuidle_play_dead())
1672 #else /* ... !CONFIG_HOTPLUG_CPU */
1673 int native_cpu_disable(void)
1678 void native_cpu_die(unsigned int cpu)
1680 /* We said "no" in __cpu_disable */
1684 void native_play_dead(void)