2 * (C) 2002 - 2003 Dominik Brodowski <linux@brodo.de>
4 * Licensed under the terms of the GNU GPL License version 2.
6 * Library for common functions for Intel SpeedStep v.1 and v.2 support
8 * BIG FAT DISCLAIMER: Work in progress code. Possibly *dangerous*
11 #include <linux/kernel.h>
12 #include <linux/module.h>
13 #include <linux/moduleparam.h>
14 #include <linux/init.h>
15 #include <linux/cpufreq.h>
16 #include <linux/slab.h>
19 #include "speedstep-lib.h"
21 #define dprintk(msg...) cpufreq_debug_printk(CPUFREQ_DEBUG_DRIVER, "speedstep-lib", msg)
23 #ifdef CONFIG_X86_SPEEDSTEP_RELAXED_CAP_CHECK
24 static int relaxed_check = 0;
26 #define relaxed_check 0
29 /*********************************************************************
30 * GET PROCESSOR CORE SPEED IN KHZ *
31 *********************************************************************/
33 static unsigned int pentium3_get_frequency (unsigned int processor)
35 /* See table 14 of p3_ds.pdf and table 22 of 29834003.pdf */
37 unsigned int ratio; /* Frequency Multiplier (x10) */
38 u8 bitmap; /* power on configuration bits
39 [27, 25:22] (in MSR 0x2a) */
40 } msr_decode_mult [] = {
55 { 0, 0xff } /* error or unknown value */
58 /* PIII(-M) FSB settings: see table b1-b of 24547206.pdf */
60 unsigned int value; /* Front Side Bus speed in MHz */
61 u8 bitmap; /* power on configuration bits [18: 19]
63 } msr_decode_fsb [] = {
73 /* read MSR 0x2a - we only need the low 32 bits */
74 rdmsr(MSR_IA32_EBL_CR_POWERON, msr_lo, msr_tmp);
75 dprintk("P3 - MSR_IA32_EBL_CR_POWERON: 0x%x 0x%x\n", msr_lo, msr_tmp);
81 while (msr_tmp != msr_decode_fsb[i].bitmap) {
82 if (msr_decode_fsb[i].bitmap == 0xff)
87 /* decode the multiplier */
88 if (processor == SPEEDSTEP_PROCESSOR_PIII_C_EARLY) {
89 dprintk("workaround for early PIIIs\n");
94 while (msr_lo != msr_decode_mult[j].bitmap) {
95 if (msr_decode_mult[j].bitmap == 0xff)
100 dprintk("speed is %u\n", (msr_decode_mult[j].ratio * msr_decode_fsb[i].value * 100));
102 return (msr_decode_mult[j].ratio * msr_decode_fsb[i].value * 100);
106 static unsigned int pentiumM_get_frequency(void)
110 rdmsr(MSR_IA32_EBL_CR_POWERON, msr_lo, msr_tmp);
111 dprintk("PM - MSR_IA32_EBL_CR_POWERON: 0x%x 0x%x\n", msr_lo, msr_tmp);
113 /* see table B-2 of 24547212.pdf */
114 if (msr_lo & 0x00040000) {
115 printk(KERN_DEBUG "speedstep-lib: PM - invalid FSB: 0x%x 0x%x\n", msr_lo, msr_tmp);
119 msr_tmp = (msr_lo >> 22) & 0x1f;
120 dprintk("bits 22-26 are 0x%x, speed is %u\n", msr_tmp, (msr_tmp * 100 * 1000));
122 return (msr_tmp * 100 * 1000);
125 static unsigned int pentium_core_get_frequency(void)
130 rdmsr(MSR_FSB_FREQ, msr_lo, msr_tmp);
131 /* see table B-2 of 25366920.pdf */
132 switch (msr_lo & 0x07) {
152 printk(KERN_ERR "PCORE - MSR_FSB_FREQ undefined value");
155 rdmsr(MSR_IA32_EBL_CR_POWERON, msr_lo, msr_tmp);
156 dprintk("PCORE - MSR_IA32_EBL_CR_POWERON: 0x%x 0x%x\n", msr_lo, msr_tmp);
158 msr_tmp = (msr_lo >> 22) & 0x1f;
159 dprintk("bits 22-26 are 0x%x, speed is %u\n", msr_tmp, (msr_tmp * fsb));
161 return (msr_tmp * fsb);
165 static unsigned int pentium4_get_frequency(void)
167 struct cpuinfo_x86 *c = &boot_cpu_data;
168 u32 msr_lo, msr_hi, mult;
169 unsigned int fsb = 0;
171 rdmsr(0x2c, msr_lo, msr_hi);
173 dprintk("P4 - MSR_EBC_FREQUENCY_ID: 0x%x 0x%x\n", msr_lo, msr_hi);
175 /* decode the FSB: see IA-32 Intel (C) Architecture Software
176 * Developer's Manual, Volume 3: System Prgramming Guide,
177 * revision #12 in Table B-1: MSRs in the Pentium 4 and
178 * Intel Xeon Processors, on page B-4 and B-5.
180 if (c->x86_model < 2)
183 u8 fsb_code = (msr_lo >> 16) & 0x7;
198 printk(KERN_DEBUG "speedstep-lib: couldn't detect FSB speed. Please send an e-mail to <linux@brodo.de>\n");
203 dprintk("P4 - FSB %u kHz; Multiplier %u; Speed %u kHz\n", fsb, mult, (fsb * mult));
209 unsigned int speedstep_get_processor_frequency(unsigned int processor)
212 case SPEEDSTEP_PROCESSOR_PCORE:
213 return pentium_core_get_frequency();
214 case SPEEDSTEP_PROCESSOR_PM:
215 return pentiumM_get_frequency();
216 case SPEEDSTEP_PROCESSOR_P4D:
217 case SPEEDSTEP_PROCESSOR_P4M:
218 return pentium4_get_frequency();
219 case SPEEDSTEP_PROCESSOR_PIII_T:
220 case SPEEDSTEP_PROCESSOR_PIII_C:
221 case SPEEDSTEP_PROCESSOR_PIII_C_EARLY:
222 return pentium3_get_frequency(processor);
228 EXPORT_SYMBOL_GPL(speedstep_get_processor_frequency);
231 /*********************************************************************
232 * DETECT SPEEDSTEP-CAPABLE PROCESSOR *
233 *********************************************************************/
235 unsigned int speedstep_detect_processor (void)
237 struct cpuinfo_x86 *c = &cpu_data(0);
238 u32 ebx, msr_lo, msr_hi;
240 dprintk("x86: %x, model: %x\n", c->x86, c->x86_model);
242 if ((c->x86_vendor != X86_VENDOR_INTEL) ||
243 ((c->x86 != 6) && (c->x86 != 0xF)))
247 /* Intel Mobile Pentium 4-M
248 * or Intel Mobile Pentium 4 with 533 MHz FSB */
249 if (c->x86_model != 2)
252 ebx = cpuid_ebx(0x00000001);
255 dprintk("ebx value is %x, x86_mask is %x\n", ebx, c->x86_mask);
257 switch (c->x86_mask) {
260 * B-stepping [M-P4-M]
261 * sample has ebx = 0x0f, production has 0x0e.
263 if ((ebx == 0x0e) || (ebx == 0x0f))
264 return SPEEDSTEP_PROCESSOR_P4M;
268 * C-stepping [M-P4-M]
269 * needs to have ebx=0x0e, else it's a celeron:
270 * cf. 25130917.pdf / page 7, footnote 5 even
271 * though 25072120.pdf / page 7 doesn't say
272 * samples are only of B-stepping...
275 return SPEEDSTEP_PROCESSOR_P4M;
279 * D-stepping [M-P4-M or M-P4/533]
281 * this is totally strange: CPUID 0x0F29 is
282 * used by M-P4-M, M-P4/533 and(!) Celeron CPUs.
283 * The latter need to be sorted out as they don't
285 * Celerons with CPUID 0x0F29 may have either
286 * ebx=0x8 or 0xf -- 25130917.pdf doesn't say anything
288 * M-P4-Ms may have either ebx=0xe or 0xf [see above]
289 * M-P4/533 have either ebx=0xe or 0xf. [25317607.pdf]
290 * also, M-P4M HTs have ebx=0x8, too
291 * For now, they are distinguished by the model_id string
293 if ((ebx == 0x0e) || (strstr(c->x86_model_id,"Mobile Intel(R) Pentium(R) 4") != NULL))
294 return SPEEDSTEP_PROCESSOR_P4M;
302 switch (c->x86_model) {
303 case 0x0B: /* Intel PIII [Tualatin] */
304 /* cpuid_ebx(1) is 0x04 for desktop PIII, 0x06 for mobile PIII-M */
305 ebx = cpuid_ebx(0x00000001);
306 dprintk("ebx is %x\n", ebx);
313 /* So far all PIII-M processors support SpeedStep. See
314 * Intel's 24540640.pdf of June 2003
316 return SPEEDSTEP_PROCESSOR_PIII_T;
318 case 0x08: /* Intel PIII [Coppermine] */
320 /* all mobile PIII Coppermines have FSB 100 MHz
321 * ==> sort out a few desktop PIIIs. */
322 rdmsr(MSR_IA32_EBL_CR_POWERON, msr_lo, msr_hi);
323 dprintk("Coppermine: MSR_IA32_EBL_CR_POWERON is 0x%x, 0x%x\n", msr_lo, msr_hi);
325 if (msr_lo != 0x0080000)
329 * If the processor is a mobile version,
330 * platform ID has bit 50 set
331 * it has SpeedStep technology if either
332 * bit 56 or 57 is set
334 rdmsr(MSR_IA32_PLATFORM_ID, msr_lo, msr_hi);
335 dprintk("Coppermine: MSR_IA32_PLATFORM ID is 0x%x, 0x%x\n", msr_lo, msr_hi);
336 if ((msr_hi & (1<<18)) && (relaxed_check ? 1 : (msr_hi & (3<<24)))) {
337 if (c->x86_mask == 0x01) {
338 dprintk("early PIII version\n");
339 return SPEEDSTEP_PROCESSOR_PIII_C_EARLY;
341 return SPEEDSTEP_PROCESSOR_PIII_C;
348 EXPORT_SYMBOL_GPL(speedstep_detect_processor);
351 /*********************************************************************
352 * DETECT SPEEDSTEP SPEEDS *
353 *********************************************************************/
355 unsigned int speedstep_get_freqs(unsigned int processor,
356 unsigned int *low_speed,
357 unsigned int *high_speed,
358 unsigned int *transition_latency,
359 void (*set_state) (unsigned int state))
361 unsigned int prev_speed;
362 unsigned int ret = 0;
364 struct timeval tv1, tv2;
366 if ((!processor) || (!low_speed) || (!high_speed) || (!set_state))
369 dprintk("trying to determine both speeds\n");
371 /* get current speed */
372 prev_speed = speedstep_get_processor_frequency(processor);
376 dprintk("previous speed is %u\n", prev_speed);
378 local_irq_save(flags);
380 /* switch to low state */
381 set_state(SPEEDSTEP_LOW);
382 *low_speed = speedstep_get_processor_frequency(processor);
388 dprintk("low speed is %u\n", *low_speed);
390 /* start latency measurement */
391 if (transition_latency)
392 do_gettimeofday(&tv1);
394 /* switch to high state */
395 set_state(SPEEDSTEP_HIGH);
397 /* end latency measurement */
398 if (transition_latency)
399 do_gettimeofday(&tv2);
401 *high_speed = speedstep_get_processor_frequency(processor);
407 dprintk("high speed is %u\n", *high_speed);
409 if (*low_speed == *high_speed) {
414 /* switch to previous state, if necessary */
415 if (*high_speed != prev_speed)
416 set_state(SPEEDSTEP_LOW);
418 if (transition_latency) {
419 *transition_latency = (tv2.tv_sec - tv1.tv_sec) * USEC_PER_SEC +
420 tv2.tv_usec - tv1.tv_usec;
421 dprintk("transition latency is %u uSec\n", *transition_latency);
423 /* convert uSec to nSec and add 20% for safety reasons */
424 *transition_latency *= 1200;
426 /* check if the latency measurement is too high or too low
427 * and set it to a safe value (500uSec) in that case
429 if (*transition_latency > 10000000 || *transition_latency < 50000) {
430 printk (KERN_WARNING "speedstep: frequency transition measured seems out of "
431 "range (%u nSec), falling back to a safe one of %u nSec.\n",
432 *transition_latency, 500000);
433 *transition_latency = 500000;
438 local_irq_restore(flags);
441 EXPORT_SYMBOL_GPL(speedstep_get_freqs);
443 #ifdef CONFIG_X86_SPEEDSTEP_RELAXED_CAP_CHECK
444 module_param(relaxed_check, int, 0444);
445 MODULE_PARM_DESC(relaxed_check, "Don't do all checks for speedstep capability.");
448 MODULE_AUTHOR ("Dominik Brodowski <linux@brodo.de>");
449 MODULE_DESCRIPTION ("Library for Intel SpeedStep 1 or 2 cpufreq drivers.");
450 MODULE_LICENSE ("GPL");