1 #ifndef _ASM_X86_MSR_INDEX_H
2 #define _ASM_X86_MSR_INDEX_H
4 /* CPU model specific register (MSR) numbers */
6 /* x86-64 specific MSRs */
7 #define MSR_EFER 0xc0000080 /* extended feature register */
8 #define MSR_STAR 0xc0000081 /* legacy mode SYSCALL target */
9 #define MSR_LSTAR 0xc0000082 /* long mode SYSCALL target */
10 #define MSR_CSTAR 0xc0000083 /* compat mode SYSCALL target */
11 #define MSR_SYSCALL_MASK 0xc0000084 /* EFLAGS mask for syscall */
12 #define MSR_FS_BASE 0xc0000100 /* 64bit FS base */
13 #define MSR_GS_BASE 0xc0000101 /* 64bit GS base */
14 #define MSR_KERNEL_GS_BASE 0xc0000102 /* SwapGS GS shadow */
15 #define MSR_TSC_AUX 0xc0000103 /* Auxiliary TSC */
18 #define _EFER_SCE 0 /* SYSCALL/SYSRET */
19 #define _EFER_LME 8 /* Long mode enable */
20 #define _EFER_LMA 10 /* Long mode active (read-only) */
21 #define _EFER_NX 11 /* No execute enable */
22 #define _EFER_SVME 12 /* Enable virtualization */
23 #define _EFER_LMSLE 13 /* Long Mode Segment Limit Enable */
24 #define _EFER_FFXSR 14 /* Enable Fast FXSAVE/FXRSTOR */
26 #define EFER_SCE (1<<_EFER_SCE)
27 #define EFER_LME (1<<_EFER_LME)
28 #define EFER_LMA (1<<_EFER_LMA)
29 #define EFER_NX (1<<_EFER_NX)
30 #define EFER_SVME (1<<_EFER_SVME)
31 #define EFER_LMSLE (1<<_EFER_LMSLE)
32 #define EFER_FFXSR (1<<_EFER_FFXSR)
34 /* Intel MSRs. Some also available on other CPUs */
35 #define MSR_IA32_PERFCTR0 0x000000c1
36 #define MSR_IA32_PERFCTR1 0x000000c2
37 #define MSR_FSB_FREQ 0x000000cd
38 #define MSR_NHM_PLATFORM_INFO 0x000000ce
40 #define MSR_NHM_SNB_PKG_CST_CFG_CTL 0x000000e2
41 #define NHM_C3_AUTO_DEMOTE (1UL << 25)
42 #define NHM_C1_AUTO_DEMOTE (1UL << 26)
43 #define ATM_LNC_C6_AUTO_DEMOTE (1UL << 25)
44 #define SNB_C1_AUTO_UNDEMOTE (1UL << 27)
45 #define SNB_C3_AUTO_UNDEMOTE (1UL << 28)
47 #define MSR_PLATFORM_INFO 0x000000ce
48 #define MSR_MTRRcap 0x000000fe
49 #define MSR_IA32_BBL_CR_CTL 0x00000119
50 #define MSR_IA32_BBL_CR_CTL3 0x0000011e
52 #define MSR_IA32_SYSENTER_CS 0x00000174
53 #define MSR_IA32_SYSENTER_ESP 0x00000175
54 #define MSR_IA32_SYSENTER_EIP 0x00000176
56 #define MSR_IA32_MCG_CAP 0x00000179
57 #define MSR_IA32_MCG_STATUS 0x0000017a
58 #define MSR_IA32_MCG_CTL 0x0000017b
60 #define MSR_OFFCORE_RSP_0 0x000001a6
61 #define MSR_OFFCORE_RSP_1 0x000001a7
62 #define MSR_NHM_TURBO_RATIO_LIMIT 0x000001ad
63 #define MSR_IVT_TURBO_RATIO_LIMIT 0x000001ae
65 #define MSR_LBR_SELECT 0x000001c8
66 #define MSR_LBR_TOS 0x000001c9
67 #define MSR_LBR_NHM_FROM 0x00000680
68 #define MSR_LBR_NHM_TO 0x000006c0
69 #define MSR_LBR_CORE_FROM 0x00000040
70 #define MSR_LBR_CORE_TO 0x00000060
72 #define MSR_IA32_PEBS_ENABLE 0x000003f1
73 #define MSR_IA32_DS_AREA 0x00000600
74 #define MSR_IA32_PERF_CAPABILITIES 0x00000345
75 #define MSR_PEBS_LD_LAT_THRESHOLD 0x000003f6
77 #define MSR_MTRRfix64K_00000 0x00000250
78 #define MSR_MTRRfix16K_80000 0x00000258
79 #define MSR_MTRRfix16K_A0000 0x00000259
80 #define MSR_MTRRfix4K_C0000 0x00000268
81 #define MSR_MTRRfix4K_C8000 0x00000269
82 #define MSR_MTRRfix4K_D0000 0x0000026a
83 #define MSR_MTRRfix4K_D8000 0x0000026b
84 #define MSR_MTRRfix4K_E0000 0x0000026c
85 #define MSR_MTRRfix4K_E8000 0x0000026d
86 #define MSR_MTRRfix4K_F0000 0x0000026e
87 #define MSR_MTRRfix4K_F8000 0x0000026f
88 #define MSR_MTRRdefType 0x000002ff
90 #define MSR_IA32_CR_PAT 0x00000277
92 #define MSR_IA32_DEBUGCTLMSR 0x000001d9
93 #define MSR_IA32_LASTBRANCHFROMIP 0x000001db
94 #define MSR_IA32_LASTBRANCHTOIP 0x000001dc
95 #define MSR_IA32_LASTINTFROMIP 0x000001dd
96 #define MSR_IA32_LASTINTTOIP 0x000001de
98 /* DEBUGCTLMSR bits (others vary by model): */
99 #define DEBUGCTLMSR_LBR (1UL << 0) /* last branch recording */
100 #define DEBUGCTLMSR_BTF (1UL << 1) /* single-step on branches */
101 #define DEBUGCTLMSR_TR (1UL << 6)
102 #define DEBUGCTLMSR_BTS (1UL << 7)
103 #define DEBUGCTLMSR_BTINT (1UL << 8)
104 #define DEBUGCTLMSR_BTS_OFF_OS (1UL << 9)
105 #define DEBUGCTLMSR_BTS_OFF_USR (1UL << 10)
106 #define DEBUGCTLMSR_FREEZE_LBRS_ON_PMI (1UL << 11)
108 #define MSR_IA32_POWER_CTL 0x000001fc
110 #define MSR_IA32_MC0_CTL 0x00000400
111 #define MSR_IA32_MC0_STATUS 0x00000401
112 #define MSR_IA32_MC0_ADDR 0x00000402
113 #define MSR_IA32_MC0_MISC 0x00000403
115 /* C-state Residency Counters */
116 #define MSR_PKG_C3_RESIDENCY 0x000003f8
117 #define MSR_PKG_C6_RESIDENCY 0x000003f9
118 #define MSR_PKG_C7_RESIDENCY 0x000003fa
119 #define MSR_CORE_C3_RESIDENCY 0x000003fc
120 #define MSR_CORE_C6_RESIDENCY 0x000003fd
121 #define MSR_CORE_C7_RESIDENCY 0x000003fe
122 #define MSR_PKG_C2_RESIDENCY 0x0000060d
124 /* Run Time Average Power Limiting (RAPL) Interface */
126 #define MSR_RAPL_POWER_UNIT 0x00000606
128 #define MSR_PKG_POWER_LIMIT 0x00000610
129 #define MSR_PKG_ENERGY_STATUS 0x00000611
130 #define MSR_PKG_PERF_STATUS 0x00000613
131 #define MSR_PKG_POWER_INFO 0x00000614
133 #define MSR_DRAM_POWER_LIMIT 0x00000618
134 #define MSR_DRAM_ENERGY_STATUS 0x00000619
135 #define MSR_DRAM_PERF_STATUS 0x0000061b
136 #define MSR_DRAM_POWER_INFO 0x0000061c
138 #define MSR_PP0_POWER_LIMIT 0x00000638
139 #define MSR_PP0_ENERGY_STATUS 0x00000639
140 #define MSR_PP0_POLICY 0x0000063a
141 #define MSR_PP0_PERF_STATUS 0x0000063b
143 #define MSR_PP1_POWER_LIMIT 0x00000640
144 #define MSR_PP1_ENERGY_STATUS 0x00000641
145 #define MSR_PP1_POLICY 0x00000642
147 #define MSR_AMD64_MC0_MASK 0xc0010044
149 #define MSR_IA32_MCx_CTL(x) (MSR_IA32_MC0_CTL + 4*(x))
150 #define MSR_IA32_MCx_STATUS(x) (MSR_IA32_MC0_STATUS + 4*(x))
151 #define MSR_IA32_MCx_ADDR(x) (MSR_IA32_MC0_ADDR + 4*(x))
152 #define MSR_IA32_MCx_MISC(x) (MSR_IA32_MC0_MISC + 4*(x))
154 #define MSR_AMD64_MCx_MASK(x) (MSR_AMD64_MC0_MASK + (x))
156 /* These are consecutive and not in the normal 4er MCE bank block */
157 #define MSR_IA32_MC0_CTL2 0x00000280
158 #define MSR_IA32_MCx_CTL2(x) (MSR_IA32_MC0_CTL2 + (x))
160 #define MSR_P6_PERFCTR0 0x000000c1
161 #define MSR_P6_PERFCTR1 0x000000c2
162 #define MSR_P6_EVNTSEL0 0x00000186
163 #define MSR_P6_EVNTSEL1 0x00000187
165 #define MSR_KNC_PERFCTR0 0x00000020
166 #define MSR_KNC_PERFCTR1 0x00000021
167 #define MSR_KNC_EVNTSEL0 0x00000028
168 #define MSR_KNC_EVNTSEL1 0x00000029
170 /* AMD64 MSRs. Not complete. See the architecture manual for a more
173 #define MSR_AMD64_PATCH_LEVEL 0x0000008b
174 #define MSR_AMD64_TSC_RATIO 0xc0000104
175 #define MSR_AMD64_NB_CFG 0xc001001f
176 #define MSR_AMD64_PATCH_LOADER 0xc0010020
177 #define MSR_AMD64_OSVW_ID_LENGTH 0xc0010140
178 #define MSR_AMD64_OSVW_STATUS 0xc0010141
179 #define MSR_AMD64_DC_CFG 0xc0011022
180 #define MSR_AMD64_BU_CFG2 0xc001102a
181 #define MSR_AMD64_IBSFETCHCTL 0xc0011030
182 #define MSR_AMD64_IBSFETCHLINAD 0xc0011031
183 #define MSR_AMD64_IBSFETCHPHYSAD 0xc0011032
184 #define MSR_AMD64_IBSFETCH_REG_COUNT 3
185 #define MSR_AMD64_IBSFETCH_REG_MASK ((1UL<<MSR_AMD64_IBSFETCH_REG_COUNT)-1)
186 #define MSR_AMD64_IBSOPCTL 0xc0011033
187 #define MSR_AMD64_IBSOPRIP 0xc0011034
188 #define MSR_AMD64_IBSOPDATA 0xc0011035
189 #define MSR_AMD64_IBSOPDATA2 0xc0011036
190 #define MSR_AMD64_IBSOPDATA3 0xc0011037
191 #define MSR_AMD64_IBSDCLINAD 0xc0011038
192 #define MSR_AMD64_IBSDCPHYSAD 0xc0011039
193 #define MSR_AMD64_IBSOP_REG_COUNT 7
194 #define MSR_AMD64_IBSOP_REG_MASK ((1UL<<MSR_AMD64_IBSOP_REG_COUNT)-1)
195 #define MSR_AMD64_IBSCTL 0xc001103a
196 #define MSR_AMD64_IBSBRTARGET 0xc001103b
197 #define MSR_AMD64_IBS_REG_COUNT_MAX 8 /* includes MSR_AMD64_IBSBRTARGET */
200 #define MSR_F16H_L2I_PERF_CTL 0xc0010230
201 #define MSR_F16H_L2I_PERF_CTR 0xc0010231
204 #define MSR_F15H_PERF_CTL 0xc0010200
205 #define MSR_F15H_PERF_CTR 0xc0010201
206 #define MSR_F15H_NB_PERF_CTL 0xc0010240
207 #define MSR_F15H_NB_PERF_CTR 0xc0010241
210 #define MSR_FAM10H_MMIO_CONF_BASE 0xc0010058
211 #define FAM10H_MMIO_CONF_ENABLE (1<<0)
212 #define FAM10H_MMIO_CONF_BUSRANGE_MASK 0xf
213 #define FAM10H_MMIO_CONF_BUSRANGE_SHIFT 2
214 #define FAM10H_MMIO_CONF_BASE_MASK 0xfffffffULL
215 #define FAM10H_MMIO_CONF_BASE_SHIFT 20
216 #define MSR_FAM10H_NODE_ID 0xc001100c
219 #define MSR_K8_TOP_MEM1 0xc001001a
220 #define MSR_K8_TOP_MEM2 0xc001001d
221 #define MSR_K8_SYSCFG 0xc0010010
222 #define MSR_K8_INT_PENDING_MSG 0xc0010055
223 /* C1E active bits in int pending message */
224 #define K8_INTP_C1E_ACTIVE_MASK 0x18000000
225 #define MSR_K8_TSEG_ADDR 0xc0010112
226 #define K8_MTRRFIXRANGE_DRAM_ENABLE 0x00040000 /* MtrrFixDramEn bit */
227 #define K8_MTRRFIXRANGE_DRAM_MODIFY 0x00080000 /* MtrrFixDramModEn bit */
228 #define K8_MTRR_RDMEM_WRMEM_MASK 0x18181818 /* Mask: RdMem|WrMem */
231 #define MSR_K7_EVNTSEL0 0xc0010000
232 #define MSR_K7_PERFCTR0 0xc0010004
233 #define MSR_K7_EVNTSEL1 0xc0010001
234 #define MSR_K7_PERFCTR1 0xc0010005
235 #define MSR_K7_EVNTSEL2 0xc0010002
236 #define MSR_K7_PERFCTR2 0xc0010006
237 #define MSR_K7_EVNTSEL3 0xc0010003
238 #define MSR_K7_PERFCTR3 0xc0010007
239 #define MSR_K7_CLK_CTL 0xc001001b
240 #define MSR_K7_HWCR 0xc0010015
241 #define MSR_K7_FID_VID_CTL 0xc0010041
242 #define MSR_K7_FID_VID_STATUS 0xc0010042
245 #define MSR_K6_WHCR 0xc0000082
246 #define MSR_K6_UWCCR 0xc0000085
247 #define MSR_K6_EPMR 0xc0000086
248 #define MSR_K6_PSOR 0xc0000087
249 #define MSR_K6_PFIR 0xc0000088
251 /* Centaur-Hauls/IDT defined MSRs. */
252 #define MSR_IDT_FCR1 0x00000107
253 #define MSR_IDT_FCR2 0x00000108
254 #define MSR_IDT_FCR3 0x00000109
255 #define MSR_IDT_FCR4 0x0000010a
257 #define MSR_IDT_MCR0 0x00000110
258 #define MSR_IDT_MCR1 0x00000111
259 #define MSR_IDT_MCR2 0x00000112
260 #define MSR_IDT_MCR3 0x00000113
261 #define MSR_IDT_MCR4 0x00000114
262 #define MSR_IDT_MCR5 0x00000115
263 #define MSR_IDT_MCR6 0x00000116
264 #define MSR_IDT_MCR7 0x00000117
265 #define MSR_IDT_MCR_CTRL 0x00000120
267 /* VIA Cyrix defined MSRs*/
268 #define MSR_VIA_FCR 0x00001107
269 #define MSR_VIA_LONGHAUL 0x0000110a
270 #define MSR_VIA_RNG 0x0000110b
271 #define MSR_VIA_BCR2 0x00001147
273 /* Transmeta defined MSRs */
274 #define MSR_TMTA_LONGRUN_CTRL 0x80868010
275 #define MSR_TMTA_LONGRUN_FLAGS 0x80868011
276 #define MSR_TMTA_LRTI_READOUT 0x80868018
277 #define MSR_TMTA_LRTI_VOLT_MHZ 0x8086801a
279 /* Intel defined MSRs. */
280 #define MSR_IA32_P5_MC_ADDR 0x00000000
281 #define MSR_IA32_P5_MC_TYPE 0x00000001
282 #define MSR_IA32_TSC 0x00000010
283 #define MSR_IA32_PLATFORM_ID 0x00000017
284 #define MSR_IA32_EBL_CR_POWERON 0x0000002a
285 #define MSR_EBC_FREQUENCY_ID 0x0000002c
286 #define MSR_SMI_COUNT 0x00000034
287 #define MSR_IA32_FEATURE_CONTROL 0x0000003a
288 #define MSR_IA32_TSC_ADJUST 0x0000003b
290 #define FEATURE_CONTROL_LOCKED (1<<0)
291 #define FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX (1<<1)
292 #define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2)
294 #define MSR_IA32_APICBASE 0x0000001b
295 #define MSR_IA32_APICBASE_BSP (1<<8)
296 #define MSR_IA32_APICBASE_ENABLE (1<<11)
297 #define MSR_IA32_APICBASE_BASE (0xfffff<<12)
299 #define MSR_IA32_TSCDEADLINE 0x000006e0
301 #define MSR_IA32_UCODE_WRITE 0x00000079
302 #define MSR_IA32_UCODE_REV 0x0000008b
304 #define MSR_IA32_PERF_STATUS 0x00000198
305 #define MSR_IA32_PERF_CTL 0x00000199
306 #define MSR_AMD_PSTATE_DEF_BASE 0xc0010064
307 #define MSR_AMD_PERF_STATUS 0xc0010063
308 #define MSR_AMD_PERF_CTL 0xc0010062
310 #define MSR_IA32_MPERF 0x000000e7
311 #define MSR_IA32_APERF 0x000000e8
313 #define MSR_IA32_THERM_CONTROL 0x0000019a
314 #define MSR_IA32_THERM_INTERRUPT 0x0000019b
316 #define THERM_INT_HIGH_ENABLE (1 << 0)
317 #define THERM_INT_LOW_ENABLE (1 << 1)
318 #define THERM_INT_PLN_ENABLE (1 << 24)
320 #define MSR_IA32_THERM_STATUS 0x0000019c
322 #define THERM_STATUS_PROCHOT (1 << 0)
323 #define THERM_STATUS_POWER_LIMIT (1 << 10)
325 #define MSR_THERM2_CTL 0x0000019d
327 #define MSR_THERM2_CTL_TM_SELECT (1ULL << 16)
329 #define MSR_IA32_MISC_ENABLE 0x000001a0
331 #define MSR_IA32_TEMPERATURE_TARGET 0x000001a2
333 #define MSR_IA32_ENERGY_PERF_BIAS 0x000001b0
334 #define ENERGY_PERF_BIAS_PERFORMANCE 0
335 #define ENERGY_PERF_BIAS_NORMAL 6
336 #define ENERGY_PERF_BIAS_POWERSAVE 15
338 #define MSR_IA32_PACKAGE_THERM_STATUS 0x000001b1
340 #define PACKAGE_THERM_STATUS_PROCHOT (1 << 0)
341 #define PACKAGE_THERM_STATUS_POWER_LIMIT (1 << 10)
343 #define MSR_IA32_PACKAGE_THERM_INTERRUPT 0x000001b2
345 #define PACKAGE_THERM_INT_HIGH_ENABLE (1 << 0)
346 #define PACKAGE_THERM_INT_LOW_ENABLE (1 << 1)
347 #define PACKAGE_THERM_INT_PLN_ENABLE (1 << 24)
349 /* Thermal Thresholds Support */
350 #define THERM_INT_THRESHOLD0_ENABLE (1 << 15)
351 #define THERM_SHIFT_THRESHOLD0 8
352 #define THERM_MASK_THRESHOLD0 (0x7f << THERM_SHIFT_THRESHOLD0)
353 #define THERM_INT_THRESHOLD1_ENABLE (1 << 23)
354 #define THERM_SHIFT_THRESHOLD1 16
355 #define THERM_MASK_THRESHOLD1 (0x7f << THERM_SHIFT_THRESHOLD1)
356 #define THERM_STATUS_THRESHOLD0 (1 << 6)
357 #define THERM_LOG_THRESHOLD0 (1 << 7)
358 #define THERM_STATUS_THRESHOLD1 (1 << 8)
359 #define THERM_LOG_THRESHOLD1 (1 << 9)
361 /* MISC_ENABLE bits: architectural */
362 #define MSR_IA32_MISC_ENABLE_FAST_STRING (1ULL << 0)
363 #define MSR_IA32_MISC_ENABLE_TCC (1ULL << 1)
364 #define MSR_IA32_MISC_ENABLE_EMON (1ULL << 7)
365 #define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL (1ULL << 11)
366 #define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL (1ULL << 12)
367 #define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP (1ULL << 16)
368 #define MSR_IA32_MISC_ENABLE_MWAIT (1ULL << 18)
369 #define MSR_IA32_MISC_ENABLE_LIMIT_CPUID (1ULL << 22)
370 #define MSR_IA32_MISC_ENABLE_XTPR_DISABLE (1ULL << 23)
371 #define MSR_IA32_MISC_ENABLE_XD_DISABLE (1ULL << 34)
373 /* MISC_ENABLE bits: model-specific, meaning may vary from core to core */
374 #define MSR_IA32_MISC_ENABLE_X87_COMPAT (1ULL << 2)
375 #define MSR_IA32_MISC_ENABLE_TM1 (1ULL << 3)
376 #define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE (1ULL << 4)
377 #define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE (1ULL << 6)
378 #define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK (1ULL << 8)
379 #define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE (1ULL << 9)
380 #define MSR_IA32_MISC_ENABLE_FERR (1ULL << 10)
381 #define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX (1ULL << 10)
382 #define MSR_IA32_MISC_ENABLE_TM2 (1ULL << 13)
383 #define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE (1ULL << 19)
384 #define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK (1ULL << 20)
385 #define MSR_IA32_MISC_ENABLE_L1D_CONTEXT (1ULL << 24)
386 #define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE (1ULL << 37)
387 #define MSR_IA32_MISC_ENABLE_TURBO_DISABLE (1ULL << 38)
388 #define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE (1ULL << 39)
390 #define MSR_IA32_TSC_DEADLINE 0x000006E0
392 /* P4/Xeon+ specific */
393 #define MSR_IA32_MCG_EAX 0x00000180
394 #define MSR_IA32_MCG_EBX 0x00000181
395 #define MSR_IA32_MCG_ECX 0x00000182
396 #define MSR_IA32_MCG_EDX 0x00000183
397 #define MSR_IA32_MCG_ESI 0x00000184
398 #define MSR_IA32_MCG_EDI 0x00000185
399 #define MSR_IA32_MCG_EBP 0x00000186
400 #define MSR_IA32_MCG_ESP 0x00000187
401 #define MSR_IA32_MCG_EFLAGS 0x00000188
402 #define MSR_IA32_MCG_EIP 0x00000189
403 #define MSR_IA32_MCG_RESERVED 0x0000018a
405 /* Pentium IV performance counter MSRs */
406 #define MSR_P4_BPU_PERFCTR0 0x00000300
407 #define MSR_P4_BPU_PERFCTR1 0x00000301
408 #define MSR_P4_BPU_PERFCTR2 0x00000302
409 #define MSR_P4_BPU_PERFCTR3 0x00000303
410 #define MSR_P4_MS_PERFCTR0 0x00000304
411 #define MSR_P4_MS_PERFCTR1 0x00000305
412 #define MSR_P4_MS_PERFCTR2 0x00000306
413 #define MSR_P4_MS_PERFCTR3 0x00000307
414 #define MSR_P4_FLAME_PERFCTR0 0x00000308
415 #define MSR_P4_FLAME_PERFCTR1 0x00000309
416 #define MSR_P4_FLAME_PERFCTR2 0x0000030a
417 #define MSR_P4_FLAME_PERFCTR3 0x0000030b
418 #define MSR_P4_IQ_PERFCTR0 0x0000030c
419 #define MSR_P4_IQ_PERFCTR1 0x0000030d
420 #define MSR_P4_IQ_PERFCTR2 0x0000030e
421 #define MSR_P4_IQ_PERFCTR3 0x0000030f
422 #define MSR_P4_IQ_PERFCTR4 0x00000310
423 #define MSR_P4_IQ_PERFCTR5 0x00000311
424 #define MSR_P4_BPU_CCCR0 0x00000360
425 #define MSR_P4_BPU_CCCR1 0x00000361
426 #define MSR_P4_BPU_CCCR2 0x00000362
427 #define MSR_P4_BPU_CCCR3 0x00000363
428 #define MSR_P4_MS_CCCR0 0x00000364
429 #define MSR_P4_MS_CCCR1 0x00000365
430 #define MSR_P4_MS_CCCR2 0x00000366
431 #define MSR_P4_MS_CCCR3 0x00000367
432 #define MSR_P4_FLAME_CCCR0 0x00000368
433 #define MSR_P4_FLAME_CCCR1 0x00000369
434 #define MSR_P4_FLAME_CCCR2 0x0000036a
435 #define MSR_P4_FLAME_CCCR3 0x0000036b
436 #define MSR_P4_IQ_CCCR0 0x0000036c
437 #define MSR_P4_IQ_CCCR1 0x0000036d
438 #define MSR_P4_IQ_CCCR2 0x0000036e
439 #define MSR_P4_IQ_CCCR3 0x0000036f
440 #define MSR_P4_IQ_CCCR4 0x00000370
441 #define MSR_P4_IQ_CCCR5 0x00000371
442 #define MSR_P4_ALF_ESCR0 0x000003ca
443 #define MSR_P4_ALF_ESCR1 0x000003cb
444 #define MSR_P4_BPU_ESCR0 0x000003b2
445 #define MSR_P4_BPU_ESCR1 0x000003b3
446 #define MSR_P4_BSU_ESCR0 0x000003a0
447 #define MSR_P4_BSU_ESCR1 0x000003a1
448 #define MSR_P4_CRU_ESCR0 0x000003b8
449 #define MSR_P4_CRU_ESCR1 0x000003b9
450 #define MSR_P4_CRU_ESCR2 0x000003cc
451 #define MSR_P4_CRU_ESCR3 0x000003cd
452 #define MSR_P4_CRU_ESCR4 0x000003e0
453 #define MSR_P4_CRU_ESCR5 0x000003e1
454 #define MSR_P4_DAC_ESCR0 0x000003a8
455 #define MSR_P4_DAC_ESCR1 0x000003a9
456 #define MSR_P4_FIRM_ESCR0 0x000003a4
457 #define MSR_P4_FIRM_ESCR1 0x000003a5
458 #define MSR_P4_FLAME_ESCR0 0x000003a6
459 #define MSR_P4_FLAME_ESCR1 0x000003a7
460 #define MSR_P4_FSB_ESCR0 0x000003a2
461 #define MSR_P4_FSB_ESCR1 0x000003a3
462 #define MSR_P4_IQ_ESCR0 0x000003ba
463 #define MSR_P4_IQ_ESCR1 0x000003bb
464 #define MSR_P4_IS_ESCR0 0x000003b4
465 #define MSR_P4_IS_ESCR1 0x000003b5
466 #define MSR_P4_ITLB_ESCR0 0x000003b6
467 #define MSR_P4_ITLB_ESCR1 0x000003b7
468 #define MSR_P4_IX_ESCR0 0x000003c8
469 #define MSR_P4_IX_ESCR1 0x000003c9
470 #define MSR_P4_MOB_ESCR0 0x000003aa
471 #define MSR_P4_MOB_ESCR1 0x000003ab
472 #define MSR_P4_MS_ESCR0 0x000003c0
473 #define MSR_P4_MS_ESCR1 0x000003c1
474 #define MSR_P4_PMH_ESCR0 0x000003ac
475 #define MSR_P4_PMH_ESCR1 0x000003ad
476 #define MSR_P4_RAT_ESCR0 0x000003bc
477 #define MSR_P4_RAT_ESCR1 0x000003bd
478 #define MSR_P4_SAAT_ESCR0 0x000003ae
479 #define MSR_P4_SAAT_ESCR1 0x000003af
480 #define MSR_P4_SSU_ESCR0 0x000003be
481 #define MSR_P4_SSU_ESCR1 0x000003bf /* guess: not in manual */
483 #define MSR_P4_TBPU_ESCR0 0x000003c2
484 #define MSR_P4_TBPU_ESCR1 0x000003c3
485 #define MSR_P4_TC_ESCR0 0x000003c4
486 #define MSR_P4_TC_ESCR1 0x000003c5
487 #define MSR_P4_U2L_ESCR0 0x000003b0
488 #define MSR_P4_U2L_ESCR1 0x000003b1
490 #define MSR_P4_PEBS_MATRIX_VERT 0x000003f2
492 /* Intel Core-based CPU performance counters */
493 #define MSR_CORE_PERF_FIXED_CTR0 0x00000309
494 #define MSR_CORE_PERF_FIXED_CTR1 0x0000030a
495 #define MSR_CORE_PERF_FIXED_CTR2 0x0000030b
496 #define MSR_CORE_PERF_FIXED_CTR_CTRL 0x0000038d
497 #define MSR_CORE_PERF_GLOBAL_STATUS 0x0000038e
498 #define MSR_CORE_PERF_GLOBAL_CTRL 0x0000038f
499 #define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x00000390
501 /* Geode defined MSRs */
502 #define MSR_GEODE_BUSCONT_CONF0 0x00001900
505 #define MSR_IA32_VMX_BASIC 0x00000480
506 #define MSR_IA32_VMX_PINBASED_CTLS 0x00000481
507 #define MSR_IA32_VMX_PROCBASED_CTLS 0x00000482
508 #define MSR_IA32_VMX_EXIT_CTLS 0x00000483
509 #define MSR_IA32_VMX_ENTRY_CTLS 0x00000484
510 #define MSR_IA32_VMX_MISC 0x00000485
511 #define MSR_IA32_VMX_CR0_FIXED0 0x00000486
512 #define MSR_IA32_VMX_CR0_FIXED1 0x00000487
513 #define MSR_IA32_VMX_CR4_FIXED0 0x00000488
514 #define MSR_IA32_VMX_CR4_FIXED1 0x00000489
515 #define MSR_IA32_VMX_VMCS_ENUM 0x0000048a
516 #define MSR_IA32_VMX_PROCBASED_CTLS2 0x0000048b
517 #define MSR_IA32_VMX_EPT_VPID_CAP 0x0000048c
518 #define MSR_IA32_VMX_TRUE_PINBASED_CTLS 0x0000048d
519 #define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x0000048e
520 #define MSR_IA32_VMX_TRUE_EXIT_CTLS 0x0000048f
521 #define MSR_IA32_VMX_TRUE_ENTRY_CTLS 0x00000490
523 /* VMX_BASIC bits and bitmasks */
524 #define VMX_BASIC_VMCS_SIZE_SHIFT 32
525 #define VMX_BASIC_64 0x0001000000000000LLU
526 #define VMX_BASIC_MEM_TYPE_SHIFT 50
527 #define VMX_BASIC_MEM_TYPE_MASK 0x003c000000000000LLU
528 #define VMX_BASIC_MEM_TYPE_WB 6LLU
529 #define VMX_BASIC_INOUT 0x0040000000000000LLU
533 #define MSR_VM_CR 0xc0010114
534 #define MSR_VM_IGNNE 0xc0010115
535 #define MSR_VM_HSAVE_PA 0xc0010117
537 #endif /* _ASM_X86_MSR_INDEX_H */