1 /* SPDX-License-Identifier: GPL-2.0 */
2 #ifndef _ASM_X86_SPECIAL_INSNS_H
3 #define _ASM_X86_SPECIAL_INSNS_H
9 #include <asm/processor-flags.h>
10 #include <linux/irqflags.h>
11 #include <linux/jump_label.h>
14 * The compiler should not reorder volatile asm statements with respect to each
15 * other: they should execute in program order. However GCC 4.9.x and 5.x have
16 * a bug (which was fixed in 8.1, 7.3 and 6.5) where they might reorder
17 * volatile asm. The write functions are not affected since they have memory
18 * clobbers preventing reordering. To prevent reads from being reordered with
19 * respect to writes, use a dummy memory operand.
22 #define __FORCE_ORDER "m"(*(unsigned int *)0x1000UL)
24 void native_write_cr0(unsigned long val);
26 static inline unsigned long native_read_cr0(void)
29 asm volatile("mov %%cr0,%0\n\t" : "=r" (val) : __FORCE_ORDER);
33 static __always_inline unsigned long native_read_cr2(void)
36 asm volatile("mov %%cr2,%0\n\t" : "=r" (val) : __FORCE_ORDER);
40 static __always_inline void native_write_cr2(unsigned long val)
42 asm volatile("mov %0,%%cr2": : "r" (val) : "memory");
45 static inline unsigned long __native_read_cr3(void)
48 asm volatile("mov %%cr3,%0\n\t" : "=r" (val) : __FORCE_ORDER);
52 static inline void native_write_cr3(unsigned long val)
54 asm volatile("mov %0,%%cr3": : "r" (val) : "memory");
57 static inline unsigned long native_read_cr4(void)
62 * This could fault if CR4 does not exist. Non-existent CR4
63 * is functionally equivalent to CR4 == 0. Keep it simple and pretend
64 * that CR4 == 0 on CPUs that don't have CR4.
66 asm volatile("1: mov %%cr4, %0\n"
69 : "=r" (val) : "0" (0), __FORCE_ORDER);
71 /* CR4 always exists on x86_64. */
72 asm volatile("mov %%cr4,%0\n\t" : "=r" (val) : __FORCE_ORDER);
77 void native_write_cr4(unsigned long val);
79 #ifdef CONFIG_X86_INTEL_MEMORY_PROTECTION_KEYS
80 static inline u32 rdpkru(void)
86 * "rdpkru" instruction. Places PKRU contents in to EAX,
87 * clears EDX and requires that ecx=0.
89 asm volatile(".byte 0x0f,0x01,0xee\n\t"
90 : "=a" (pkru), "=d" (edx)
95 static inline void wrpkru(u32 pkru)
100 * "wrpkru" instruction. Loads contents in EAX to PKRU,
101 * requires that ecx = edx = 0.
103 asm volatile(".byte 0x0f,0x01,0xef\n\t"
104 : : "a" (pkru), "c"(ecx), "d"(edx));
108 static inline u32 rdpkru(void)
113 static inline void wrpkru(u32 pkru)
118 static inline void native_wbinvd(void)
120 asm volatile("wbinvd": : :"memory");
123 extern asmlinkage void asm_load_gs_index(unsigned int selector);
125 static inline void native_load_gs_index(unsigned int selector)
129 local_irq_save(flags);
130 asm_load_gs_index(selector);
131 local_irq_restore(flags);
134 static inline unsigned long __read_cr4(void)
136 return native_read_cr4();
139 #ifdef CONFIG_PARAVIRT_XXL
140 #include <asm/paravirt.h>
143 static inline unsigned long read_cr0(void)
145 return native_read_cr0();
148 static inline void write_cr0(unsigned long x)
153 static __always_inline unsigned long read_cr2(void)
155 return native_read_cr2();
158 static __always_inline void write_cr2(unsigned long x)
164 * Careful! CR3 contains more than just an address. You probably want
165 * read_cr3_pa() instead.
167 static inline unsigned long __read_cr3(void)
169 return __native_read_cr3();
172 static inline void write_cr3(unsigned long x)
177 static inline void __write_cr4(unsigned long x)
182 static inline void wbinvd(void)
188 static inline void load_gs_index(unsigned int selector)
191 native_load_gs_index(selector);
193 loadsegment(gs, selector);
197 #endif /* CONFIG_PARAVIRT_XXL */
199 static inline void clflush(volatile void *__p)
201 asm volatile("clflush %0" : "+m" (*(volatile char __force *)__p));
204 static inline void clflushopt(volatile void *__p)
206 alternative_io(".byte 0x3e; clflush %P0",
207 ".byte 0x66; clflush %P0",
208 X86_FEATURE_CLFLUSHOPT,
209 "+m" (*(volatile char __force *)__p));
212 static inline void clwb(volatile void *__p)
214 volatile struct { char x[64]; } *p = __p;
216 asm volatile(ALTERNATIVE_2(
217 ".byte 0x3e; clflush (%[pax])",
218 ".byte 0x66; clflush (%[pax])", /* clflushopt (%%rax) */
219 X86_FEATURE_CLFLUSHOPT,
220 ".byte 0x66, 0x0f, 0xae, 0x30", /* clwb (%%rax) */
226 #define nop() asm volatile ("nop")
228 static inline void serialize(void)
230 /* Instruction opcode for SERIALIZE; supported in binutils >= 2.35. */
231 asm volatile(".byte 0xf, 0x1, 0xe8" ::: "memory");
234 /* The dst parameter must be 64-bytes aligned */
235 static inline void movdir64b(void __iomem *dst, const void *src)
237 const struct { char _[64]; } *__src = src;
238 struct { char _[64]; } __iomem *__dst = dst;
241 * MOVDIR64B %(rdx), rax.
243 * Both __src and __dst must be memory constraints in order to tell the
244 * compiler that no other memory accesses should be reordered around
247 * Also, both must be supplied as lvalues because this tells
248 * the compiler what the object is (its size) the instruction accesses.
249 * I.e., not the pointers but what they point to, thus the deref'ing '*'.
251 asm volatile(".byte 0x66, 0x0f, 0x38, 0xf8, 0x02"
253 : "m" (*__src), "a" (__dst), "d" (__src));
257 * enqcmds - Enqueue a command in supervisor (CPL0) mode
258 * @dst: destination, in MMIO space (must be 512-bit aligned)
259 * @src: 512 bits memory operand
261 * The ENQCMDS instruction allows software to write a 512-bit command to
262 * a 512-bit-aligned special MMIO region that supports the instruction.
263 * A return status is loaded into the ZF flag in the RFLAGS register.
264 * ZF = 0 equates to success, and ZF = 1 indicates retry or error.
266 * This function issues the ENQCMDS instruction to submit data from
267 * kernel space to MMIO space, in a unit of 512 bits. Order of data access
268 * is not guaranteed, nor is a memory barrier performed afterwards. It
269 * returns 0 on success and -EAGAIN on failure.
271 * Warning: Do not use this helper unless your driver has checked that the
272 * ENQCMDS instruction is supported on the platform and the device accepts
275 static inline int enqcmds(void __iomem *dst, const void *src)
277 const struct { char _[64]; } *__src = src;
278 struct { char _[64]; } __iomem *__dst = dst;
282 * ENQCMDS %(rdx), rax
284 * See movdir64b()'s comment on operand specification.
286 asm volatile(".byte 0xf3, 0x0f, 0x38, 0xf8, 0x02, 0x66, 0x90"
288 : CC_OUT(z) (zf), "+m" (*__dst)
289 : "m" (*__src), "a" (__dst), "d" (__src));
291 /* Submission failure is indicated via EFLAGS.ZF=1 */
298 static inline void tile_release(void)
301 * Instruction opcode for TILERELEASE; supported in binutils
304 asm volatile(".byte 0xc4, 0xe2, 0x78, 0x49, 0xc0");
307 #endif /* __KERNEL__ */
309 #endif /* _ASM_X86_SPECIAL_INSNS_H */