1 /* SPDX-License-Identifier: GPL-2.0-only */
3 * Kernel-based Virtual Machine driver for Linux
5 * This header defines architecture specific interfaces, x86 version
8 #ifndef _ASM_X86_KVM_HOST_H
9 #define _ASM_X86_KVM_HOST_H
11 #include <linux/types.h>
13 #include <linux/mmu_notifier.h>
14 #include <linux/tracepoint.h>
15 #include <linux/cpumask.h>
16 #include <linux/irq_work.h>
17 #include <linux/irq.h>
18 #include <linux/workqueue.h>
20 #include <linux/kvm.h>
21 #include <linux/kvm_para.h>
22 #include <linux/kvm_types.h>
23 #include <linux/perf_event.h>
24 #include <linux/pvclock_gtod.h>
25 #include <linux/clocksource.h>
26 #include <linux/irqbypass.h>
27 #include <linux/hyperv.h>
30 #include <asm/pvclock-abi.h>
33 #include <asm/msr-index.h>
35 #include <asm/kvm_page_track.h>
36 #include <asm/kvm_vcpu_regs.h>
37 #include <asm/hyperv-tlfs.h>
39 #define __KVM_HAVE_ARCH_VCPU_DEBUGFS
41 #define KVM_MAX_VCPUS 1024
44 * In x86, the VCPU ID corresponds to the APIC ID, and APIC IDs
45 * might be larger than the actual number of VCPUs because the
46 * APIC ID encodes CPU topology information.
48 * In the worst case, we'll need less than one extra bit for the
49 * Core ID, and less than one extra bit for the Package (Die) ID,
50 * so ratio of 4 should be enough.
52 #define KVM_VCPU_ID_RATIO 4
53 #define KVM_MAX_VCPU_IDS (KVM_MAX_VCPUS * KVM_VCPU_ID_RATIO)
55 /* memory slots that are not exposed to userspace */
56 #define KVM_PRIVATE_MEM_SLOTS 3
58 #define KVM_HALT_POLL_NS_DEFAULT 200000
60 #define KVM_IRQCHIP_NUM_PINS KVM_IOAPIC_NUM_PINS
62 #define KVM_DIRTY_LOG_MANUAL_CAPS (KVM_DIRTY_LOG_MANUAL_PROTECT_ENABLE | \
63 KVM_DIRTY_LOG_INITIALLY_SET)
65 #define KVM_BUS_LOCK_DETECTION_VALID_MODE (KVM_BUS_LOCK_DETECTION_OFF | \
66 KVM_BUS_LOCK_DETECTION_EXIT)
68 /* x86-specific vcpu->requests bit members */
69 #define KVM_REQ_MIGRATE_TIMER KVM_ARCH_REQ(0)
70 #define KVM_REQ_REPORT_TPR_ACCESS KVM_ARCH_REQ(1)
71 #define KVM_REQ_TRIPLE_FAULT KVM_ARCH_REQ(2)
72 #define KVM_REQ_MMU_SYNC KVM_ARCH_REQ(3)
73 #define KVM_REQ_CLOCK_UPDATE KVM_ARCH_REQ(4)
74 #define KVM_REQ_LOAD_MMU_PGD KVM_ARCH_REQ(5)
75 #define KVM_REQ_EVENT KVM_ARCH_REQ(6)
76 #define KVM_REQ_APF_HALT KVM_ARCH_REQ(7)
77 #define KVM_REQ_STEAL_UPDATE KVM_ARCH_REQ(8)
78 #define KVM_REQ_NMI KVM_ARCH_REQ(9)
79 #define KVM_REQ_PMU KVM_ARCH_REQ(10)
80 #define KVM_REQ_PMI KVM_ARCH_REQ(11)
81 #define KVM_REQ_SMI KVM_ARCH_REQ(12)
82 #define KVM_REQ_MASTERCLOCK_UPDATE KVM_ARCH_REQ(13)
83 #define KVM_REQ_MCLOCK_INPROGRESS \
84 KVM_ARCH_REQ_FLAGS(14, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
85 #define KVM_REQ_SCAN_IOAPIC \
86 KVM_ARCH_REQ_FLAGS(15, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
87 #define KVM_REQ_GLOBAL_CLOCK_UPDATE KVM_ARCH_REQ(16)
88 #define KVM_REQ_APIC_PAGE_RELOAD \
89 KVM_ARCH_REQ_FLAGS(17, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
90 #define KVM_REQ_HV_CRASH KVM_ARCH_REQ(18)
91 #define KVM_REQ_IOAPIC_EOI_EXIT KVM_ARCH_REQ(19)
92 #define KVM_REQ_HV_RESET KVM_ARCH_REQ(20)
93 #define KVM_REQ_HV_EXIT KVM_ARCH_REQ(21)
94 #define KVM_REQ_HV_STIMER KVM_ARCH_REQ(22)
95 #define KVM_REQ_LOAD_EOI_EXITMAP KVM_ARCH_REQ(23)
96 #define KVM_REQ_GET_NESTED_STATE_PAGES KVM_ARCH_REQ(24)
97 #define KVM_REQ_APICV_UPDATE \
98 KVM_ARCH_REQ_FLAGS(25, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
99 #define KVM_REQ_TLB_FLUSH_CURRENT KVM_ARCH_REQ(26)
100 #define KVM_REQ_TLB_FLUSH_GUEST \
101 KVM_ARCH_REQ_FLAGS(27, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
102 #define KVM_REQ_APF_READY KVM_ARCH_REQ(28)
103 #define KVM_REQ_MSR_FILTER_CHANGED KVM_ARCH_REQ(29)
104 #define KVM_REQ_UPDATE_CPU_DIRTY_LOGGING \
105 KVM_ARCH_REQ_FLAGS(30, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
106 #define KVM_REQ_MMU_FREE_OBSOLETE_ROOTS \
107 KVM_ARCH_REQ_FLAGS(31, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
109 #define CR0_RESERVED_BITS \
110 (~(unsigned long)(X86_CR0_PE | X86_CR0_MP | X86_CR0_EM | X86_CR0_TS \
111 | X86_CR0_ET | X86_CR0_NE | X86_CR0_WP | X86_CR0_AM \
112 | X86_CR0_NW | X86_CR0_CD | X86_CR0_PG))
114 #define CR4_RESERVED_BITS \
115 (~(unsigned long)(X86_CR4_VME | X86_CR4_PVI | X86_CR4_TSD | X86_CR4_DE\
116 | X86_CR4_PSE | X86_CR4_PAE | X86_CR4_MCE \
117 | X86_CR4_PGE | X86_CR4_PCE | X86_CR4_OSFXSR | X86_CR4_PCIDE \
118 | X86_CR4_OSXSAVE | X86_CR4_SMEP | X86_CR4_FSGSBASE \
119 | X86_CR4_OSXMMEXCPT | X86_CR4_LA57 | X86_CR4_VMXE \
120 | X86_CR4_SMAP | X86_CR4_PKE | X86_CR4_UMIP))
122 #define CR8_RESERVED_BITS (~(unsigned long)X86_CR8_TPR)
126 #define INVALID_PAGE (~(hpa_t)0)
127 #define VALID_PAGE(x) ((x) != INVALID_PAGE)
129 #define UNMAPPED_GVA (~(gpa_t)0)
130 #define INVALID_GPA (~(gpa_t)0)
132 /* KVM Hugepage definitions for x86 */
133 #define KVM_MAX_HUGEPAGE_LEVEL PG_LEVEL_1G
134 #define KVM_NR_PAGE_SIZES (KVM_MAX_HUGEPAGE_LEVEL - PG_LEVEL_4K + 1)
135 #define KVM_HPAGE_GFN_SHIFT(x) (((x) - 1) * 9)
136 #define KVM_HPAGE_SHIFT(x) (PAGE_SHIFT + KVM_HPAGE_GFN_SHIFT(x))
137 #define KVM_HPAGE_SIZE(x) (1UL << KVM_HPAGE_SHIFT(x))
138 #define KVM_HPAGE_MASK(x) (~(KVM_HPAGE_SIZE(x) - 1))
139 #define KVM_PAGES_PER_HPAGE(x) (KVM_HPAGE_SIZE(x) / PAGE_SIZE)
141 #define KVM_MEMSLOT_PAGES_TO_MMU_PAGES_RATIO 50
142 #define KVM_MIN_ALLOC_MMU_PAGES 64UL
143 #define KVM_MMU_HASH_SHIFT 12
144 #define KVM_NUM_MMU_PAGES (1 << KVM_MMU_HASH_SHIFT)
145 #define KVM_MIN_FREE_MMU_PAGES 5
146 #define KVM_REFILL_PAGES 25
147 #define KVM_MAX_CPUID_ENTRIES 256
148 #define KVM_NR_FIXED_MTRR_REGION 88
149 #define KVM_NR_VAR_MTRR 8
151 #define ASYNC_PF_PER_VCPU 64
154 VCPU_REGS_RAX = __VCPU_REGS_RAX,
155 VCPU_REGS_RCX = __VCPU_REGS_RCX,
156 VCPU_REGS_RDX = __VCPU_REGS_RDX,
157 VCPU_REGS_RBX = __VCPU_REGS_RBX,
158 VCPU_REGS_RSP = __VCPU_REGS_RSP,
159 VCPU_REGS_RBP = __VCPU_REGS_RBP,
160 VCPU_REGS_RSI = __VCPU_REGS_RSI,
161 VCPU_REGS_RDI = __VCPU_REGS_RDI,
163 VCPU_REGS_R8 = __VCPU_REGS_R8,
164 VCPU_REGS_R9 = __VCPU_REGS_R9,
165 VCPU_REGS_R10 = __VCPU_REGS_R10,
166 VCPU_REGS_R11 = __VCPU_REGS_R11,
167 VCPU_REGS_R12 = __VCPU_REGS_R12,
168 VCPU_REGS_R13 = __VCPU_REGS_R13,
169 VCPU_REGS_R14 = __VCPU_REGS_R14,
170 VCPU_REGS_R15 = __VCPU_REGS_R15,
175 VCPU_EXREG_PDPTR = NR_VCPU_REGS,
181 VCPU_EXREG_EXIT_INFO_1,
182 VCPU_EXREG_EXIT_INFO_2,
196 enum exit_fastpath_completion {
198 EXIT_FASTPATH_REENTER_GUEST,
199 EXIT_FASTPATH_EXIT_HANDLED,
201 typedef enum exit_fastpath_completion fastpath_t;
203 struct x86_emulate_ctxt;
204 struct x86_exception;
206 enum x86_intercept_stage;
208 #define KVM_NR_DB_REGS 4
210 #define DR6_BUS_LOCK (1 << 11)
211 #define DR6_BD (1 << 13)
212 #define DR6_BS (1 << 14)
213 #define DR6_BT (1 << 15)
214 #define DR6_RTM (1 << 16)
216 * DR6_ACTIVE_LOW combines fixed-1 and active-low bits.
217 * We can regard all the bits in DR6_FIXED_1 as active_low bits;
218 * they will never be 0 for now, but when they are defined
219 * in the future it will require no code change.
221 * DR6_ACTIVE_LOW is also used as the init/reset value for DR6.
223 #define DR6_ACTIVE_LOW 0xffff0ff0
224 #define DR6_VOLATILE 0x0001e80f
225 #define DR6_FIXED_1 (DR6_ACTIVE_LOW & ~DR6_VOLATILE)
227 #define DR7_BP_EN_MASK 0x000000ff
228 #define DR7_GE (1 << 9)
229 #define DR7_GD (1 << 13)
230 #define DR7_FIXED_1 0x00000400
231 #define DR7_VOLATILE 0xffff2bff
233 #define KVM_GUESTDBG_VALID_MASK \
234 (KVM_GUESTDBG_ENABLE | \
235 KVM_GUESTDBG_SINGLESTEP | \
236 KVM_GUESTDBG_USE_HW_BP | \
237 KVM_GUESTDBG_USE_SW_BP | \
238 KVM_GUESTDBG_INJECT_BP | \
239 KVM_GUESTDBG_INJECT_DB | \
240 KVM_GUESTDBG_BLOCKIRQ)
243 #define PFERR_PRESENT_BIT 0
244 #define PFERR_WRITE_BIT 1
245 #define PFERR_USER_BIT 2
246 #define PFERR_RSVD_BIT 3
247 #define PFERR_FETCH_BIT 4
248 #define PFERR_PK_BIT 5
249 #define PFERR_SGX_BIT 15
250 #define PFERR_GUEST_FINAL_BIT 32
251 #define PFERR_GUEST_PAGE_BIT 33
252 #define PFERR_IMPLICIT_ACCESS_BIT 48
254 #define PFERR_PRESENT_MASK (1U << PFERR_PRESENT_BIT)
255 #define PFERR_WRITE_MASK (1U << PFERR_WRITE_BIT)
256 #define PFERR_USER_MASK (1U << PFERR_USER_BIT)
257 #define PFERR_RSVD_MASK (1U << PFERR_RSVD_BIT)
258 #define PFERR_FETCH_MASK (1U << PFERR_FETCH_BIT)
259 #define PFERR_PK_MASK (1U << PFERR_PK_BIT)
260 #define PFERR_SGX_MASK (1U << PFERR_SGX_BIT)
261 #define PFERR_GUEST_FINAL_MASK (1ULL << PFERR_GUEST_FINAL_BIT)
262 #define PFERR_GUEST_PAGE_MASK (1ULL << PFERR_GUEST_PAGE_BIT)
263 #define PFERR_IMPLICIT_ACCESS (1ULL << PFERR_IMPLICIT_ACCESS_BIT)
265 #define PFERR_NESTED_GUEST_PAGE (PFERR_GUEST_PAGE_MASK | \
269 /* apic attention bits */
270 #define KVM_APIC_CHECK_VAPIC 0
272 * The following bit is set with PV-EOI, unset on EOI.
273 * We detect PV-EOI changes by guest by comparing
274 * this bit with PV-EOI in guest memory.
275 * See the implementation in apic_update_pv_eoi.
277 #define KVM_APIC_PV_EOI_PENDING 1
279 struct kvm_kernel_irq_routing_entry;
282 * kvm_mmu_page_role tracks the properties of a shadow page (where shadow page
283 * also includes TDP pages) to determine whether or not a page can be used in
284 * the given MMU context. This is a subset of the overall kvm_cpu_role to
285 * minimize the size of kvm_memory_slot.arch.gfn_track, i.e. allows allocating
286 * 2 bytes per gfn instead of 4 bytes per gfn.
288 * Upper-level shadow pages having gptes are tracked for write-protection via
289 * gfn_track. As above, gfn_track is a 16 bit counter, so KVM must not create
290 * more than 2^16-1 upper-level shadow pages at a single gfn, otherwise
291 * gfn_track will overflow and explosions will ensure.
293 * A unique shadow page (SP) for a gfn is created if and only if an existing SP
294 * cannot be reused. The ability to reuse a SP is tracked by its role, which
295 * incorporates various mode bits and properties of the SP. Roughly speaking,
296 * the number of unique SPs that can theoretically be created is 2^n, where n
297 * is the number of bits that are used to compute the role.
299 * But, even though there are 19 bits in the mask below, not all combinations
300 * of modes and flags are possible:
302 * - invalid shadow pages are not accounted, so the bits are effectively 18
304 * - quadrant will only be used if has_4_byte_gpte=1 (non-PAE paging);
305 * execonly and ad_disabled are only used for nested EPT which has
306 * has_4_byte_gpte=0. Therefore, 2 bits are always unused.
308 * - the 4 bits of level are effectively limited to the values 2/3/4/5,
309 * as 4k SPs are not tracked (allowed to go unsync). In addition non-PAE
310 * paging has exactly one upper level, making level completely redundant
311 * when has_4_byte_gpte=1.
313 * - on top of this, smep_andnot_wp and smap_andnot_wp are only set if
314 * cr0_wp=0, therefore these three bits only give rise to 5 possibilities.
316 * Therefore, the maximum number of possible upper-level shadow pages for a
317 * single gfn is a bit less than 2^13.
319 union kvm_mmu_page_role {
323 unsigned has_4_byte_gpte:1;
330 unsigned smep_andnot_wp:1;
331 unsigned smap_andnot_wp:1;
332 unsigned ad_disabled:1;
333 unsigned guest_mode:1;
334 unsigned passthrough:1;
338 * This is left at the top of the word so that
339 * kvm_memslots_for_spte_role can extract it with a
340 * simple shift. While there is room, give it a whole
341 * byte so it is also faster to load it from memory.
348 * kvm_mmu_extended_role complements kvm_mmu_page_role, tracking properties
349 * relevant to the current MMU configuration. When loading CR0, CR4, or EFER,
350 * including on nested transitions, if nothing in the full role changes then
351 * MMU re-configuration can be skipped. @valid bit is set on first usage so we
352 * don't treat all-zero structure as valid data.
354 * The properties that are tracked in the extended role but not the page role
355 * are for things that either (a) do not affect the validity of the shadow page
356 * or (b) are indirectly reflected in the shadow page's role. For example,
357 * CR4.PKE only affects permission checks for software walks of the guest page
358 * tables (because KVM doesn't support Protection Keys with shadow paging), and
359 * CR0.PG, CR4.PAE, and CR4.PSE are indirectly reflected in role.level.
361 * Note, SMEP and SMAP are not redundant with sm*p_andnot_wp in the page role.
362 * If CR0.WP=1, KVM can reuse shadow pages for the guest regardless of SMEP and
363 * SMAP, but the MMU's permission checks for software walks need to be SMEP and
364 * SMAP aware regardless of CR0.WP.
366 union kvm_mmu_extended_role {
369 unsigned int valid:1;
370 unsigned int execonly:1;
371 unsigned int cr4_pse:1;
372 unsigned int cr4_pke:1;
373 unsigned int cr4_smap:1;
374 unsigned int cr4_smep:1;
375 unsigned int cr4_la57:1;
376 unsigned int efer_lma:1;
383 union kvm_mmu_page_role base;
384 union kvm_mmu_extended_role ext;
388 struct kvm_rmap_head {
392 struct kvm_pio_request {
393 unsigned long linear_rip;
400 #define PT64_ROOT_MAX_LEVEL 5
402 struct rsvd_bits_validate {
403 u64 rsvd_bits_mask[2][PT64_ROOT_MAX_LEVEL];
407 struct kvm_mmu_root_info {
412 #define KVM_MMU_ROOT_INFO_INVALID \
413 ((struct kvm_mmu_root_info) { .pgd = INVALID_PAGE, .hpa = INVALID_PAGE })
415 #define KVM_MMU_NUM_PREV_ROOTS 3
417 #define KVM_HAVE_MMU_RWLOCK
420 struct kvm_page_fault;
423 * x86 supports 4 paging modes (5-level 64-bit, 4-level 64-bit, 3-level 32-bit,
424 * and 2-level 32-bit). The kvm_mmu structure abstracts the details of the
428 unsigned long (*get_guest_pgd)(struct kvm_vcpu *vcpu);
429 u64 (*get_pdptr)(struct kvm_vcpu *vcpu, int index);
430 int (*page_fault)(struct kvm_vcpu *vcpu, struct kvm_page_fault *fault);
431 void (*inject_page_fault)(struct kvm_vcpu *vcpu,
432 struct x86_exception *fault);
433 gpa_t (*gva_to_gpa)(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
434 gpa_t gva_or_gpa, u64 access,
435 struct x86_exception *exception);
436 int (*sync_page)(struct kvm_vcpu *vcpu,
437 struct kvm_mmu_page *sp);
438 void (*invlpg)(struct kvm_vcpu *vcpu, gva_t gva, hpa_t root_hpa);
439 struct kvm_mmu_root_info root;
440 union kvm_cpu_role cpu_role;
441 union kvm_mmu_page_role root_role;
444 * The pkru_mask indicates if protection key checks are needed. It
445 * consists of 16 domains indexed by page fault error code bits [4:1],
446 * with PFEC.RSVD replaced by ACC_USER_MASK from the page tables.
447 * Each domain has 2 bits which are ANDed with AD and WD from PKRU.
451 struct kvm_mmu_root_info prev_roots[KVM_MMU_NUM_PREV_ROOTS];
454 * Bitmap; bit set = permission fault
455 * Byte index: page fault error code [4:1]
456 * Bit index: pte permissions in ACC_* format
465 * check zero bits on shadow page table entries, these
466 * bits include not only hardware reserved bits but also
467 * the bits spte never used.
469 struct rsvd_bits_validate shadow_zero_check;
471 struct rsvd_bits_validate guest_rsvd_check;
473 u64 pdptrs[4]; /* pae */
476 struct kvm_tlb_range {
491 struct perf_event *perf_event;
492 struct kvm_vcpu *vcpu;
494 * eventsel value for general purpose counters,
495 * ctrl value for fixed counters.
502 #define KVM_PMC_MAX_FIXED 3
504 unsigned nr_arch_gp_counters;
505 unsigned nr_arch_fixed_counters;
506 unsigned available_event_types;
510 u64 counter_bitmask[2];
511 u64 global_ctrl_mask;
512 u64 global_ovf_ctrl_mask;
516 struct kvm_pmc gp_counters[INTEL_PMC_MAX_GENERIC];
517 struct kvm_pmc fixed_counters[KVM_PMC_MAX_FIXED];
518 struct irq_work irq_work;
519 DECLARE_BITMAP(reprogram_pmi, X86_PMC_IDX_MAX);
520 DECLARE_BITMAP(all_valid_pmc_idx, X86_PMC_IDX_MAX);
521 DECLARE_BITMAP(pmc_in_use, X86_PMC_IDX_MAX);
524 * The gate to release perf_events not marked in
525 * pmc_in_use only once in a vcpu time slice.
530 * The total number of programmed perf_events and it helps to avoid
531 * redundant check before cleanup if guest don't use vPMU at all.
539 KVM_DEBUGREG_BP_ENABLED = 1,
540 KVM_DEBUGREG_WONT_EXIT = 2,
543 struct kvm_mtrr_range {
546 struct list_head node;
550 struct kvm_mtrr_range var_ranges[KVM_NR_VAR_MTRR];
551 mtrr_type fixed_ranges[KVM_NR_FIXED_MTRR_REGION];
554 struct list_head head;
557 /* Hyper-V SynIC timer */
558 struct kvm_vcpu_hv_stimer {
559 struct hrtimer timer;
561 union hv_stimer_config config;
564 struct hv_message msg;
568 /* Hyper-V synthetic interrupt controller (SynIC)*/
569 struct kvm_vcpu_hv_synic {
574 atomic64_t sint[HV_SYNIC_SINT_COUNT];
575 atomic_t sint_to_gsi[HV_SYNIC_SINT_COUNT];
576 DECLARE_BITMAP(auto_eoi_bitmap, 256);
577 DECLARE_BITMAP(vec_bitmap, 256);
579 bool dont_zero_synic_pages;
582 /* Hyper-V per vcpu emulation context */
584 struct kvm_vcpu *vcpu;
588 struct kvm_vcpu_hv_synic synic;
589 struct kvm_hyperv_exit exit;
590 struct kvm_vcpu_hv_stimer stimer[HV_SYNIC_STIMER_COUNT];
591 DECLARE_BITMAP(stimer_pending_bitmap, HV_SYNIC_STIMER_COUNT);
594 u32 features_eax; /* HYPERV_CPUID_FEATURES.EAX */
595 u32 features_ebx; /* HYPERV_CPUID_FEATURES.EBX */
596 u32 features_edx; /* HYPERV_CPUID_FEATURES.EDX */
597 u32 enlightenments_eax; /* HYPERV_CPUID_ENLIGHTMENT_INFO.EAX */
598 u32 enlightenments_ebx; /* HYPERV_CPUID_ENLIGHTMENT_INFO.EBX */
599 u32 syndbg_cap_eax; /* HYPERV_CPUID_SYNDBG_PLATFORM_CAPABILITIES.EAX */
603 /* Xen HVM per vcpu emulation context */
604 struct kvm_vcpu_xen {
606 u32 current_runstate;
608 struct gfn_to_pfn_cache vcpu_info_cache;
609 struct gfn_to_pfn_cache vcpu_time_info_cache;
610 struct gfn_to_pfn_cache runstate_cache;
612 u64 runstate_entry_time;
613 u64 runstate_times[4];
614 unsigned long evtchn_pending_sel;
615 u32 vcpu_id; /* The Xen / ACPI vCPU ID */
617 u64 timer_expires; /* In guest epoch */
618 atomic_t timer_pending;
619 struct hrtimer timer;
621 struct timer_list poll_timer;
624 struct kvm_vcpu_arch {
626 * rip and regs accesses must go through
627 * kvm_{register,rip}_{read,write} functions.
629 unsigned long regs[NR_VCPU_REGS];
634 unsigned long cr0_guest_owned_bits;
638 unsigned long cr4_guest_owned_bits;
639 unsigned long cr4_guest_rsvd_bits;
646 struct kvm_lapic *apic; /* kernel irqchip context */
648 bool load_eoi_exitmap_pending;
649 DECLARE_BITMAP(ioapic_handled_vectors, 256);
650 unsigned long apic_attention;
651 int32_t apic_arb_prio;
653 u64 ia32_misc_enable_msr;
656 bool at_instruction_boundary;
657 bool tpr_access_reporting;
659 bool xfd_no_write_intercept;
661 u64 microcode_version;
662 u64 arch_capabilities;
663 u64 perf_capabilities;
666 * Paging state of the vcpu
668 * If the vcpu runs in guest mode with two level paging this still saves
669 * the paging mode of the l1 guest. This context is always used to
674 /* Non-nested MMU for L1 */
675 struct kvm_mmu root_mmu;
677 /* L1 MMU when running nested */
678 struct kvm_mmu guest_mmu;
681 * Paging state of an L2 guest (used for nested npt)
683 * This context will save all necessary information to walk page tables
684 * of an L2 guest. This context is only initialized for page table
685 * walking and not for faulting since we never handle l2 page faults on
688 struct kvm_mmu nested_mmu;
691 * Pointer to the mmu context currently used for
692 * gva_to_gpa translations.
694 struct kvm_mmu *walk_mmu;
696 struct kvm_mmu_memory_cache mmu_pte_list_desc_cache;
697 struct kvm_mmu_memory_cache mmu_shadow_page_cache;
698 struct kvm_mmu_memory_cache mmu_gfn_array_cache;
699 struct kvm_mmu_memory_cache mmu_page_header_cache;
702 * QEMU userspace and the guest each have their own FPU state.
703 * In vcpu_run, we switch between the user and guest FPU contexts.
704 * While running a VCPU, the VCPU thread will have the guest FPU
707 * Note that while the PKRU state lives inside the fpu registers,
708 * it is switched out separately at VMENTER and VMEXIT time. The
709 * "guest_fpstate" state here contains the guest FPU context, with the
712 struct fpu_guest guest_fpu;
716 struct kvm_pio_request pio;
719 unsigned sev_pio_count;
721 u8 event_exit_inst_len;
723 struct kvm_queued_exception {
729 unsigned long payload;
734 struct kvm_queued_interrupt {
740 int halt_request; /* real mode on Intel only */
743 struct kvm_cpuid_entry2 *cpuid_entries;
746 u64 reserved_gpa_bits;
749 /* emulate context */
751 struct x86_emulate_ctxt *emulate_ctxt;
752 bool emulate_regs_need_sync_to_vcpu;
753 bool emulate_regs_need_sync_from_vcpu;
754 int (*complete_userspace_io)(struct kvm_vcpu *vcpu);
757 struct pvclock_vcpu_time_info hv_clock;
758 unsigned int hw_tsc_khz;
759 struct gfn_to_pfn_cache pv_time;
760 /* set guest stopped flag in pvclock flags field */
761 bool pvclock_set_guest_stopped_request;
767 struct gfn_to_hva_cache cache;
771 u64 tsc_offset; /* current tsc offset */
774 u64 tsc_offset_adjustment;
777 u64 this_tsc_generation;
779 bool tsc_always_catchup;
780 s8 virtual_tsc_shift;
781 u32 virtual_tsc_mult;
783 s64 ia32_tsc_adjust_msr;
784 u64 msr_ia32_power_ctl;
785 u64 l1_tsc_scaling_ratio;
786 u64 tsc_scaling_ratio; /* current scaling ratio */
788 atomic_t nmi_queued; /* unprocessed asynchronous NMIs */
789 unsigned nmi_pending; /* NMI queued after currently running handler */
790 bool nmi_injected; /* Trying to inject an NMI this entry */
791 bool smi_pending; /* SMI queued after currently running handler */
792 u8 handling_intr_from_guest;
794 struct kvm_mtrr mtrr_state;
797 unsigned switch_db_regs;
798 unsigned long db[KVM_NR_DB_REGS];
801 unsigned long eff_db[KVM_NR_DB_REGS];
802 unsigned long guest_debug_dr7;
803 u64 msr_platform_info;
804 u64 msr_misc_features_enables;
812 /* Cache MMIO info */
814 unsigned mmio_access;
820 /* used for guest single stepping over the given code position */
821 unsigned long singlestep_rip;
824 struct kvm_vcpu_hv *hyperv;
825 struct kvm_vcpu_xen xen;
827 cpumask_var_t wbinvd_dirty_mask;
829 unsigned long last_retry_eip;
830 unsigned long last_retry_addr;
834 gfn_t gfns[ASYNC_PF_PER_VCPU];
835 struct gfn_to_hva_cache data;
836 u64 msr_en_val; /* MSR_KVM_ASYNC_PF_EN */
837 u64 msr_int_val; /* MSR_KVM_ASYNC_PF_INT */
842 unsigned long nested_apf_token;
843 bool delivery_as_pf_vmexit;
844 bool pageready_pending;
847 /* OSVW MSRs (AMD only) */
855 struct gfn_to_hva_cache data;
858 u64 msr_kvm_poll_control;
861 * Indicates the guest is trying to write a gfn that contains one or
862 * more of the PTEs used to translate the write itself, i.e. the access
863 * is changing its own translation in the guest page tables. KVM exits
864 * to userspace if emulation of the faulting instruction fails and this
865 * flag is set, as KVM cannot make forward progress.
867 * If emulation fails for a write to guest page tables, KVM unprotects
868 * (zaps) the shadow page for the target gfn and resumes the guest to
869 * retry the non-emulatable instruction (on hardware). Unprotecting the
870 * gfn doesn't allow forward progress for a self-changing access because
871 * doing so also zaps the translation for the gfn, i.e. retrying the
872 * instruction will hit a !PRESENT fault, which results in a new shadow
873 * page and sends KVM back to square one.
875 bool write_fault_to_shadow_pgtable;
877 /* set at EPT violation at this point */
878 unsigned long exit_qualification;
880 /* pv related host specific info */
885 int pending_ioapic_eoi;
886 int pending_external_vector;
888 /* be preempted when it's in kernel-mode(cpl=0) */
889 bool preempted_in_kernel;
891 /* Flush the L1 Data cache for L1TF mitigation on VMENTER */
894 /* Host CPU on which VM-entry was most recently attempted */
895 int last_vmentry_cpu;
897 /* AMD MSRC001_0015 Hardware Configuration */
900 /* pv related cpuid info */
903 * value of the eax register in the KVM_CPUID_FEATURES CPUID
909 * indicates whether pv emulation should be disabled if features
910 * are not present in the guest's cpuid
915 /* Protected Guests */
916 bool guest_state_protected;
919 * Set when PDPTS were loaded directly by the userspace without
920 * reading the guest memory
922 bool pdptrs_from_userspace;
924 #if IS_ENABLED(CONFIG_HYPERV)
929 struct kvm_lpage_info {
933 struct kvm_arch_memory_slot {
934 struct kvm_rmap_head *rmap[KVM_NR_PAGE_SIZES];
935 struct kvm_lpage_info *lpage_info[KVM_NR_PAGE_SIZES - 1];
936 unsigned short *gfn_track[KVM_PAGE_TRACK_MAX];
940 * We use as the mode the number of bits allocated in the LDR for the
941 * logical processor ID. It happens that these are all powers of two.
942 * This makes it is very easy to detect cases where the APICs are
943 * configured for multiple modes; in that case, we cannot use the map and
944 * hence cannot use kvm_irq_delivery_to_apic_fast either.
946 #define KVM_APIC_MODE_XAPIC_CLUSTER 4
947 #define KVM_APIC_MODE_XAPIC_FLAT 8
948 #define KVM_APIC_MODE_X2APIC 16
950 struct kvm_apic_map {
955 struct kvm_lapic *xapic_flat_map[8];
956 struct kvm_lapic *xapic_cluster_map[16][4];
958 struct kvm_lapic *phys_map[];
961 /* Hyper-V synthetic debugger (SynDbg)*/
962 struct kvm_hv_syndbg {
973 /* Current state of Hyper-V TSC page clocksource */
974 enum hv_tsc_page_status {
975 /* TSC page was not set up or disabled */
976 HV_TSC_PAGE_UNSET = 0,
977 /* TSC page MSR was written by the guest, update pending */
978 HV_TSC_PAGE_GUEST_CHANGED,
979 /* TSC page update was triggered from the host side */
980 HV_TSC_PAGE_HOST_CHANGED,
981 /* TSC page was properly set up and is currently active */
983 /* TSC page was set up with an inaccessible GPA */
987 /* Hyper-V emulation context */
989 struct mutex hv_lock;
993 enum hv_tsc_page_status hv_tsc_page_status;
995 /* Hyper-v based guest crash (NT kernel bugcheck) parameters */
996 u64 hv_crash_param[HV_X64_MSR_CRASH_PARAMS];
999 struct ms_hyperv_tsc_page tsc_ref;
1001 struct idr conn_to_evt;
1003 u64 hv_reenlightenment_control;
1004 u64 hv_tsc_emulation_control;
1005 u64 hv_tsc_emulation_status;
1007 /* How many vCPUs have VP index != vCPU index */
1008 atomic_t num_mismatched_vp_indexes;
1011 * How many SynICs use 'AutoEOI' feature
1012 * (protected by arch.apicv_update_lock)
1014 unsigned int synic_auto_eoi_used;
1016 struct hv_partition_assist_pg *hv_pa_pg;
1017 struct kvm_hv_syndbg hv_syndbg;
1020 struct msr_bitmap_range {
1024 unsigned long *bitmap;
1027 /* Xen emulation context */
1032 struct gfn_to_pfn_cache shinfo_cache;
1033 struct idr evtchn_ports;
1034 unsigned long poll_mask[BITS_TO_LONGS(KVM_MAX_VCPUS)];
1037 enum kvm_irqchip_mode {
1039 KVM_IRQCHIP_KERNEL, /* created with KVM_CREATE_IRQCHIP */
1040 KVM_IRQCHIP_SPLIT, /* created with KVM_CAP_SPLIT_IRQCHIP */
1043 struct kvm_x86_msr_filter {
1045 bool default_allow:1;
1046 struct msr_bitmap_range ranges[16];
1049 enum kvm_apicv_inhibit {
1051 /********************************************************************/
1052 /* INHIBITs that are relevant to both Intel's APICv and AMD's AVIC. */
1053 /********************************************************************/
1056 * APIC acceleration is disabled by a module parameter
1057 * and/or not supported in hardware.
1059 APICV_INHIBIT_REASON_DISABLE,
1062 * APIC acceleration is inhibited because AutoEOI feature is
1063 * being used by a HyperV guest.
1065 APICV_INHIBIT_REASON_HYPERV,
1068 * APIC acceleration is inhibited because the userspace didn't yet
1069 * enable the kernel/split irqchip.
1071 APICV_INHIBIT_REASON_ABSENT,
1073 /* APIC acceleration is inhibited because KVM_GUESTDBG_BLOCKIRQ
1074 * (out of band, debug measure of blocking all interrupts on this vCPU)
1075 * was enabled, to avoid AVIC/APICv bypassing it.
1077 APICV_INHIBIT_REASON_BLOCKIRQ,
1080 * For simplicity, the APIC acceleration is inhibited
1081 * first time either APIC ID or APIC base are changed by the guest
1082 * from their reset values.
1084 APICV_INHIBIT_REASON_APIC_ID_MODIFIED,
1085 APICV_INHIBIT_REASON_APIC_BASE_MODIFIED,
1087 /******************************************************/
1088 /* INHIBITs that are relevant only to the AMD's AVIC. */
1089 /******************************************************/
1092 * AVIC is inhibited on a vCPU because it runs a nested guest.
1094 * This is needed because unlike APICv, the peers of this vCPU
1095 * cannot use the doorbell mechanism to signal interrupts via AVIC when
1096 * a vCPU runs nested.
1098 APICV_INHIBIT_REASON_NESTED,
1101 * On SVM, the wait for the IRQ window is implemented with pending vIRQ,
1102 * which cannot be injected when the AVIC is enabled, thus AVIC
1103 * is inhibited while KVM waits for IRQ window.
1105 APICV_INHIBIT_REASON_IRQWIN,
1108 * PIT (i8254) 're-inject' mode, relies on EOI intercept,
1109 * which AVIC doesn't support for edge triggered interrupts.
1111 APICV_INHIBIT_REASON_PIT_REINJ,
1114 * AVIC is inhibited because the guest has x2apic in its CPUID.
1116 APICV_INHIBIT_REASON_X2APIC,
1119 * AVIC is disabled because SEV doesn't support it.
1121 APICV_INHIBIT_REASON_SEV,
1125 unsigned long n_used_mmu_pages;
1126 unsigned long n_requested_mmu_pages;
1127 unsigned long n_max_mmu_pages;
1128 unsigned int indirect_shadow_pages;
1130 struct hlist_head mmu_page_hash[KVM_NUM_MMU_PAGES];
1131 struct list_head active_mmu_pages;
1132 struct list_head zapped_obsolete_pages;
1133 struct list_head lpage_disallowed_mmu_pages;
1134 struct kvm_page_track_notifier_node mmu_sp_tracker;
1135 struct kvm_page_track_notifier_head track_notifier_head;
1137 * Protects marking pages unsync during page faults, as TDP MMU page
1138 * faults only take mmu_lock for read. For simplicity, the unsync
1139 * pages lock is always taken when marking pages unsync regardless of
1140 * whether mmu_lock is held for read or write.
1142 spinlock_t mmu_unsync_pages_lock;
1144 struct list_head assigned_dev_head;
1145 struct iommu_domain *iommu_domain;
1146 bool iommu_noncoherent;
1147 #define __KVM_HAVE_ARCH_NONCOHERENT_DMA
1148 atomic_t noncoherent_dma_count;
1149 #define __KVM_HAVE_ARCH_ASSIGNED_DEVICE
1150 atomic_t assigned_device_count;
1151 struct kvm_pic *vpic;
1152 struct kvm_ioapic *vioapic;
1153 struct kvm_pit *vpit;
1154 atomic_t vapics_in_nmi_mode;
1155 struct mutex apic_map_lock;
1156 struct kvm_apic_map __rcu *apic_map;
1157 atomic_t apic_map_dirty;
1159 /* Protects apic_access_memslot_enabled and apicv_inhibit_reasons */
1160 struct rw_semaphore apicv_update_lock;
1162 bool apic_access_memslot_enabled;
1163 unsigned long apicv_inhibit_reasons;
1167 bool mwait_in_guest;
1169 bool pause_in_guest;
1170 bool cstate_in_guest;
1172 unsigned long irq_sources_bitmap;
1173 s64 kvmclock_offset;
1176 * This also protects nr_vcpus_matched_tsc which is read from a
1177 * preemption-disabled region, so it must be a raw spinlock.
1179 raw_spinlock_t tsc_write_lock;
1183 u64 last_tsc_offset;
1187 u64 cur_tsc_generation;
1188 int nr_vcpus_matched_tsc;
1190 u32 default_tsc_khz;
1192 seqcount_raw_spinlock_t pvclock_sc;
1193 bool use_master_clock;
1194 u64 master_kernel_ns;
1195 u64 master_cycle_now;
1196 struct delayed_work kvmclock_update_work;
1197 struct delayed_work kvmclock_sync_work;
1199 struct kvm_xen_hvm_config xen_hvm_config;
1201 /* reads protected by irq_srcu, writes by irq_lock */
1202 struct hlist_head mask_notifier_list;
1204 struct kvm_hv hyperv;
1207 bool backwards_tsc_observed;
1208 bool boot_vcpu_runs_old_kvmclock;
1211 u64 disabled_quirks;
1212 int cpu_dirty_logging_count;
1214 enum kvm_irqchip_mode irqchip_mode;
1215 u8 nr_reserved_ioapic_pins;
1217 bool disabled_lapic_found;
1220 bool x2apic_broadcast_quirk_disabled;
1222 bool guest_can_read_msr_platform_info;
1223 bool exception_payload_enabled;
1225 bool bus_lock_detection_enabled;
1228 * If exit_on_emulation_error is set, and the in-kernel instruction
1229 * emulator fails to emulate an instruction, allow userspace
1230 * the opportunity to look at it.
1232 bool exit_on_emulation_error;
1234 /* Deflect RDMSR and WRMSR to user space when they trigger a #GP */
1235 u32 user_space_msr_mask;
1236 struct kvm_x86_msr_filter __rcu *msr_filter;
1238 u32 hypercall_exit_enabled;
1240 /* Guest can access the SGX PROVISIONKEY. */
1241 bool sgx_provisioning_allowed;
1243 struct kvm_pmu_event_filter __rcu *pmu_event_filter;
1244 struct task_struct *nx_lpage_recovery_thread;
1246 #ifdef CONFIG_X86_64
1248 * Whether the TDP MMU is enabled for this VM. This contains a
1249 * snapshot of the TDP MMU module parameter from when the VM was
1250 * created and remains unchanged for the life of the VM. If this is
1251 * true, TDP MMU handler functions will run for various MMU
1254 bool tdp_mmu_enabled;
1257 * List of struct kvm_mmu_pages being used as roots.
1258 * All struct kvm_mmu_pages in the list should have
1261 * For reads, this list is protected by:
1262 * the MMU lock in read mode + RCU or
1263 * the MMU lock in write mode
1265 * For writes, this list is protected by:
1266 * the MMU lock in read mode + the tdp_mmu_pages_lock or
1267 * the MMU lock in write mode
1269 * Roots will remain in the list until their tdp_mmu_root_count
1270 * drops to zero, at which point the thread that decremented the
1271 * count to zero should removed the root from the list and clean
1272 * it up, freeing the root after an RCU grace period.
1274 struct list_head tdp_mmu_roots;
1277 * List of struct kvmp_mmu_pages not being used as roots.
1278 * All struct kvm_mmu_pages in the list should have
1279 * tdp_mmu_page set and a tdp_mmu_root_count of 0.
1281 struct list_head tdp_mmu_pages;
1284 * Protects accesses to the following fields when the MMU lock
1285 * is held in read mode:
1286 * - tdp_mmu_roots (above)
1287 * - tdp_mmu_pages (above)
1288 * - the link field of struct kvm_mmu_pages used by the TDP MMU
1289 * - lpage_disallowed_mmu_pages
1290 * - the lpage_disallowed_link field of struct kvm_mmu_pages used
1292 * It is acceptable, but not necessary, to acquire this lock when
1293 * the thread holds the MMU lock in write mode.
1295 spinlock_t tdp_mmu_pages_lock;
1296 struct workqueue_struct *tdp_mmu_zap_wq;
1297 #endif /* CONFIG_X86_64 */
1300 * If set, at least one shadow root has been allocated. This flag
1301 * is used as one input when determining whether certain memslot
1302 * related allocations are necessary.
1304 bool shadow_root_allocated;
1306 #if IS_ENABLED(CONFIG_HYPERV)
1308 spinlock_t hv_root_tdp_lock;
1312 struct kvm_vm_stat {
1313 struct kvm_vm_stat_generic generic;
1314 u64 mmu_shadow_zapped;
1323 atomic64_t pages_4k;
1324 atomic64_t pages_2m;
1325 atomic64_t pages_1g;
1327 atomic64_t pages[KVM_NR_PAGE_SIZES];
1329 u64 nx_lpage_splits;
1330 u64 max_mmu_page_hash_collisions;
1331 u64 max_mmu_rmap_size;
1334 struct kvm_vcpu_stat {
1335 struct kvm_vcpu_stat_generic generic;
1341 u64 pf_mmio_spte_created;
1350 u64 irq_window_exits;
1351 u64 nmi_window_exits;
1354 u64 request_irq_exits;
1356 u64 host_state_reload;
1359 u64 insn_emulation_fail;
1365 u64 directed_yield_attempted;
1366 u64 directed_yield_successful;
1367 u64 preemption_reported;
1368 u64 preemption_other;
1372 struct x86_instruction_info;
1375 bool host_initiated;
1380 struct kvm_lapic_irq {
1388 bool msi_redir_hint;
1391 static inline u16 kvm_lapic_irq_dest_mode(bool dest_mode_logical)
1393 return dest_mode_logical ? APIC_DEST_LOGICAL : APIC_DEST_PHYSICAL;
1396 struct kvm_x86_ops {
1399 int (*hardware_enable)(void);
1400 void (*hardware_disable)(void);
1401 void (*hardware_unsetup)(void);
1402 bool (*has_emulated_msr)(struct kvm *kvm, u32 index);
1403 void (*vcpu_after_set_cpuid)(struct kvm_vcpu *vcpu);
1405 unsigned int vm_size;
1406 int (*vm_init)(struct kvm *kvm);
1407 void (*vm_destroy)(struct kvm *kvm);
1409 /* Create, but do not attach this VCPU */
1410 int (*vcpu_create)(struct kvm_vcpu *vcpu);
1411 void (*vcpu_free)(struct kvm_vcpu *vcpu);
1412 void (*vcpu_reset)(struct kvm_vcpu *vcpu, bool init_event);
1414 void (*prepare_switch_to_guest)(struct kvm_vcpu *vcpu);
1415 void (*vcpu_load)(struct kvm_vcpu *vcpu, int cpu);
1416 void (*vcpu_put)(struct kvm_vcpu *vcpu);
1418 void (*update_exception_bitmap)(struct kvm_vcpu *vcpu);
1419 int (*get_msr)(struct kvm_vcpu *vcpu, struct msr_data *msr);
1420 int (*set_msr)(struct kvm_vcpu *vcpu, struct msr_data *msr);
1421 u64 (*get_segment_base)(struct kvm_vcpu *vcpu, int seg);
1422 void (*get_segment)(struct kvm_vcpu *vcpu,
1423 struct kvm_segment *var, int seg);
1424 int (*get_cpl)(struct kvm_vcpu *vcpu);
1425 void (*set_segment)(struct kvm_vcpu *vcpu,
1426 struct kvm_segment *var, int seg);
1427 void (*get_cs_db_l_bits)(struct kvm_vcpu *vcpu, int *db, int *l);
1428 void (*set_cr0)(struct kvm_vcpu *vcpu, unsigned long cr0);
1429 void (*post_set_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
1430 bool (*is_valid_cr4)(struct kvm_vcpu *vcpu, unsigned long cr0);
1431 void (*set_cr4)(struct kvm_vcpu *vcpu, unsigned long cr4);
1432 int (*set_efer)(struct kvm_vcpu *vcpu, u64 efer);
1433 void (*get_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
1434 void (*set_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
1435 void (*get_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
1436 void (*set_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
1437 void (*sync_dirty_debug_regs)(struct kvm_vcpu *vcpu);
1438 void (*set_dr7)(struct kvm_vcpu *vcpu, unsigned long value);
1439 void (*cache_reg)(struct kvm_vcpu *vcpu, enum kvm_reg reg);
1440 unsigned long (*get_rflags)(struct kvm_vcpu *vcpu);
1441 void (*set_rflags)(struct kvm_vcpu *vcpu, unsigned long rflags);
1442 bool (*get_if_flag)(struct kvm_vcpu *vcpu);
1444 void (*flush_tlb_all)(struct kvm_vcpu *vcpu);
1445 void (*flush_tlb_current)(struct kvm_vcpu *vcpu);
1446 int (*tlb_remote_flush)(struct kvm *kvm);
1447 int (*tlb_remote_flush_with_range)(struct kvm *kvm,
1448 struct kvm_tlb_range *range);
1451 * Flush any TLB entries associated with the given GVA.
1452 * Does not need to flush GPA->HPA mappings.
1453 * Can potentially get non-canonical addresses through INVLPGs, which
1454 * the implementation may choose to ignore if appropriate.
1456 void (*flush_tlb_gva)(struct kvm_vcpu *vcpu, gva_t addr);
1459 * Flush any TLB entries created by the guest. Like tlb_flush_gva(),
1460 * does not need to flush GPA->HPA mappings.
1462 void (*flush_tlb_guest)(struct kvm_vcpu *vcpu);
1464 int (*vcpu_pre_run)(struct kvm_vcpu *vcpu);
1465 enum exit_fastpath_completion (*vcpu_run)(struct kvm_vcpu *vcpu);
1466 int (*handle_exit)(struct kvm_vcpu *vcpu,
1467 enum exit_fastpath_completion exit_fastpath);
1468 int (*skip_emulated_instruction)(struct kvm_vcpu *vcpu);
1469 void (*update_emulated_instruction)(struct kvm_vcpu *vcpu);
1470 void (*set_interrupt_shadow)(struct kvm_vcpu *vcpu, int mask);
1471 u32 (*get_interrupt_shadow)(struct kvm_vcpu *vcpu);
1472 void (*patch_hypercall)(struct kvm_vcpu *vcpu,
1473 unsigned char *hypercall_addr);
1474 void (*inject_irq)(struct kvm_vcpu *vcpu);
1475 void (*inject_nmi)(struct kvm_vcpu *vcpu);
1476 void (*queue_exception)(struct kvm_vcpu *vcpu);
1477 void (*cancel_injection)(struct kvm_vcpu *vcpu);
1478 int (*interrupt_allowed)(struct kvm_vcpu *vcpu, bool for_injection);
1479 int (*nmi_allowed)(struct kvm_vcpu *vcpu, bool for_injection);
1480 bool (*get_nmi_mask)(struct kvm_vcpu *vcpu);
1481 void (*set_nmi_mask)(struct kvm_vcpu *vcpu, bool masked);
1482 void (*enable_nmi_window)(struct kvm_vcpu *vcpu);
1483 void (*enable_irq_window)(struct kvm_vcpu *vcpu);
1484 void (*update_cr8_intercept)(struct kvm_vcpu *vcpu, int tpr, int irr);
1485 bool (*check_apicv_inhibit_reasons)(enum kvm_apicv_inhibit reason);
1486 void (*refresh_apicv_exec_ctrl)(struct kvm_vcpu *vcpu);
1487 void (*hwapic_irr_update)(struct kvm_vcpu *vcpu, int max_irr);
1488 void (*hwapic_isr_update)(struct kvm_vcpu *vcpu, int isr);
1489 bool (*guest_apic_has_interrupt)(struct kvm_vcpu *vcpu);
1490 void (*load_eoi_exitmap)(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap);
1491 void (*set_virtual_apic_mode)(struct kvm_vcpu *vcpu);
1492 void (*set_apic_access_page_addr)(struct kvm_vcpu *vcpu);
1493 void (*deliver_interrupt)(struct kvm_lapic *apic, int delivery_mode,
1494 int trig_mode, int vector);
1495 int (*sync_pir_to_irr)(struct kvm_vcpu *vcpu);
1496 int (*set_tss_addr)(struct kvm *kvm, unsigned int addr);
1497 int (*set_identity_map_addr)(struct kvm *kvm, u64 ident_addr);
1498 u64 (*get_mt_mask)(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio);
1500 void (*load_mmu_pgd)(struct kvm_vcpu *vcpu, hpa_t root_hpa,
1503 bool (*has_wbinvd_exit)(void);
1505 u64 (*get_l2_tsc_offset)(struct kvm_vcpu *vcpu);
1506 u64 (*get_l2_tsc_multiplier)(struct kvm_vcpu *vcpu);
1507 void (*write_tsc_offset)(struct kvm_vcpu *vcpu, u64 offset);
1508 void (*write_tsc_multiplier)(struct kvm_vcpu *vcpu, u64 multiplier);
1511 * Retrieve somewhat arbitrary exit information. Intended to
1512 * be used only from within tracepoints or error paths.
1514 void (*get_exit_info)(struct kvm_vcpu *vcpu, u32 *reason,
1515 u64 *info1, u64 *info2,
1516 u32 *exit_int_info, u32 *exit_int_info_err_code);
1518 int (*check_intercept)(struct kvm_vcpu *vcpu,
1519 struct x86_instruction_info *info,
1520 enum x86_intercept_stage stage,
1521 struct x86_exception *exception);
1522 void (*handle_exit_irqoff)(struct kvm_vcpu *vcpu);
1524 void (*request_immediate_exit)(struct kvm_vcpu *vcpu);
1526 void (*sched_in)(struct kvm_vcpu *kvm, int cpu);
1529 * Size of the CPU's dirty log buffer, i.e. VMX's PML buffer. A zero
1530 * value indicates CPU dirty logging is unsupported or disabled.
1532 int cpu_dirty_log_size;
1533 void (*update_cpu_dirty_logging)(struct kvm_vcpu *vcpu);
1535 const struct kvm_x86_nested_ops *nested_ops;
1537 void (*vcpu_blocking)(struct kvm_vcpu *vcpu);
1538 void (*vcpu_unblocking)(struct kvm_vcpu *vcpu);
1540 int (*pi_update_irte)(struct kvm *kvm, unsigned int host_irq,
1541 uint32_t guest_irq, bool set);
1542 void (*pi_start_assignment)(struct kvm *kvm);
1543 void (*apicv_post_state_restore)(struct kvm_vcpu *vcpu);
1544 bool (*dy_apicv_has_pending_interrupt)(struct kvm_vcpu *vcpu);
1546 int (*set_hv_timer)(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc,
1548 void (*cancel_hv_timer)(struct kvm_vcpu *vcpu);
1550 void (*setup_mce)(struct kvm_vcpu *vcpu);
1552 int (*smi_allowed)(struct kvm_vcpu *vcpu, bool for_injection);
1553 int (*enter_smm)(struct kvm_vcpu *vcpu, char *smstate);
1554 int (*leave_smm)(struct kvm_vcpu *vcpu, const char *smstate);
1555 void (*enable_smi_window)(struct kvm_vcpu *vcpu);
1557 int (*mem_enc_ioctl)(struct kvm *kvm, void __user *argp);
1558 int (*mem_enc_register_region)(struct kvm *kvm, struct kvm_enc_region *argp);
1559 int (*mem_enc_unregister_region)(struct kvm *kvm, struct kvm_enc_region *argp);
1560 int (*vm_copy_enc_context_from)(struct kvm *kvm, unsigned int source_fd);
1561 int (*vm_move_enc_context_from)(struct kvm *kvm, unsigned int source_fd);
1562 void (*guest_memory_reclaimed)(struct kvm *kvm);
1564 int (*get_msr_feature)(struct kvm_msr_entry *entry);
1566 bool (*can_emulate_instruction)(struct kvm_vcpu *vcpu, int emul_type,
1567 void *insn, int insn_len);
1569 bool (*apic_init_signal_blocked)(struct kvm_vcpu *vcpu);
1570 int (*enable_direct_tlbflush)(struct kvm_vcpu *vcpu);
1572 void (*migrate_timers)(struct kvm_vcpu *vcpu);
1573 void (*msr_filter_changed)(struct kvm_vcpu *vcpu);
1574 int (*complete_emulated_msr)(struct kvm_vcpu *vcpu, int err);
1576 void (*vcpu_deliver_sipi_vector)(struct kvm_vcpu *vcpu, u8 vector);
1579 * Returns vCPU specific APICv inhibit reasons
1581 unsigned long (*vcpu_get_apicv_inhibit_reasons)(struct kvm_vcpu *vcpu);
1584 struct kvm_x86_nested_ops {
1585 void (*leave_nested)(struct kvm_vcpu *vcpu);
1586 int (*check_events)(struct kvm_vcpu *vcpu);
1587 bool (*handle_page_fault_workaround)(struct kvm_vcpu *vcpu,
1588 struct x86_exception *fault);
1589 bool (*hv_timer_pending)(struct kvm_vcpu *vcpu);
1590 void (*triple_fault)(struct kvm_vcpu *vcpu);
1591 int (*get_state)(struct kvm_vcpu *vcpu,
1592 struct kvm_nested_state __user *user_kvm_nested_state,
1593 unsigned user_data_size);
1594 int (*set_state)(struct kvm_vcpu *vcpu,
1595 struct kvm_nested_state __user *user_kvm_nested_state,
1596 struct kvm_nested_state *kvm_state);
1597 bool (*get_nested_state_pages)(struct kvm_vcpu *vcpu);
1598 int (*write_log_dirty)(struct kvm_vcpu *vcpu, gpa_t l2_gpa);
1600 int (*enable_evmcs)(struct kvm_vcpu *vcpu,
1601 uint16_t *vmcs_version);
1602 uint16_t (*get_evmcs_version)(struct kvm_vcpu *vcpu);
1605 struct kvm_x86_init_ops {
1606 int (*cpu_has_kvm_support)(void);
1607 int (*disabled_by_bios)(void);
1608 int (*check_processor_compatibility)(void);
1609 int (*hardware_setup)(void);
1610 unsigned int (*handle_intel_pt_intr)(void);
1612 struct kvm_x86_ops *runtime_ops;
1613 struct kvm_pmu_ops *pmu_ops;
1616 struct kvm_arch_async_pf {
1623 extern u32 __read_mostly kvm_nr_uret_msrs;
1624 extern u64 __read_mostly host_efer;
1625 extern bool __read_mostly allow_smaller_maxphyaddr;
1626 extern bool __read_mostly enable_apicv;
1627 extern struct kvm_x86_ops kvm_x86_ops;
1629 #define KVM_X86_OP(func) \
1630 DECLARE_STATIC_CALL(kvm_x86_##func, *(((struct kvm_x86_ops *)0)->func));
1631 #define KVM_X86_OP_OPTIONAL KVM_X86_OP
1632 #define KVM_X86_OP_OPTIONAL_RET0 KVM_X86_OP
1633 #include <asm/kvm-x86-ops.h>
1635 #define __KVM_HAVE_ARCH_VM_ALLOC
1636 static inline struct kvm *kvm_arch_alloc_vm(void)
1638 return __vmalloc(kvm_x86_ops.vm_size, GFP_KERNEL_ACCOUNT | __GFP_ZERO);
1641 #define __KVM_HAVE_ARCH_VM_FREE
1642 void kvm_arch_free_vm(struct kvm *kvm);
1644 #define __KVM_HAVE_ARCH_FLUSH_REMOTE_TLB
1645 static inline int kvm_arch_flush_remote_tlb(struct kvm *kvm)
1647 if (kvm_x86_ops.tlb_remote_flush &&
1648 !static_call(kvm_x86_tlb_remote_flush)(kvm))
1654 #define kvm_arch_pmi_in_guest(vcpu) \
1655 ((vcpu) && (vcpu)->arch.handling_intr_from_guest)
1657 void kvm_mmu_x86_module_init(void);
1658 int kvm_mmu_vendor_module_init(void);
1659 void kvm_mmu_vendor_module_exit(void);
1661 void kvm_mmu_destroy(struct kvm_vcpu *vcpu);
1662 int kvm_mmu_create(struct kvm_vcpu *vcpu);
1663 int kvm_mmu_init_vm(struct kvm *kvm);
1664 void kvm_mmu_uninit_vm(struct kvm *kvm);
1666 void kvm_mmu_after_set_cpuid(struct kvm_vcpu *vcpu);
1667 void kvm_mmu_reset_context(struct kvm_vcpu *vcpu);
1668 void kvm_mmu_slot_remove_write_access(struct kvm *kvm,
1669 const struct kvm_memory_slot *memslot,
1671 void kvm_mmu_slot_try_split_huge_pages(struct kvm *kvm,
1672 const struct kvm_memory_slot *memslot,
1674 void kvm_mmu_try_split_huge_pages(struct kvm *kvm,
1675 const struct kvm_memory_slot *memslot,
1678 void kvm_mmu_zap_collapsible_sptes(struct kvm *kvm,
1679 const struct kvm_memory_slot *memslot);
1680 void kvm_mmu_slot_leaf_clear_dirty(struct kvm *kvm,
1681 const struct kvm_memory_slot *memslot);
1682 void kvm_mmu_zap_all(struct kvm *kvm);
1683 void kvm_mmu_invalidate_mmio_sptes(struct kvm *kvm, u64 gen);
1684 void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned long kvm_nr_mmu_pages);
1686 int load_pdptrs(struct kvm_vcpu *vcpu, unsigned long cr3);
1688 int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
1689 const void *val, int bytes);
1691 struct kvm_irq_mask_notifier {
1692 void (*func)(struct kvm_irq_mask_notifier *kimn, bool masked);
1694 struct hlist_node link;
1697 void kvm_register_irq_mask_notifier(struct kvm *kvm, int irq,
1698 struct kvm_irq_mask_notifier *kimn);
1699 void kvm_unregister_irq_mask_notifier(struct kvm *kvm, int irq,
1700 struct kvm_irq_mask_notifier *kimn);
1701 void kvm_fire_mask_notifiers(struct kvm *kvm, unsigned irqchip, unsigned pin,
1704 extern bool tdp_enabled;
1706 u64 vcpu_tsc_khz(struct kvm_vcpu *vcpu);
1708 /* control of guest tsc rate supported? */
1709 extern bool kvm_has_tsc_control;
1710 /* maximum supported tsc_khz for guests */
1711 extern u32 kvm_max_guest_tsc_khz;
1712 /* number of bits of the fractional part of the TSC scaling ratio */
1713 extern u8 kvm_tsc_scaling_ratio_frac_bits;
1714 /* maximum allowed value of TSC scaling ratio */
1715 extern u64 kvm_max_tsc_scaling_ratio;
1716 /* 1ull << kvm_tsc_scaling_ratio_frac_bits */
1717 extern u64 kvm_default_tsc_scaling_ratio;
1718 /* bus lock detection supported? */
1719 extern bool kvm_has_bus_lock_exit;
1721 extern u64 kvm_mce_cap_supported;
1724 * EMULTYPE_NO_DECODE - Set when re-emulating an instruction (after completing
1725 * userspace I/O) to indicate that the emulation context
1726 * should be reused as is, i.e. skip initialization of
1727 * emulation context, instruction fetch and decode.
1729 * EMULTYPE_TRAP_UD - Set when emulating an intercepted #UD from hardware.
1730 * Indicates that only select instructions (tagged with
1731 * EmulateOnUD) should be emulated (to minimize the emulator
1732 * attack surface). See also EMULTYPE_TRAP_UD_FORCED.
1734 * EMULTYPE_SKIP - Set when emulating solely to skip an instruction, i.e. to
1735 * decode the instruction length. For use *only* by
1736 * kvm_x86_ops.skip_emulated_instruction() implementations if
1737 * EMULTYPE_COMPLETE_USER_EXIT is not set.
1739 * EMULTYPE_ALLOW_RETRY_PF - Set when the emulator should resume the guest to
1740 * retry native execution under certain conditions,
1741 * Can only be set in conjunction with EMULTYPE_PF.
1743 * EMULTYPE_TRAP_UD_FORCED - Set when emulating an intercepted #UD that was
1744 * triggered by KVM's magic "force emulation" prefix,
1745 * which is opt in via module param (off by default).
1746 * Bypasses EmulateOnUD restriction despite emulating
1747 * due to an intercepted #UD (see EMULTYPE_TRAP_UD).
1748 * Used to test the full emulator from userspace.
1750 * EMULTYPE_VMWARE_GP - Set when emulating an intercepted #GP for VMware
1751 * backdoor emulation, which is opt in via module param.
1752 * VMware backdoor emulation handles select instructions
1753 * and reinjects the #GP for all other cases.
1755 * EMULTYPE_PF - Set when emulating MMIO by way of an intercepted #PF, in which
1756 * case the CR2/GPA value pass on the stack is valid.
1758 * EMULTYPE_COMPLETE_USER_EXIT - Set when the emulator should update interruptibility
1759 * state and inject single-step #DBs after skipping
1760 * an instruction (after completing userspace I/O).
1762 #define EMULTYPE_NO_DECODE (1 << 0)
1763 #define EMULTYPE_TRAP_UD (1 << 1)
1764 #define EMULTYPE_SKIP (1 << 2)
1765 #define EMULTYPE_ALLOW_RETRY_PF (1 << 3)
1766 #define EMULTYPE_TRAP_UD_FORCED (1 << 4)
1767 #define EMULTYPE_VMWARE_GP (1 << 5)
1768 #define EMULTYPE_PF (1 << 6)
1769 #define EMULTYPE_COMPLETE_USER_EXIT (1 << 7)
1771 int kvm_emulate_instruction(struct kvm_vcpu *vcpu, int emulation_type);
1772 int kvm_emulate_instruction_from_buffer(struct kvm_vcpu *vcpu,
1773 void *insn, int insn_len);
1774 void __kvm_prepare_emulation_failure_exit(struct kvm_vcpu *vcpu,
1775 u64 *data, u8 ndata);
1776 void kvm_prepare_emulation_failure_exit(struct kvm_vcpu *vcpu);
1778 void kvm_enable_efer_bits(u64);
1779 bool kvm_valid_efer(struct kvm_vcpu *vcpu, u64 efer);
1780 int __kvm_get_msr(struct kvm_vcpu *vcpu, u32 index, u64 *data, bool host_initiated);
1781 int kvm_get_msr(struct kvm_vcpu *vcpu, u32 index, u64 *data);
1782 int kvm_set_msr(struct kvm_vcpu *vcpu, u32 index, u64 data);
1783 int kvm_emulate_rdmsr(struct kvm_vcpu *vcpu);
1784 int kvm_emulate_wrmsr(struct kvm_vcpu *vcpu);
1785 int kvm_emulate_as_nop(struct kvm_vcpu *vcpu);
1786 int kvm_emulate_invd(struct kvm_vcpu *vcpu);
1787 int kvm_emulate_mwait(struct kvm_vcpu *vcpu);
1788 int kvm_handle_invalid_op(struct kvm_vcpu *vcpu);
1789 int kvm_emulate_monitor(struct kvm_vcpu *vcpu);
1791 int kvm_fast_pio(struct kvm_vcpu *vcpu, int size, unsigned short port, int in);
1792 int kvm_emulate_cpuid(struct kvm_vcpu *vcpu);
1793 int kvm_emulate_halt(struct kvm_vcpu *vcpu);
1794 int kvm_emulate_halt_noskip(struct kvm_vcpu *vcpu);
1795 int kvm_emulate_ap_reset_hold(struct kvm_vcpu *vcpu);
1796 int kvm_emulate_wbinvd(struct kvm_vcpu *vcpu);
1798 void kvm_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg);
1799 int kvm_load_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector, int seg);
1800 void kvm_vcpu_deliver_sipi_vector(struct kvm_vcpu *vcpu, u8 vector);
1802 int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int idt_index,
1803 int reason, bool has_error_code, u32 error_code);
1805 void kvm_post_set_cr0(struct kvm_vcpu *vcpu, unsigned long old_cr0, unsigned long cr0);
1806 void kvm_post_set_cr4(struct kvm_vcpu *vcpu, unsigned long old_cr4, unsigned long cr4);
1807 int kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0);
1808 int kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3);
1809 int kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
1810 int kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8);
1811 int kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val);
1812 void kvm_get_dr(struct kvm_vcpu *vcpu, int dr, unsigned long *val);
1813 unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu);
1814 void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw);
1815 int kvm_emulate_xsetbv(struct kvm_vcpu *vcpu);
1817 int kvm_get_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr);
1818 int kvm_set_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr);
1820 unsigned long kvm_get_rflags(struct kvm_vcpu *vcpu);
1821 void kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags);
1822 int kvm_emulate_rdpmc(struct kvm_vcpu *vcpu);
1824 void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr);
1825 void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
1826 void kvm_queue_exception_p(struct kvm_vcpu *vcpu, unsigned nr, unsigned long payload);
1827 void kvm_requeue_exception(struct kvm_vcpu *vcpu, unsigned nr);
1828 void kvm_requeue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
1829 void kvm_inject_page_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault);
1830 bool kvm_inject_emulated_page_fault(struct kvm_vcpu *vcpu,
1831 struct x86_exception *fault);
1832 bool kvm_require_cpl(struct kvm_vcpu *vcpu, int required_cpl);
1833 bool kvm_require_dr(struct kvm_vcpu *vcpu, int dr);
1835 static inline int __kvm_irq_line_state(unsigned long *irq_state,
1836 int irq_source_id, int level)
1838 /* Logical OR for level trig interrupt */
1840 __set_bit(irq_source_id, irq_state);
1842 __clear_bit(irq_source_id, irq_state);
1844 return !!(*irq_state);
1847 #define KVM_MMU_ROOT_CURRENT BIT(0)
1848 #define KVM_MMU_ROOT_PREVIOUS(i) BIT(1+i)
1849 #define KVM_MMU_ROOTS_ALL (~0UL)
1851 int kvm_pic_set_irq(struct kvm_pic *pic, int irq, int irq_source_id, int level);
1852 void kvm_pic_clear_all(struct kvm_pic *pic, int irq_source_id);
1854 void kvm_inject_nmi(struct kvm_vcpu *vcpu);
1856 void kvm_update_dr7(struct kvm_vcpu *vcpu);
1858 int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn);
1859 void kvm_mmu_free_roots(struct kvm *kvm, struct kvm_mmu *mmu,
1860 ulong roots_to_free);
1861 void kvm_mmu_free_guest_mode_roots(struct kvm *kvm, struct kvm_mmu *mmu);
1862 gpa_t kvm_mmu_gva_to_gpa_read(struct kvm_vcpu *vcpu, gva_t gva,
1863 struct x86_exception *exception);
1864 gpa_t kvm_mmu_gva_to_gpa_fetch(struct kvm_vcpu *vcpu, gva_t gva,
1865 struct x86_exception *exception);
1866 gpa_t kvm_mmu_gva_to_gpa_write(struct kvm_vcpu *vcpu, gva_t gva,
1867 struct x86_exception *exception);
1868 gpa_t kvm_mmu_gva_to_gpa_system(struct kvm_vcpu *vcpu, gva_t gva,
1869 struct x86_exception *exception);
1871 bool kvm_apicv_activated(struct kvm *kvm);
1872 bool kvm_vcpu_apicv_activated(struct kvm_vcpu *vcpu);
1873 void kvm_vcpu_update_apicv(struct kvm_vcpu *vcpu);
1874 void __kvm_set_or_clear_apicv_inhibit(struct kvm *kvm,
1875 enum kvm_apicv_inhibit reason, bool set);
1876 void kvm_set_or_clear_apicv_inhibit(struct kvm *kvm,
1877 enum kvm_apicv_inhibit reason, bool set);
1879 static inline void kvm_set_apicv_inhibit(struct kvm *kvm,
1880 enum kvm_apicv_inhibit reason)
1882 kvm_set_or_clear_apicv_inhibit(kvm, reason, true);
1885 static inline void kvm_clear_apicv_inhibit(struct kvm *kvm,
1886 enum kvm_apicv_inhibit reason)
1888 kvm_set_or_clear_apicv_inhibit(kvm, reason, false);
1891 int kvm_emulate_hypercall(struct kvm_vcpu *vcpu);
1893 int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gpa_t cr2_or_gpa, u64 error_code,
1894 void *insn, int insn_len);
1895 void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva);
1896 void kvm_mmu_invalidate_gva(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
1897 gva_t gva, hpa_t root_hpa);
1898 void kvm_mmu_invpcid_gva(struct kvm_vcpu *vcpu, gva_t gva, unsigned long pcid);
1899 void kvm_mmu_new_pgd(struct kvm_vcpu *vcpu, gpa_t new_pgd);
1901 void kvm_configure_mmu(bool enable_tdp, int tdp_forced_root_level,
1902 int tdp_max_root_level, int tdp_huge_page_level);
1904 static inline u16 kvm_read_ldt(void)
1907 asm("sldt %0" : "=g"(ldt));
1911 static inline void kvm_load_ldt(u16 sel)
1913 asm("lldt %0" : : "rm"(sel));
1916 #ifdef CONFIG_X86_64
1917 static inline unsigned long read_msr(unsigned long msr)
1926 static inline void kvm_inject_gp(struct kvm_vcpu *vcpu, u32 error_code)
1928 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
1931 #define TSS_IOPB_BASE_OFFSET 0x66
1932 #define TSS_BASE_SIZE 0x68
1933 #define TSS_IOPB_SIZE (65536 / 8)
1934 #define TSS_REDIRECTION_SIZE (256 / 8)
1935 #define RMODE_TSS_SIZE \
1936 (TSS_BASE_SIZE + TSS_REDIRECTION_SIZE + TSS_IOPB_SIZE + 1)
1939 TASK_SWITCH_CALL = 0,
1940 TASK_SWITCH_IRET = 1,
1941 TASK_SWITCH_JMP = 2,
1942 TASK_SWITCH_GATE = 3,
1945 #define HF_GIF_MASK (1 << 0)
1946 #define HF_NMI_MASK (1 << 3)
1947 #define HF_IRET_MASK (1 << 4)
1948 #define HF_GUEST_MASK (1 << 5) /* VCPU is in guest-mode */
1949 #define HF_SMM_MASK (1 << 6)
1950 #define HF_SMM_INSIDE_NMI_MASK (1 << 7)
1952 #define __KVM_VCPU_MULTIPLE_ADDRESS_SPACE
1953 #define KVM_ADDRESS_SPACE_NUM 2
1955 #define kvm_arch_vcpu_memslots_id(vcpu) ((vcpu)->arch.hflags & HF_SMM_MASK ? 1 : 0)
1956 #define kvm_memslots_for_spte_role(kvm, role) __kvm_memslots(kvm, (role).smm)
1958 #define KVM_ARCH_WANT_MMU_NOTIFIER
1960 int kvm_cpu_has_injectable_intr(struct kvm_vcpu *v);
1961 int kvm_cpu_has_interrupt(struct kvm_vcpu *vcpu);
1962 int kvm_cpu_has_extint(struct kvm_vcpu *v);
1963 int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu);
1964 int kvm_cpu_get_interrupt(struct kvm_vcpu *v);
1965 void kvm_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event);
1967 int kvm_pv_send_ipi(struct kvm *kvm, unsigned long ipi_bitmap_low,
1968 unsigned long ipi_bitmap_high, u32 min,
1969 unsigned long icr, int op_64_bit);
1971 int kvm_add_user_return_msr(u32 msr);
1972 int kvm_find_user_return_msr(u32 msr);
1973 int kvm_set_user_return_msr(unsigned index, u64 val, u64 mask);
1975 static inline bool kvm_is_supported_user_return_msr(u32 msr)
1977 return kvm_find_user_return_msr(msr) >= 0;
1980 u64 kvm_scale_tsc(u64 tsc, u64 ratio);
1981 u64 kvm_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc);
1982 u64 kvm_calc_nested_tsc_offset(u64 l1_offset, u64 l2_offset, u64 l2_multiplier);
1983 u64 kvm_calc_nested_tsc_multiplier(u64 l1_multiplier, u64 l2_multiplier);
1985 unsigned long kvm_get_linear_rip(struct kvm_vcpu *vcpu);
1986 bool kvm_is_linear_rip(struct kvm_vcpu *vcpu, unsigned long linear_rip);
1988 void kvm_make_scan_ioapic_request(struct kvm *kvm);
1989 void kvm_make_scan_ioapic_request_mask(struct kvm *kvm,
1990 unsigned long *vcpu_bitmap);
1992 bool kvm_arch_async_page_not_present(struct kvm_vcpu *vcpu,
1993 struct kvm_async_pf *work);
1994 void kvm_arch_async_page_present(struct kvm_vcpu *vcpu,
1995 struct kvm_async_pf *work);
1996 void kvm_arch_async_page_ready(struct kvm_vcpu *vcpu,
1997 struct kvm_async_pf *work);
1998 void kvm_arch_async_page_present_queued(struct kvm_vcpu *vcpu);
1999 bool kvm_arch_can_dequeue_async_page_present(struct kvm_vcpu *vcpu);
2000 extern bool kvm_find_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn);
2002 int kvm_skip_emulated_instruction(struct kvm_vcpu *vcpu);
2003 int kvm_complete_insn_gp(struct kvm_vcpu *vcpu, int err);
2004 void __kvm_request_immediate_exit(struct kvm_vcpu *vcpu);
2006 void __user *__x86_set_memory_region(struct kvm *kvm, int id, gpa_t gpa,
2008 bool kvm_vcpu_is_reset_bsp(struct kvm_vcpu *vcpu);
2009 bool kvm_vcpu_is_bsp(struct kvm_vcpu *vcpu);
2011 bool kvm_intr_is_single_vcpu(struct kvm *kvm, struct kvm_lapic_irq *irq,
2012 struct kvm_vcpu **dest_vcpu);
2014 void kvm_set_msi_irq(struct kvm *kvm, struct kvm_kernel_irq_routing_entry *e,
2015 struct kvm_lapic_irq *irq);
2017 static inline bool kvm_irq_is_postable(struct kvm_lapic_irq *irq)
2019 /* We can only post Fixed and LowPrio IRQs */
2020 return (irq->delivery_mode == APIC_DM_FIXED ||
2021 irq->delivery_mode == APIC_DM_LOWEST);
2024 static inline void kvm_arch_vcpu_blocking(struct kvm_vcpu *vcpu)
2026 static_call_cond(kvm_x86_vcpu_blocking)(vcpu);
2029 static inline void kvm_arch_vcpu_unblocking(struct kvm_vcpu *vcpu)
2031 static_call_cond(kvm_x86_vcpu_unblocking)(vcpu);
2034 static inline int kvm_cpu_get_apicid(int mps_cpu)
2036 #ifdef CONFIG_X86_LOCAL_APIC
2037 return default_cpu_present_to_apicid(mps_cpu);
2044 #define put_smstate(type, buf, offset, val) \
2045 *(type *)((buf) + (offset) - 0x7e00) = val
2047 #define GET_SMSTATE(type, buf, offset) \
2048 (*(type *)((buf) + (offset) - 0x7e00))
2050 int kvm_cpu_dirty_log_size(void);
2052 int memslot_rmap_alloc(struct kvm_memory_slot *slot, unsigned long npages);
2054 #define KVM_CLOCK_VALID_FLAGS \
2055 (KVM_CLOCK_TSC_STABLE | KVM_CLOCK_REALTIME | KVM_CLOCK_HOST_TSC)
2057 #define KVM_X86_VALID_QUIRKS \
2058 (KVM_X86_QUIRK_LINT0_REENABLED | \
2059 KVM_X86_QUIRK_CD_NW_CLEARED | \
2060 KVM_X86_QUIRK_LAPIC_MMIO_HOLE | \
2061 KVM_X86_QUIRK_OUT_7E_INC_RIP | \
2062 KVM_X86_QUIRK_MISC_ENABLE_NO_MWAIT | \
2063 KVM_X86_QUIRK_FIX_HYPERCALL_INSN)
2065 #endif /* _ASM_X86_KVM_HOST_H */