1 # SPDX-License-Identifier: GPL-2.0
2 menu "Memory management options"
8 bool "Support for memory management hardware"
12 Some SH processors (such as SH-2/SH-2A) lack an MMU. In order to
13 boot on these systems, this option must not be set.
15 On other systems (such as the SH-3 and 4) where an MMU exists,
16 turning this off will boot the kernel on these machines with the
17 MMU implicitly switched off.
21 default "0x80000000" if MMU && SUPERH32
22 default "0x20000000" if MMU && SUPERH64
25 config FORCE_MAX_ZONEORDER
26 int "Maximum zone order"
27 range 9 64 if PAGE_SIZE_16KB
28 default "9" if PAGE_SIZE_16KB
29 range 7 64 if PAGE_SIZE_64KB
30 default "7" if PAGE_SIZE_64KB
35 The kernel memory allocator divides physically contiguous memory
36 blocks into "zones", where each zone is a power of two number of
37 pages. This option selects the largest power of two that the kernel
38 keeps in the memory allocator. If you need to allocate very large
39 blocks of physically contiguous memory, then you may need to
42 This config option is actually maximum order plus one. For example,
43 a value of 11 means that the largest free memory block is 2^10 pages.
45 The page size is not necessarily 4KB. Keep this in mind when
46 choosing a value for this option.
49 hex "Physical memory start address"
52 Computers built with Hitachi SuperH processors always
53 map the ROM starting at address zero. But the processor
54 does not specify the range that RAM takes.
56 The physical memory (RAM) start address will be automatically
57 set to 08000000. Other platforms, such as the Solution Engine
58 boards typically map RAM at 0C000000.
60 Tweak this only when porting to a new machine which does not
61 already have a defconfig. Changing it from the known correct
62 value on any of the known systems will only lead to disaster.
65 hex "Physical memory size"
68 This sets the default memory size assumed by your SH kernel. It can
69 be overridden as normal by the 'mem=' argument on the kernel command
70 line. If unsure, consult your board specifications or just leave it
71 as 0x04000000 which was the default value before this became
74 # Physical addressing modes
79 select UNCACHED_MAPPING
83 default y if CPU_SH5 || !MMU
86 bool "Support 32-bit physical addressing through PMB"
87 depends on MMU && CPU_SH4A && !CPU_SH4AL_DSP
89 select UNCACHED_MAPPING
91 If you say Y here, physical addressing will be extended to
92 32-bits through the SH-4A PMB. If this is not set, legacy
93 29-bit physical addressing will be used.
97 depends on (CPU_SHX2 || CPU_SHX3) && MMU
100 bool "Support vsyscall page"
101 depends on MMU && (CPU_SH3 || CPU_SH4)
104 This will enable support for the kernel mapping a vDSO page
105 in process space, and subsequently handing down the entry point
106 to the libc through the ELF auxiliary vector.
108 From the kernel side this is used for the signal trampoline.
109 For systems with an MMU that can afford to give up a page,
110 (the default value) say Y.
113 bool "Non Uniform Memory Access (NUMA) Support"
114 depends on MMU && SYS_SUPPORTS_NUMA
115 select ARCH_WANT_NUMA_VARIABLE_LOCALITY
118 Some SH systems have many various memories scattered around
119 the address space, each with varying latencies. This enables
120 support for these blocks by binding them to nodes and allowing
121 memory policies to be used for prioritizing and controlling
122 allocation behaviour.
126 default "3" if CPU_SUBTYPE_SHX3
128 depends on NEED_MULTIPLE_NODES
130 config ARCH_FLATMEM_ENABLE
134 config ARCH_SPARSEMEM_ENABLE
136 select SPARSEMEM_STATIC
138 config ARCH_SPARSEMEM_DEFAULT
141 config ARCH_SELECT_MEMORY_MODEL
144 config ARCH_ENABLE_MEMORY_HOTPLUG
146 depends on SPARSEMEM && MMU
148 config ARCH_ENABLE_MEMORY_HOTREMOVE
150 depends on SPARSEMEM && MMU
152 config ARCH_MEMORY_PROBE
154 depends on MEMORY_HOTPLUG
158 depends on X2TLB || SUPERH64
160 config UNCACHED_MAPPING
163 config HAVE_SRAM_POOL
165 select GENERIC_ALLOCATOR
168 prompt "Kernel page size"
169 default PAGE_SIZE_4KB
174 This is the default page size used by all SuperH CPUs.
178 depends on !MMU || X2TLB
180 This enables 8kB pages as supported by SH-X2 and later MMUs.
182 config PAGE_SIZE_16KB
186 This enables 16kB pages on MMU-less SH systems.
188 config PAGE_SIZE_64KB
190 depends on !MMU || CPU_SH4 || CPU_SH5
192 This enables support for 64kB pages, possible on all SH-4
198 prompt "HugeTLB page size"
199 depends on HUGETLB_PAGE
200 default HUGETLB_PAGE_SIZE_1MB if PAGE_SIZE_64KB
201 default HUGETLB_PAGE_SIZE_64K
203 config HUGETLB_PAGE_SIZE_64K
205 depends on !PAGE_SIZE_64KB
207 config HUGETLB_PAGE_SIZE_256K
211 config HUGETLB_PAGE_SIZE_1MB
214 config HUGETLB_PAGE_SIZE_4MB
218 config HUGETLB_PAGE_SIZE_64MB
222 config HUGETLB_PAGE_SIZE_512MB
229 bool "Multi-core scheduler support"
233 Multi-core scheduler support improves the CPU scheduler's decision
234 making when dealing with multi-core CPU chips at a cost of slightly
235 increased overhead in some places. If unsure say N here.
239 menu "Cache configuration"
241 config SH7705_CACHE_32KB
242 bool "Enable 32KB cache size for SH7705"
243 depends on CPU_SUBTYPE_SH7705
248 default CACHE_WRITEBACK if CPU_SH2A || CPU_SH3 || CPU_SH4 || CPU_SH5
249 default CACHE_WRITETHROUGH if (CPU_SH2 && !CPU_SH2A)
251 config CACHE_WRITEBACK
254 config CACHE_WRITETHROUGH
257 Selecting this option will configure the caches in write-through
258 mode, as opposed to the default write-back configuration.
260 Since there's sill some aliasing issues on SH-4, this option will
261 unfortunately still require the majority of flushing functions to
262 be implemented to deal with aliasing.