4 * Copyright (C) 2006 Paul Mundt
5 * Copyright (C) 2007 Yoshihiro Shimoda
6 * Copyright (C) 2008, 2009 Nobuhiro Iwamatsu
8 * This file is subject to the terms and conditions of the GNU General Public
9 * License. See the file "COPYING" in the main directory of this archive
12 #include <linux/platform_device.h>
13 #include <linux/init.h>
14 #include <linux/serial.h>
15 #include <linux/sh_timer.h>
16 #include <linux/sh_intc.h>
18 #include <linux/serial_sci.h>
19 #include <linux/usb/ohci_pdriver.h>
21 static struct plat_sci_port scif0_platform_data = {
22 .flags = UPF_BOOT_AUTOCONF,
23 .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
25 .regtype = SCIx_SH4_SCIF_FIFODATA_REGTYPE,
28 static struct resource scif0_resources[] = {
29 DEFINE_RES_MEM(0xffe00000, 0x100),
30 DEFINE_RES_IRQ(evt2irq(0x700)),
33 static struct platform_device scif0_device = {
36 .resource = scif0_resources,
37 .num_resources = ARRAY_SIZE(scif0_resources),
39 .platform_data = &scif0_platform_data,
43 static struct plat_sci_port scif1_platform_data = {
44 .flags = UPF_BOOT_AUTOCONF,
45 .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
47 .regtype = SCIx_SH4_SCIF_FIFODATA_REGTYPE,
50 static struct resource scif1_resources[] = {
51 DEFINE_RES_MEM(0xffe08000, 0x100),
52 DEFINE_RES_IRQ(evt2irq(0xb80)),
55 static struct platform_device scif1_device = {
58 .resource = scif1_resources,
59 .num_resources = ARRAY_SIZE(scif1_resources),
61 .platform_data = &scif1_platform_data,
65 static struct plat_sci_port scif2_platform_data = {
66 .flags = UPF_BOOT_AUTOCONF,
67 .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
69 .regtype = SCIx_SH4_SCIF_FIFODATA_REGTYPE,
72 static struct resource scif2_resources[] = {
73 DEFINE_RES_MEM(0xffe10000, 0x100),
74 DEFINE_RES_IRQ(evt2irq(0xf00)),
77 static struct platform_device scif2_device = {
80 .resource = scif2_resources,
81 .num_resources = ARRAY_SIZE(scif2_resources),
83 .platform_data = &scif2_platform_data,
87 static struct resource rtc_resources[] = {
90 .end = 0xffe80000 + 0x58 - 1,
91 .flags = IORESOURCE_IO,
94 /* Shared Period/Carry/Alarm IRQ */
95 .start = evt2irq(0x480),
96 .flags = IORESOURCE_IRQ,
100 static struct platform_device rtc_device = {
103 .num_resources = ARRAY_SIZE(rtc_resources),
104 .resource = rtc_resources,
107 static struct resource usb_ohci_resources[] = {
111 .flags = IORESOURCE_MEM,
114 .start = evt2irq(0xc60),
115 .end = evt2irq(0xc60),
116 .flags = IORESOURCE_IRQ,
120 static u64 usb_ohci_dma_mask = 0xffffffffUL;
122 static struct usb_ohci_pdata usb_ohci_pdata;
124 static struct platform_device usb_ohci_device = {
125 .name = "ohci-platform",
128 .dma_mask = &usb_ohci_dma_mask,
129 .coherent_dma_mask = 0xffffffff,
130 .platform_data = &usb_ohci_pdata,
132 .num_resources = ARRAY_SIZE(usb_ohci_resources),
133 .resource = usb_ohci_resources,
136 static struct resource usbf_resources[] = {
140 .flags = IORESOURCE_MEM,
143 .start = evt2irq(0xc80),
144 .end = evt2irq(0xc80),
145 .flags = IORESOURCE_IRQ,
149 static struct platform_device usbf_device = {
154 .coherent_dma_mask = 0xffffffff,
156 .num_resources = ARRAY_SIZE(usbf_resources),
157 .resource = usbf_resources,
160 static struct sh_timer_config tmu0_platform_data = {
161 .channel_offset = 0x04,
163 .clockevent_rating = 200,
166 static struct resource tmu0_resources[] = {
170 .flags = IORESOURCE_MEM,
173 .start = evt2irq(0x580),
174 .flags = IORESOURCE_IRQ,
178 static struct platform_device tmu0_device = {
182 .platform_data = &tmu0_platform_data,
184 .resource = tmu0_resources,
185 .num_resources = ARRAY_SIZE(tmu0_resources),
188 static struct sh_timer_config tmu1_platform_data = {
189 .channel_offset = 0x10,
191 .clocksource_rating = 200,
194 static struct resource tmu1_resources[] = {
198 .flags = IORESOURCE_MEM,
201 .start = evt2irq(0x5a0),
202 .flags = IORESOURCE_IRQ,
206 static struct platform_device tmu1_device = {
210 .platform_data = &tmu1_platform_data,
212 .resource = tmu1_resources,
213 .num_resources = ARRAY_SIZE(tmu1_resources),
216 static struct sh_timer_config tmu2_platform_data = {
217 .channel_offset = 0x1c,
221 static struct resource tmu2_resources[] = {
225 .flags = IORESOURCE_MEM,
228 .start = evt2irq(0x5c0),
229 .flags = IORESOURCE_IRQ,
233 static struct platform_device tmu2_device = {
237 .platform_data = &tmu2_platform_data,
239 .resource = tmu2_resources,
240 .num_resources = ARRAY_SIZE(tmu2_resources),
243 static struct sh_timer_config tmu3_platform_data = {
244 .channel_offset = 0x04,
248 static struct resource tmu3_resources[] = {
252 .flags = IORESOURCE_MEM,
255 .start = evt2irq(0xe00),
256 .flags = IORESOURCE_IRQ,
260 static struct platform_device tmu3_device = {
264 .platform_data = &tmu3_platform_data,
266 .resource = tmu3_resources,
267 .num_resources = ARRAY_SIZE(tmu3_resources),
270 static struct sh_timer_config tmu4_platform_data = {
271 .channel_offset = 0x10,
275 static struct resource tmu4_resources[] = {
279 .flags = IORESOURCE_MEM,
282 .start = evt2irq(0xe20),
283 .flags = IORESOURCE_IRQ,
287 static struct platform_device tmu4_device = {
291 .platform_data = &tmu4_platform_data,
293 .resource = tmu4_resources,
294 .num_resources = ARRAY_SIZE(tmu4_resources),
297 static struct sh_timer_config tmu5_platform_data = {
298 .channel_offset = 0x1c,
302 static struct resource tmu5_resources[] = {
306 .flags = IORESOURCE_MEM,
309 .start = evt2irq(0xe40),
310 .flags = IORESOURCE_IRQ,
314 static struct platform_device tmu5_device = {
318 .platform_data = &tmu5_platform_data,
320 .resource = tmu5_resources,
321 .num_resources = ARRAY_SIZE(tmu5_resources),
324 static struct platform_device *sh7763_devices[] __initdata = {
339 static int __init sh7763_devices_setup(void)
341 return platform_add_devices(sh7763_devices,
342 ARRAY_SIZE(sh7763_devices));
344 arch_initcall(sh7763_devices_setup);
346 static struct platform_device *sh7763_early_devices[] __initdata = {
358 void __init plat_early_device_setup(void)
360 early_platform_add_devices(sh7763_early_devices,
361 ARRAY_SIZE(sh7763_early_devices));
367 /* interrupt sources */
369 IRL_LLLL, IRL_LLLH, IRL_LLHL, IRL_LLHH,
370 IRL_LHLL, IRL_LHLH, IRL_LHHL, IRL_LHHH,
371 IRL_HLLL, IRL_HLLH, IRL_HLHL, IRL_HLHH,
372 IRL_HHLL, IRL_HHLH, IRL_HHHL,
374 IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
375 RTC, WDT, TMU0, TMU1, TMU2, TMU2_TICPI,
376 HUDI, LCDC, DMAC, SCIF0, IIC0, IIC1, CMT, GETHER, HAC,
377 PCISERR, PCIINTA, PCIINTB, PCIINTC, PCIINTD, PCIC5,
378 STIF0, STIF1, SCIF1, SIOF0, SIOF1, SIOF2,
379 USBH, USBF, TPU, PCC, MMCIF, SIM,
380 TMU3, TMU4, TMU5, ADC, SSI0, SSI1, SSI2, SSI3,
383 /* interrupt groups */
388 static struct intc_vect vectors[] __initdata = {
389 INTC_VECT(RTC, 0x480), INTC_VECT(RTC, 0x4a0),
390 INTC_VECT(RTC, 0x4c0),
391 INTC_VECT(WDT, 0x560), INTC_VECT(TMU0, 0x580),
392 INTC_VECT(TMU1, 0x5a0), INTC_VECT(TMU2, 0x5c0),
393 INTC_VECT(TMU2_TICPI, 0x5e0), INTC_VECT(HUDI, 0x600),
394 INTC_VECT(LCDC, 0x620),
395 INTC_VECT(DMAC, 0x640), INTC_VECT(DMAC, 0x660),
396 INTC_VECT(DMAC, 0x680), INTC_VECT(DMAC, 0x6a0),
397 INTC_VECT(DMAC, 0x6c0),
398 INTC_VECT(SCIF0, 0x700), INTC_VECT(SCIF0, 0x720),
399 INTC_VECT(SCIF0, 0x740), INTC_VECT(SCIF0, 0x760),
400 INTC_VECT(DMAC, 0x780), INTC_VECT(DMAC, 0x7a0),
401 INTC_VECT(IIC0, 0x8A0), INTC_VECT(IIC1, 0x8C0),
402 INTC_VECT(CMT, 0x900), INTC_VECT(GETHER, 0x920),
403 INTC_VECT(GETHER, 0x940), INTC_VECT(GETHER, 0x960),
404 INTC_VECT(HAC, 0x980),
405 INTC_VECT(PCISERR, 0xa00), INTC_VECT(PCIINTA, 0xa20),
406 INTC_VECT(PCIINTB, 0xa40), INTC_VECT(PCIINTC, 0xa60),
407 INTC_VECT(PCIINTD, 0xa80), INTC_VECT(PCIC5, 0xaa0),
408 INTC_VECT(PCIC5, 0xac0), INTC_VECT(PCIC5, 0xae0),
409 INTC_VECT(PCIC5, 0xb00), INTC_VECT(PCIC5, 0xb20),
410 INTC_VECT(STIF0, 0xb40), INTC_VECT(STIF1, 0xb60),
411 INTC_VECT(SCIF1, 0xb80), INTC_VECT(SCIF1, 0xba0),
412 INTC_VECT(SCIF1, 0xbc0), INTC_VECT(SCIF1, 0xbe0),
413 INTC_VECT(SIOF0, 0xc00), INTC_VECT(SIOF1, 0xc20),
414 INTC_VECT(USBH, 0xc60), INTC_VECT(USBF, 0xc80),
415 INTC_VECT(USBF, 0xca0),
416 INTC_VECT(TPU, 0xcc0), INTC_VECT(PCC, 0xce0),
417 INTC_VECT(MMCIF, 0xd00), INTC_VECT(MMCIF, 0xd20),
418 INTC_VECT(MMCIF, 0xd40), INTC_VECT(MMCIF, 0xd60),
419 INTC_VECT(SIM, 0xd80), INTC_VECT(SIM, 0xda0),
420 INTC_VECT(SIM, 0xdc0), INTC_VECT(SIM, 0xde0),
421 INTC_VECT(TMU3, 0xe00), INTC_VECT(TMU4, 0xe20),
422 INTC_VECT(TMU5, 0xe40), INTC_VECT(ADC, 0xe60),
423 INTC_VECT(SSI0, 0xe80), INTC_VECT(SSI1, 0xea0),
424 INTC_VECT(SSI2, 0xec0), INTC_VECT(SSI3, 0xee0),
425 INTC_VECT(SCIF2, 0xf00), INTC_VECT(SCIF2, 0xf20),
426 INTC_VECT(SCIF2, 0xf40), INTC_VECT(SCIF2, 0xf60),
427 INTC_VECT(GPIO, 0xf80), INTC_VECT(GPIO, 0xfa0),
428 INTC_VECT(GPIO, 0xfc0), INTC_VECT(GPIO, 0xfe0),
431 static struct intc_group groups[] __initdata = {
432 INTC_GROUP(TMU012, TMU0, TMU1, TMU2, TMU2_TICPI),
433 INTC_GROUP(TMU345, TMU3, TMU4, TMU5),
436 static struct intc_mask_reg mask_registers[] __initdata = {
437 { 0xffd40038, 0xffd4003c, 32, /* INT2MSKR / INT2MSKCR */
438 { 0, 0, 0, 0, 0, 0, GPIO, 0,
439 SSI0, MMCIF, 0, SIOF0, PCIC5, PCIINTD, PCIINTC, PCIINTB,
440 PCIINTA, PCISERR, HAC, CMT, 0, 0, 0, DMAC,
441 HUDI, 0, WDT, SCIF1, SCIF0, RTC, TMU345, TMU012 } },
442 { 0xffd400d0, 0xffd400d4, 32, /* INT2MSKR1 / INT2MSKCR1 */
443 { 0, 0, 0, 0, 0, 0, SCIF2, USBF,
444 0, 0, STIF1, STIF0, 0, 0, USBH, GETHER,
445 PCC, 0, 0, ADC, TPU, SIM, SIOF2, SIOF1,
446 LCDC, 0, IIC1, IIC0, SSI3, SSI2, SSI1, 0 } },
449 static struct intc_prio_reg prio_registers[] __initdata = {
450 { 0xffd40000, 0, 32, 8, /* INT2PRI0 */ { TMU0, TMU1,
451 TMU2, TMU2_TICPI } },
452 { 0xffd40004, 0, 32, 8, /* INT2PRI1 */ { TMU3, TMU4, TMU5, RTC } },
453 { 0xffd40008, 0, 32, 8, /* INT2PRI2 */ { SCIF0, SCIF1, WDT } },
454 { 0xffd4000c, 0, 32, 8, /* INT2PRI3 */ { HUDI, DMAC, ADC } },
455 { 0xffd40010, 0, 32, 8, /* INT2PRI4 */ { CMT, HAC,
456 PCISERR, PCIINTA } },
457 { 0xffd40014, 0, 32, 8, /* INT2PRI5 */ { PCIINTB, PCIINTC,
459 { 0xffd40018, 0, 32, 8, /* INT2PRI6 */ { SIOF0, USBF, MMCIF, SSI0 } },
460 { 0xffd4001c, 0, 32, 8, /* INT2PRI7 */ { SCIF2, GPIO } },
461 { 0xffd400a0, 0, 32, 8, /* INT2PRI8 */ { SSI3, SSI2, SSI1, 0 } },
462 { 0xffd400a4, 0, 32, 8, /* INT2PRI9 */ { LCDC, 0, IIC1, IIC0 } },
463 { 0xffd400a8, 0, 32, 8, /* INT2PRI10 */ { TPU, SIM, SIOF2, SIOF1 } },
464 { 0xffd400ac, 0, 32, 8, /* INT2PRI11 */ { PCC } },
465 { 0xffd400b0, 0, 32, 8, /* INT2PRI12 */ { 0, 0, USBH, GETHER } },
466 { 0xffd400b4, 0, 32, 8, /* INT2PRI13 */ { 0, 0, STIF1, STIF0 } },
469 static DECLARE_INTC_DESC(intc_desc, "sh7763", vectors, groups,
470 mask_registers, prio_registers, NULL);
472 /* Support for external interrupt pins in IRQ mode */
473 static struct intc_vect irq_vectors[] __initdata = {
474 INTC_VECT(IRQ0, 0x240), INTC_VECT(IRQ1, 0x280),
475 INTC_VECT(IRQ2, 0x2c0), INTC_VECT(IRQ3, 0x300),
476 INTC_VECT(IRQ4, 0x340), INTC_VECT(IRQ5, 0x380),
477 INTC_VECT(IRQ6, 0x3c0), INTC_VECT(IRQ7, 0x200),
480 static struct intc_mask_reg irq_mask_registers[] __initdata = {
481 { 0xffd00044, 0xffd00064, 32, /* INTMSK0 / INTMSKCLR0 */
482 { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
485 static struct intc_prio_reg irq_prio_registers[] __initdata = {
486 { 0xffd00010, 0, 32, 4, /* INTPRI */ { IRQ0, IRQ1, IRQ2, IRQ3,
487 IRQ4, IRQ5, IRQ6, IRQ7 } },
490 static struct intc_sense_reg irq_sense_registers[] __initdata = {
491 { 0xffd0001c, 32, 2, /* ICR1 */ { IRQ0, IRQ1, IRQ2, IRQ3,
492 IRQ4, IRQ5, IRQ6, IRQ7 } },
495 static struct intc_mask_reg irq_ack_registers[] __initdata = {
496 { 0xffd00024, 0, 32, /* INTREQ */
497 { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
500 static DECLARE_INTC_DESC_ACK(intc_irq_desc, "sh7763-irq", irq_vectors,
501 NULL, irq_mask_registers, irq_prio_registers,
502 irq_sense_registers, irq_ack_registers);
505 /* External interrupt pins in IRL mode */
506 static struct intc_vect irl_vectors[] __initdata = {
507 INTC_VECT(IRL_LLLL, 0x200), INTC_VECT(IRL_LLLH, 0x220),
508 INTC_VECT(IRL_LLHL, 0x240), INTC_VECT(IRL_LLHH, 0x260),
509 INTC_VECT(IRL_LHLL, 0x280), INTC_VECT(IRL_LHLH, 0x2a0),
510 INTC_VECT(IRL_LHHL, 0x2c0), INTC_VECT(IRL_LHHH, 0x2e0),
511 INTC_VECT(IRL_HLLL, 0x300), INTC_VECT(IRL_HLLH, 0x320),
512 INTC_VECT(IRL_HLHL, 0x340), INTC_VECT(IRL_HLHH, 0x360),
513 INTC_VECT(IRL_HHLL, 0x380), INTC_VECT(IRL_HHLH, 0x3a0),
514 INTC_VECT(IRL_HHHL, 0x3c0),
517 static struct intc_mask_reg irl3210_mask_registers[] __initdata = {
518 { 0xffd40080, 0xffd40084, 32, /* INTMSK2 / INTMSKCLR2 */
519 { IRL_LLLL, IRL_LLLH, IRL_LLHL, IRL_LLHH,
520 IRL_LHLL, IRL_LHLH, IRL_LHHL, IRL_LHHH,
521 IRL_HLLL, IRL_HLLH, IRL_HLHL, IRL_HLHH,
522 IRL_HHLL, IRL_HHLH, IRL_HHHL, } },
525 static struct intc_mask_reg irl7654_mask_registers[] __initdata = {
526 { 0xffd40080, 0xffd40084, 32, /* INTMSK2 / INTMSKCLR2 */
527 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
528 IRL_LLLL, IRL_LLLH, IRL_LLHL, IRL_LLHH,
529 IRL_LHLL, IRL_LHLH, IRL_LHHL, IRL_LHHH,
530 IRL_HLLL, IRL_HLLH, IRL_HLHL, IRL_HLHH,
531 IRL_HHLL, IRL_HHLH, IRL_HHHL, } },
534 static DECLARE_INTC_DESC(intc_irl7654_desc, "sh7763-irl7654", irl_vectors,
535 NULL, irl7654_mask_registers, NULL, NULL);
537 static DECLARE_INTC_DESC(intc_irl3210_desc, "sh7763-irl3210", irl_vectors,
538 NULL, irl3210_mask_registers, NULL, NULL);
540 #define INTC_ICR0 0xffd00000
541 #define INTC_INTMSK0 0xffd00044
542 #define INTC_INTMSK1 0xffd00048
543 #define INTC_INTMSK2 0xffd40080
544 #define INTC_INTMSKCLR1 0xffd00068
545 #define INTC_INTMSKCLR2 0xffd40084
547 void __init plat_irq_setup(void)
550 __raw_writel(0xff000000, INTC_INTMSK0);
552 /* disable IRL3-0 + IRL7-4 */
553 __raw_writel(0xc0000000, INTC_INTMSK1);
554 __raw_writel(0xfffefffe, INTC_INTMSK2);
556 register_intc_controller(&intc_desc);
559 void __init plat_irq_setup_pins(int mode)
563 /* select IRQ mode for IRL3-0 + IRL7-4 */
564 __raw_writel(__raw_readl(INTC_ICR0) | 0x00c00000, INTC_ICR0);
565 register_intc_controller(&intc_irq_desc);
567 case IRQ_MODE_IRL7654:
568 /* enable IRL7-4 but don't provide any masking */
569 __raw_writel(0x40000000, INTC_INTMSKCLR1);
570 __raw_writel(0x0000fffe, INTC_INTMSKCLR2);
572 case IRQ_MODE_IRL3210:
573 /* enable IRL0-3 but don't provide any masking */
574 __raw_writel(0x80000000, INTC_INTMSKCLR1);
575 __raw_writel(0xfffe0000, INTC_INTMSKCLR2);
577 case IRQ_MODE_IRL7654_MASK:
578 /* enable IRL7-4 and mask using cpu intc controller */
579 __raw_writel(0x40000000, INTC_INTMSKCLR1);
580 register_intc_controller(&intc_irl7654_desc);
582 case IRQ_MODE_IRL3210_MASK:
583 /* enable IRL0-3 and mask using cpu intc controller */
584 __raw_writel(0x80000000, INTC_INTMSKCLR1);
585 register_intc_controller(&intc_irl3210_desc);