1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Startup Code for RISC-V Core
5 * Copyright (c) 2017 Microsemi Corporation.
6 * Copyright (c) 2017 Padmarao Begari <Padmarao.Begari@microsemi.com>
8 * Copyright (C) 2017 Andes Technology Corporation
9 * Rick Chen, Andes Technology Corporation <rick@andestech.com>
12 #include <asm-offsets.h>
16 #include <asm/encoding.h>
17 #include <generated/asm-offsets.h>
23 #define RELOC_TYPE R_RISCV_32
30 #define RELOC_TYPE R_RISCV_64
31 #define SYM_INDEX 0x20
36 secondary_harts_relocation_error:
37 .ascii "Relocation of secondary harts has failed, error %d\n"
42 #if CONFIG_IS_ENABLED(RISCV_MMODE)
46 /* save hart id and dtb pointer */
51 csrw MODE_PREFIX(tvec), t0
53 /* mask all interrupts */
54 csrw MODE_PREFIX(ie), zero
56 #if CONFIG_IS_ENABLED(SMP)
57 /* check if hart is within range */
60 bge tp, t0, hart_out_of_bounds_loop
62 /* set xSIE bit to receive IPIs */
63 #if CONFIG_IS_ENABLED(RISCV_MMODE)
68 /* Clear any pending IPIs */
69 csrc MODE_PREFIX(ip), t0
70 csrs MODE_PREFIX(ie), t0
74 * Set stackpointer in internal/ex RAM to call board_init_f
78 #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_STACK)
79 li t1, CONFIG_SPL_STACK
81 li t1, CONFIG_SYS_INIT_SP_ADDR
83 and sp, t1, t0 /* force 16 byte alignment */
87 jal board_init_f_alloc_reserve
90 * Set global data pointer here for all harts, uninitialized at this
96 #if CONFIG_IS_ENABLED(SMP)
98 slli t0, tp, CONFIG_STACK_SIZE_SHIFT
106 * Pick hart to initialize global data and run U-Boot. The other harts
107 * wait for initialization to complete.
111 amoswap.w s2, t1, 0(t0)
112 bnez s2, wait_for_gd_init
114 bnez tp, secondary_hart_loop
117 #ifdef CONFIG_OF_PRIOR_STAGE
118 la t0, prior_stage_fdt_address
122 jal board_init_f_init_reserve
124 SREG s1, GD_FIRMWARE_FDT_ADDR(gp)
125 /* save the boot hart id to global_data */
126 SREG tp, GD_BOOT_HART(gp)
129 la t0, available_harts_lock
131 amoswap.w zero, zero, 0(t0)
134 la t0, available_harts_lock
136 1: amoswap.w t1, t1, 0(t0)
140 /* register available harts in the available_harts mask */
143 LREG t2, GD_AVAILABLE_HARTS(gp)
145 SREG t2, GD_AVAILABLE_HARTS(gp)
148 amoswap.w zero, zero, 0(t0)
151 * Continue on hart lottery winner, others branch to
152 * secondary_hart_loop.
154 bnez s2, secondary_hart_loop
161 #ifdef CONFIG_DEBUG_UART
165 mv a0, zero /* a0 <-- boot_flags = 0 */
167 jalr t5 /* jump to board_init_f() */
169 #ifdef CONFIG_SPL_BUILD
173 beq t0, t1, spl_stack_gd_setup
177 addi t0, t0, REGBYTES
178 blt t0, t1, spl_clear_bss_loop
181 jal spl_relocate_stack_gd
183 /* skip setup if we did not relocate */
184 beqz a0, spl_call_board_init_r
187 /* setup stack on main hart */
188 #if CONFIG_IS_ENABLED(SMP)
190 slli t0, tp, CONFIG_STACK_SIZE_SHIFT
196 /* set new stack and global data pointer on secondary harts */
197 spl_secondary_hart_stack_gd_setup:
198 la a0, secondary_hart_relocate
202 jal smp_call_function
204 /* hang if relocation of secondary harts has failed */
207 la a0, secondary_harts_relocation_error
211 /* set new global data pointer on main hart */
214 spl_call_board_init_r:
221 * void relocate_code(addr_sp, gd, addr_moni)
223 * This "function" does not return, instead it continues in RAM
224 * after relocating the monitor code.
229 mv s2, a0 /* save addr_sp */
230 mv s3, a1 /* save addr of gd */
231 mv s4, a2 /* save addr of destination */
237 #if CONFIG_IS_ENABLED(SMP)
239 slli t0, tp, CONFIG_STACK_SIZE_SHIFT
246 sub t6, s4, t0 /* t6 <- relocation offset */
247 beq t0, s4, clear_bss /* skip relocation */
249 mv t1, s4 /* t1 <- scratch for copy_loop */
251 sub t3, t3, t0 /* t3 <- __bss_start_ofs */
252 add t2, t0, t3 /* t2 <- source end address */
256 addi t0, t0, REGBYTES
258 addi t1, t1, REGBYTES
259 blt t0, t2, copy_loop
262 * Update dynamic relocations after board_init_f
265 la t1, __rel_dyn_start
267 beq t1, t2, clear_bss
268 add t1, t1, t6 /* t1 <- rela_dyn_start in RAM */
269 add t2, t2, t6 /* t2 <- rela_dyn_end in RAM */
272 * skip first reserved entry: address, type, addend
277 LREG t5, -(REGBYTES*2)(t1) /* t5 <-- relocation info:type */
278 li t3, R_RISCV_RELATIVE /* reloc type R_RISCV_RELATIVE */
279 bne t5, t3, 8f /* skip non-RISCV_RELOC entries */
280 LREG t3, -(REGBYTES*3)(t1)
281 LREG t5, -(REGBYTES)(t1) /* t5 <-- addend */
282 add t5, t5, t6 /* t5 <-- location to fix up in RAM */
283 add t3, t3, t6 /* t3 <-- location to fix up in RAM */
288 la t4, __dyn_sym_start
292 LREG t5, -(REGBYTES*2)(t1) /* t5 <-- relocation info:type */
293 srli t0, t5, SYM_INDEX /* t0 <--- sym table index */
294 andi t5, t5, 0xFF /* t5 <--- relocation type */
296 bne t5, t3, 10f /* skip non-addned entries */
298 LREG t3, -(REGBYTES*3)(t1)
302 LREG t0, -(REGBYTES)(t1) /* t0 <-- addend */
303 LREG t5, REGBYTES(s5)
305 add t5, t5, t6 /* t5 <-- location to fix up in RAM */
306 add t3, t3, t6 /* t3 <-- location to fix up in RAM */
309 addi t1, t1, (REGBYTES*3)
317 csrw MODE_PREFIX(tvec), t0
320 la t0, __bss_start /* t0 <- rel __bss_start in FLASH */
321 add t0, t0, t6 /* t0 <- rel __bss_start in RAM */
322 la t1, __bss_end /* t1 <- rel __bss_end in FLASH */
323 add t1, t1, t6 /* t1 <- rel __bss_end in RAM */
324 beq t0, t1, relocate_secondary_harts
327 SREG zero, 0(t0) /* clear loop... */
328 addi t0, t0, REGBYTES
331 relocate_secondary_harts:
332 #if CONFIG_IS_ENABLED(SMP)
333 /* send relocation IPI */
334 la t0, secondary_hart_relocate
337 /* store relocation offset */
343 jal smp_call_function
345 /* hang if relocation of secondary harts has failed */
348 la a0, secondary_harts_relocation_error
352 /* restore relocation offset */
357 * We are done. Do not return, instead branch to second part of board
358 * initialization, now running from RAM.
361 jal invalidate_icache_all
363 la t0, board_init_r /* offset of board_init_r() */
364 add t4, t0, t6 /* real address of board_init_r() */
366 * setup parameters for board_init_r
369 mv a1, s4 /* dest_addr */
374 jr t4 /* jump to board_init_r() */
376 #if CONFIG_IS_ENABLED(SMP)
377 hart_out_of_bounds_loop:
378 /* Harts in this loop are out of bounds, increase CONFIG_NR_CPUS. */
380 j hart_out_of_bounds_loop
382 /* SMP relocation entry */
383 secondary_hart_relocate:
389 slli t0, tp, CONFIG_STACK_SIZE_SHIFT
392 /* update global data pointer */
399 #if CONFIG_IS_ENABLED(SMP)
400 csrr t0, MODE_PREFIX(ip)
401 #if CONFIG_IS_ENABLED(RISCV_MMODE)
402 andi t0, t0, MIE_MSIE
404 andi t0, t0, SIE_SSIE
406 beqz t0, secondary_hart_loop
412 j secondary_hart_loop