2 * Platform information definitions.
4 * Copied from arch/ppc/syslib/cpm2_pic.c with minor subsequent updates
5 * to make in work in arch/powerpc/. Original (c) belongs to Dan Malek.
7 * Author: Vitaly Bordug <vbordug@ru.mvista.com>
9 * 1999-2001 (c) Dan Malek <dan@embeddedalley.com>
10 * 2006 (c) MontaVista Software, Inc.
12 * This file is licensed under the terms of the GNU General Public License
13 * version 2. This program is licensed "as is" without any warranty of any
14 * kind, whether express or implied.
17 /* The CPM2 internal interrupt controller. It is usually
18 * the only interrupt controller.
19 * There are two 32-bit registers (high/low) for up to 64
20 * possible interrupts.
22 * Now, the fun starts.....Interrupt Numbers DO NOT MAP
23 * in a simple arithmetic fashion to mask or pending registers.
24 * That is, interrupt 4 does not map to bit position 4.
25 * We create two tables, indexed by vector number, to indicate
26 * which register to use and which bit in the register to use.
29 #include <linux/stddef.h>
30 #include <linux/init.h>
31 #include <linux/sched.h>
32 #include <linux/signal.h>
33 #include <linux/irq.h>
35 #include <asm/immap_cpm2.h>
36 #include <asm/mpc8260.h>
39 #include <asm/fs_pd.h>
44 #define CPM2_IRQ_EXT1 19
45 #define CPM2_IRQ_EXT7 25
48 #define CPM2_IRQ_PORTC15 48
49 #define CPM2_IRQ_PORTC0 63
51 static intctl_cpm2_t __iomem *cpm2_intctl;
53 static struct irq_domain *cpm2_pic_host;
54 static unsigned long ppc_cached_irq_mask[2]; /* 2 32-bit registers */
56 static const u_char irq_to_siureg[] = {
57 1, 1, 1, 1, 1, 1, 1, 1,
58 1, 1, 1, 1, 1, 1, 1, 1,
59 0, 0, 0, 0, 0, 0, 0, 0,
60 0, 0, 0, 0, 0, 0, 0, 0,
61 1, 1, 1, 1, 1, 1, 1, 1,
62 1, 1, 1, 1, 1, 1, 1, 1,
63 0, 0, 0, 0, 0, 0, 0, 0,
64 0, 0, 0, 0, 0, 0, 0, 0
67 /* bit numbers do not match the docs, these are precomputed so the bit for
68 * a given irq is (1 << irq_to_siubit[irq]) */
69 static const u_char irq_to_siubit[] = {
70 0, 15, 14, 13, 12, 11, 10, 9,
71 8, 7, 6, 5, 4, 3, 2, 1,
72 2, 1, 0, 14, 13, 12, 11, 10,
73 9, 8, 7, 6, 5, 4, 3, 0,
74 31, 30, 29, 28, 27, 26, 25, 24,
75 23, 22, 21, 20, 19, 18, 17, 16,
76 16, 17, 18, 19, 20, 21, 22, 23,
77 24, 25, 26, 27, 28, 29, 30, 31,
80 static void cpm2_mask_irq(struct irq_data *d)
83 unsigned int irq_nr = irqd_to_hwirq(d);
85 bit = irq_to_siubit[irq_nr];
86 word = irq_to_siureg[irq_nr];
88 ppc_cached_irq_mask[word] &= ~(1 << bit);
89 out_be32(&cpm2_intctl->ic_simrh + word, ppc_cached_irq_mask[word]);
92 static void cpm2_unmask_irq(struct irq_data *d)
95 unsigned int irq_nr = irqd_to_hwirq(d);
97 bit = irq_to_siubit[irq_nr];
98 word = irq_to_siureg[irq_nr];
100 ppc_cached_irq_mask[word] |= 1 << bit;
101 out_be32(&cpm2_intctl->ic_simrh + word, ppc_cached_irq_mask[word]);
104 static void cpm2_ack(struct irq_data *d)
107 unsigned int irq_nr = irqd_to_hwirq(d);
109 bit = irq_to_siubit[irq_nr];
110 word = irq_to_siureg[irq_nr];
112 out_be32(&cpm2_intctl->ic_sipnrh + word, 1 << bit);
115 static void cpm2_end_irq(struct irq_data *d)
118 unsigned int irq_nr = irqd_to_hwirq(d);
120 bit = irq_to_siubit[irq_nr];
121 word = irq_to_siureg[irq_nr];
123 ppc_cached_irq_mask[word] |= 1 << bit;
124 out_be32(&cpm2_intctl->ic_simrh + word, ppc_cached_irq_mask[word]);
127 * Work around large numbers of spurious IRQs on PowerPC 82xx
133 static int cpm2_set_irq_type(struct irq_data *d, unsigned int flow_type)
135 unsigned int src = irqd_to_hwirq(d);
136 unsigned int vold, vnew, edibit;
138 /* Port C interrupts are either IRQ_TYPE_EDGE_FALLING or
139 * IRQ_TYPE_EDGE_BOTH (default). All others are IRQ_TYPE_EDGE_FALLING
140 * or IRQ_TYPE_LEVEL_LOW (default)
142 if (src >= CPM2_IRQ_PORTC15 && src <= CPM2_IRQ_PORTC0) {
143 if (flow_type == IRQ_TYPE_NONE)
144 flow_type = IRQ_TYPE_EDGE_BOTH;
146 if (flow_type != IRQ_TYPE_EDGE_BOTH &&
147 flow_type != IRQ_TYPE_EDGE_FALLING)
150 if (flow_type == IRQ_TYPE_NONE)
151 flow_type = IRQ_TYPE_LEVEL_LOW;
153 if (flow_type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_LEVEL_HIGH))
157 irqd_set_trigger_type(d, flow_type);
158 if (flow_type & IRQ_TYPE_LEVEL_LOW)
159 __irq_set_handler_locked(d->irq, handle_level_irq);
161 __irq_set_handler_locked(d->irq, handle_edge_irq);
163 /* internal IRQ senses are LEVEL_LOW
164 * EXT IRQ and Port C IRQ senses are programmable
166 if (src >= CPM2_IRQ_EXT1 && src <= CPM2_IRQ_EXT7)
167 edibit = (14 - (src - CPM2_IRQ_EXT1));
169 if (src >= CPM2_IRQ_PORTC15 && src <= CPM2_IRQ_PORTC0)
170 edibit = (31 - (CPM2_IRQ_PORTC0 - src));
172 return (flow_type & IRQ_TYPE_LEVEL_LOW) ?
173 IRQ_SET_MASK_OK_NOCOPY : -EINVAL;
175 vold = in_be32(&cpm2_intctl->ic_siexr);
177 if ((flow_type & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_FALLING)
178 vnew = vold | (1 << edibit);
180 vnew = vold & ~(1 << edibit);
183 out_be32(&cpm2_intctl->ic_siexr, vnew);
184 return IRQ_SET_MASK_OK_NOCOPY;
187 pr_err("CPM2 PIC: sense type 0x%x not supported\n", flow_type);
191 static struct irq_chip cpm2_pic = {
193 .irq_mask = cpm2_mask_irq,
194 .irq_unmask = cpm2_unmask_irq,
196 .irq_eoi = cpm2_end_irq,
197 .irq_set_type = cpm2_set_irq_type,
198 .flags = IRQCHIP_EOI_IF_HANDLED,
201 unsigned int cpm2_get_irq(void)
206 /* For CPM2, read the SIVEC register and shift the bits down
207 * to get the irq number. */
208 bits = in_be32(&cpm2_intctl->ic_sivec);
213 return irq_linear_revmap(cpm2_pic_host, irq);
216 static int cpm2_pic_host_map(struct irq_domain *h, unsigned int virq,
219 pr_debug("cpm2_pic_host_map(%d, 0x%lx)\n", virq, hw);
221 irq_set_status_flags(virq, IRQ_LEVEL);
222 irq_set_chip_and_handler(virq, &cpm2_pic, handle_level_irq);
226 static const struct irq_domain_ops cpm2_pic_host_ops = {
227 .map = cpm2_pic_host_map,
228 .xlate = irq_domain_xlate_onetwocell,
231 void cpm2_pic_init(struct device_node *node)
235 cpm2_intctl = cpm2_map(im_intctl);
237 /* Clear the CPM IRQ controller, in case it has any bits set
238 * from the bootloader
241 /* Mask out everything */
243 out_be32(&cpm2_intctl->ic_simrh, 0x00000000);
244 out_be32(&cpm2_intctl->ic_simrl, 0x00000000);
249 out_be32(&cpm2_intctl->ic_sipnrh, 0xffffffff);
250 out_be32(&cpm2_intctl->ic_sipnrl, 0xffffffff);
253 /* Dummy read of the vector */
254 i = in_be32(&cpm2_intctl->ic_sivec);
257 /* Initialize the default interrupt mapping priorities,
258 * in case the boot rom changed something on us.
260 out_be16(&cpm2_intctl->ic_sicr, 0);
261 out_be32(&cpm2_intctl->ic_scprrh, 0x05309770);
262 out_be32(&cpm2_intctl->ic_scprrl, 0x05309770);
264 /* create a legacy host */
265 cpm2_pic_host = irq_domain_add_linear(node, 64, &cpm2_pic_host_ops, NULL);
266 if (cpm2_pic_host == NULL) {
267 printk(KERN_ERR "CPM2 PIC: failed to allocate irq host!\n");