1 // SPDX-License-Identifier: GPL-2.0-or-later
3 * SMP support for power macintosh.
5 * We support both the old "powersurge" SMP architecture
6 * and the current Core99 (G4 PowerMac) machines.
8 * Note that we don't support the very first rev. of
9 * Apple/DayStar 2 CPUs board, the one with the funky
10 * watchdog. Hopefully, none of these should be there except
11 * maybe internally to Apple. I should probably still add some
12 * code to detect this card though and disable SMP. --BenH.
14 * Support Macintosh G4 SMP by Troy Benjegerdes (hozer@drgw.net)
15 * and Ben Herrenschmidt <benh@kernel.crashing.org>.
17 * Support for DayStar quad CPU cards
18 * Copyright (C) XLR8, Inc. 1994-2000
20 #include <linux/kernel.h>
21 #include <linux/sched.h>
22 #include <linux/sched/hotplug.h>
23 #include <linux/smp.h>
24 #include <linux/interrupt.h>
25 #include <linux/kernel_stat.h>
26 #include <linux/delay.h>
27 #include <linux/init.h>
28 #include <linux/spinlock.h>
29 #include <linux/errno.h>
30 #include <linux/hardirq.h>
31 #include <linux/cpu.h>
32 #include <linux/compiler.h>
33 #include <linux/pgtable.h>
35 #include <asm/ptrace.h>
36 #include <linux/atomic.h>
37 #include <asm/code-patching.h>
40 #include <asm/sections.h>
44 #include <asm/machdep.h>
45 #include <asm/pmac_feature.h>
48 #include <asm/cacheflush.h>
49 #include <asm/keylargo.h>
50 #include <asm/pmac_low_i2c.h>
51 #include <asm/pmac_pfunc.h>
59 #define DBG(fmt...) udbg_printf(fmt)
64 extern void __secondary_start_pmac_0(void);
66 static void (*pmac_tb_freeze)(int freeze);
70 #ifdef CONFIG_PPC_PMAC32_PSURGE
73 * Powersurge (old powermac SMP) support.
76 /* Addresses for powersurge registers */
77 #define HAMMERHEAD_BASE 0xf8000000
78 #define HHEAD_CONFIG 0x90
79 #define HHEAD_SEC_INTR 0xc0
81 /* register for interrupting the primary processor on the powersurge */
82 /* N.B. this is actually the ethernet ROM! */
83 #define PSURGE_PRI_INTR 0xf3019000
85 /* register for storing the start address for the secondary processor */
86 /* N.B. this is the PCI config space address register for the 1st bridge */
87 #define PSURGE_START 0xf2800000
89 /* Daystar/XLR8 4-CPU card */
90 #define PSURGE_QUAD_REG_ADDR 0xf8800000
92 #define PSURGE_QUAD_IRQ_SET 0
93 #define PSURGE_QUAD_IRQ_CLR 1
94 #define PSURGE_QUAD_IRQ_PRIMARY 2
95 #define PSURGE_QUAD_CKSTOP_CTL 3
96 #define PSURGE_QUAD_PRIMARY_ARB 4
97 #define PSURGE_QUAD_BOARD_ID 6
98 #define PSURGE_QUAD_WHICH_CPU 7
99 #define PSURGE_QUAD_CKSTOP_RDBK 8
100 #define PSURGE_QUAD_RESET_CTL 11
102 #define PSURGE_QUAD_OUT(r, v) (out_8(quad_base + ((r) << 4) + 4, (v)))
103 #define PSURGE_QUAD_IN(r) (in_8(quad_base + ((r) << 4) + 4) & 0x0f)
104 #define PSURGE_QUAD_BIS(r, v) (PSURGE_QUAD_OUT((r), PSURGE_QUAD_IN(r) | (v)))
105 #define PSURGE_QUAD_BIC(r, v) (PSURGE_QUAD_OUT((r), PSURGE_QUAD_IN(r) & ~(v)))
107 /* virtual addresses for the above */
108 static volatile u8 __iomem *hhead_base;
109 static volatile u8 __iomem *quad_base;
110 static volatile u32 __iomem *psurge_pri_intr;
111 static volatile u8 __iomem *psurge_sec_intr;
112 static volatile u32 __iomem *psurge_start;
114 /* values for psurge_type */
115 #define PSURGE_NONE -1
116 #define PSURGE_DUAL 0
117 #define PSURGE_QUAD_OKEE 1
118 #define PSURGE_QUAD_COTTON 2
119 #define PSURGE_QUAD_ICEGRASS 3
121 /* what sort of powersurge board we have */
122 static int psurge_type = PSURGE_NONE;
124 /* irq for secondary cpus to report */
125 static struct irq_domain *psurge_host;
126 int psurge_secondary_virq;
129 * Set and clear IPIs for powersurge.
131 static inline void psurge_set_ipi(int cpu)
133 if (psurge_type == PSURGE_NONE)
136 in_be32(psurge_pri_intr);
137 else if (psurge_type == PSURGE_DUAL)
138 out_8(psurge_sec_intr, 0);
140 PSURGE_QUAD_OUT(PSURGE_QUAD_IRQ_SET, 1 << cpu);
143 static inline void psurge_clr_ipi(int cpu)
146 switch(psurge_type) {
148 out_8(psurge_sec_intr, ~0);
153 PSURGE_QUAD_OUT(PSURGE_QUAD_IRQ_CLR, 1 << cpu);
159 * On powersurge (old SMP powermac architecture) we don't have
160 * separate IPIs for separate messages like openpic does. Instead
161 * use the generic demux helpers
164 static irqreturn_t psurge_ipi_intr(int irq, void *d)
166 psurge_clr_ipi(smp_processor_id());
172 static void smp_psurge_cause_ipi(int cpu)
177 static int psurge_host_map(struct irq_domain *h, unsigned int virq,
180 irq_set_chip_and_handler(virq, &dummy_irq_chip, handle_percpu_irq);
185 static const struct irq_domain_ops psurge_host_ops = {
186 .map = psurge_host_map,
189 static int psurge_secondary_ipi_init(void)
193 psurge_host = irq_domain_add_nomap(NULL, ~0, &psurge_host_ops, NULL);
196 psurge_secondary_virq = irq_create_direct_mapping(psurge_host);
198 if (psurge_secondary_virq)
199 rc = request_irq(psurge_secondary_virq, psurge_ipi_intr,
200 IRQF_PERCPU | IRQF_NO_THREAD, "IPI", NULL);
203 pr_err("Failed to setup secondary cpu IPI\n");
209 * Determine a quad card presence. We read the board ID register, we
210 * force the data bus to change to something else, and we read it again.
211 * It it's stable, then the register probably exist (ugh !)
213 static int __init psurge_quad_probe(void)
218 type = PSURGE_QUAD_IN(PSURGE_QUAD_BOARD_ID);
219 if (type < PSURGE_QUAD_OKEE || type > PSURGE_QUAD_ICEGRASS
220 || type != PSURGE_QUAD_IN(PSURGE_QUAD_BOARD_ID))
223 /* looks OK, try a slightly more rigorous test */
224 /* bogus is not necessarily cacheline-aligned,
225 though I don't suppose that really matters. -- paulus */
226 for (i = 0; i < 100; i++) {
227 volatile u32 bogus[8];
228 bogus[(0+i)%8] = 0x00000000;
229 bogus[(1+i)%8] = 0x55555555;
230 bogus[(2+i)%8] = 0xFFFFFFFF;
231 bogus[(3+i)%8] = 0xAAAAAAAA;
232 bogus[(4+i)%8] = 0x33333333;
233 bogus[(5+i)%8] = 0xCCCCCCCC;
234 bogus[(6+i)%8] = 0xCCCCCCCC;
235 bogus[(7+i)%8] = 0x33333333;
237 asm volatile("dcbf 0,%0" : : "r" (bogus) : "memory");
239 if (type != PSURGE_QUAD_IN(PSURGE_QUAD_BOARD_ID))
245 static void __init psurge_quad_init(void)
249 if (ppc_md.progress) ppc_md.progress("psurge_quad_init", 0x351);
250 procbits = ~PSURGE_QUAD_IN(PSURGE_QUAD_WHICH_CPU);
251 if (psurge_type == PSURGE_QUAD_ICEGRASS)
252 PSURGE_QUAD_BIS(PSURGE_QUAD_RESET_CTL, procbits);
254 PSURGE_QUAD_BIC(PSURGE_QUAD_CKSTOP_CTL, procbits);
256 out_8(psurge_sec_intr, ~0);
257 PSURGE_QUAD_OUT(PSURGE_QUAD_IRQ_CLR, procbits);
258 PSURGE_QUAD_BIS(PSURGE_QUAD_RESET_CTL, procbits);
259 if (psurge_type != PSURGE_QUAD_ICEGRASS)
260 PSURGE_QUAD_BIS(PSURGE_QUAD_CKSTOP_CTL, procbits);
261 PSURGE_QUAD_BIC(PSURGE_QUAD_PRIMARY_ARB, procbits);
263 PSURGE_QUAD_BIC(PSURGE_QUAD_RESET_CTL, procbits);
265 PSURGE_QUAD_BIS(PSURGE_QUAD_PRIMARY_ARB, procbits);
269 static void __init smp_psurge_probe(void)
272 struct device_node *dn;
275 * The powersurge cpu board can be used in the generation
276 * of powermacs that have a socket for an upgradeable cpu card,
277 * including the 7500, 8500, 9500, 9600.
278 * The device tree doesn't tell you if you have 2 cpus because
279 * OF doesn't know anything about the 2nd processor.
280 * Instead we look for magic bits in magic registers,
281 * in the hammerhead memory controller in the case of the
282 * dual-cpu powersurge board. -- paulus.
284 dn = of_find_node_by_name(NULL, "hammerhead");
289 hhead_base = ioremap(HAMMERHEAD_BASE, 0x800);
290 quad_base = ioremap(PSURGE_QUAD_REG_ADDR, 1024);
291 psurge_sec_intr = hhead_base + HHEAD_SEC_INTR;
293 psurge_type = psurge_quad_probe();
294 if (psurge_type != PSURGE_DUAL) {
296 /* All released cards using this HW design have 4 CPUs */
298 /* No sure how timebase sync works on those, let's use SW */
299 smp_ops->give_timebase = smp_generic_give_timebase;
300 smp_ops->take_timebase = smp_generic_take_timebase;
303 if ((in_8(hhead_base + HHEAD_CONFIG) & 0x02) == 0) {
304 /* not a dual-cpu card */
306 psurge_type = PSURGE_NONE;
312 if (psurge_secondary_ipi_init())
315 psurge_start = ioremap(PSURGE_START, 4);
316 psurge_pri_intr = ioremap(PSURGE_PRI_INTR, 4);
318 /* This is necessary because OF doesn't know about the
319 * secondary cpu(s), and thus there aren't nodes in the
320 * device tree for them, and smp_setup_cpu_maps hasn't
321 * set their bits in cpu_present_mask.
325 for (i = 1; i < ncpus ; ++i)
326 set_cpu_present(i, true);
328 if (ppc_md.progress) ppc_md.progress("smp_psurge_probe - done", 0x352);
331 static int __init smp_psurge_kick_cpu(int nr)
333 unsigned long start = __pa(__secondary_start_pmac_0) + nr * 8;
334 unsigned long a, flags;
337 /* Defining this here is evil ... but I prefer hiding that
338 * crap to avoid giving people ideas that they can do the
341 extern volatile unsigned int cpu_callin_map[NR_CPUS];
343 /* may need to flush here if secondary bats aren't setup */
344 for (a = KERNELBASE; a < KERNELBASE + 0x800000; a += 32)
345 asm volatile("dcbf 0,%0" : : "r" (a) : "memory");
346 asm volatile("sync");
348 if (ppc_md.progress) ppc_md.progress("smp_psurge_kick_cpu", 0x353);
350 /* This is going to freeze the timeebase, we disable interrupts */
351 local_irq_save(flags);
353 out_be32(psurge_start, start);
359 * We can't use udelay here because the timebase is now frozen.
361 for (i = 0; i < 2000; ++i)
362 asm volatile("nop" : : : "memory");
366 * Also, because the timebase is frozen, we must not return to the
367 * caller which will try to do udelay's etc... Instead, we wait -here-
368 * for the CPU to callin.
370 for (i = 0; i < 100000 && !cpu_callin_map[nr]; ++i) {
371 for (j = 1; j < 10000; j++)
372 asm volatile("nop" : : : "memory");
373 asm volatile("sync" : : : "memory");
375 if (!cpu_callin_map[nr])
378 /* And we do the TB sync here too for standard dual CPU cards */
379 if (psurge_type == PSURGE_DUAL) {
391 /* now interrupt the secondary, restarting both TBs */
392 if (psurge_type == PSURGE_DUAL)
395 if (ppc_md.progress) ppc_md.progress("smp_psurge_kick_cpu - done", 0x354);
400 static void __init smp_psurge_setup_cpu(int cpu_nr)
402 unsigned long flags = IRQF_PERCPU | IRQF_NO_THREAD;
405 if (cpu_nr != 0 || !psurge_start)
408 /* reset the entry point so if we get another intr we won't
409 * try to startup again */
410 out_be32(psurge_start, 0x100);
411 irq = irq_create_mapping(NULL, 30);
412 if (request_irq(irq, psurge_ipi_intr, flags, "primary IPI", NULL))
413 printk(KERN_ERR "Couldn't get primary IPI interrupt");
416 void __init smp_psurge_take_timebase(void)
418 if (psurge_type != PSURGE_DUAL)
426 set_tb(timebase >> 32, timebase & 0xffffffff);
429 set_dec(tb_ticks_per_jiffy/2);
432 void __init smp_psurge_give_timebase(void)
434 /* Nothing to do here */
437 /* PowerSurge-style Macs */
438 struct smp_ops_t psurge_smp_ops = {
439 .message_pass = NULL, /* Use smp_muxed_ipi_message_pass */
440 .cause_ipi = smp_psurge_cause_ipi,
441 .cause_nmi_ipi = NULL,
442 .probe = smp_psurge_probe,
443 .kick_cpu = smp_psurge_kick_cpu,
444 .setup_cpu = smp_psurge_setup_cpu,
445 .give_timebase = smp_psurge_give_timebase,
446 .take_timebase = smp_psurge_take_timebase,
448 #endif /* CONFIG_PPC_PMAC32_PSURGE */
451 * Core 99 and later support
455 static void smp_core99_give_timebase(void)
459 local_irq_save(flags);
464 (*pmac_tb_freeze)(1);
471 (*pmac_tb_freeze)(0);
474 local_irq_restore(flags);
478 static void smp_core99_take_timebase(void)
482 local_irq_save(flags);
489 set_tb(timebase >> 32, timebase & 0xffffffff);
493 local_irq_restore(flags);
498 * G5s enable/disable the timebase via an i2c-connected clock chip.
500 static struct pmac_i2c_bus *pmac_tb_clock_chip_host;
501 static u8 pmac_tb_pulsar_addr;
503 static void smp_core99_cypress_tb_freeze(int freeze)
508 /* Strangely, the device-tree says address is 0xd2, but darwin
511 pmac_i2c_setmode(pmac_tb_clock_chip_host,
512 pmac_i2c_mode_combined);
513 rc = pmac_i2c_xfer(pmac_tb_clock_chip_host,
514 0xd0 | pmac_i2c_read,
519 data = (data & 0xf3) | (freeze ? 0x00 : 0x0c);
521 pmac_i2c_setmode(pmac_tb_clock_chip_host, pmac_i2c_mode_stdsub);
522 rc = pmac_i2c_xfer(pmac_tb_clock_chip_host,
523 0xd0 | pmac_i2c_write,
528 printk("Cypress Timebase %s rc: %d\n",
529 freeze ? "freeze" : "unfreeze", rc);
530 panic("Timebase freeze failed !\n");
535 static void smp_core99_pulsar_tb_freeze(int freeze)
540 pmac_i2c_setmode(pmac_tb_clock_chip_host,
541 pmac_i2c_mode_combined);
542 rc = pmac_i2c_xfer(pmac_tb_clock_chip_host,
543 pmac_tb_pulsar_addr | pmac_i2c_read,
548 data = (data & 0x88) | (freeze ? 0x11 : 0x22);
550 pmac_i2c_setmode(pmac_tb_clock_chip_host, pmac_i2c_mode_stdsub);
551 rc = pmac_i2c_xfer(pmac_tb_clock_chip_host,
552 pmac_tb_pulsar_addr | pmac_i2c_write,
556 printk(KERN_ERR "Pulsar Timebase %s rc: %d\n",
557 freeze ? "freeze" : "unfreeze", rc);
558 panic("Timebase freeze failed !\n");
562 static void __init smp_core99_setup_i2c_hwsync(int ncpus)
564 struct device_node *cc = NULL;
565 struct device_node *p;
566 const char *name = NULL;
570 /* Look for the clock chip */
571 for_each_node_by_name(cc, "i2c-hwclock") {
572 p = of_get_parent(cc);
573 ok = p && of_device_is_compatible(p, "uni-n-i2c");
578 pmac_tb_clock_chip_host = pmac_i2c_find_bus(cc);
579 if (pmac_tb_clock_chip_host == NULL)
581 reg = of_get_property(cc, "reg", NULL);
586 if (of_device_is_compatible(cc,"pulsar-legacy-slewing")) {
587 pmac_tb_freeze = smp_core99_pulsar_tb_freeze;
588 pmac_tb_pulsar_addr = 0xd2;
590 } else if (of_device_is_compatible(cc, "cy28508")) {
591 pmac_tb_freeze = smp_core99_cypress_tb_freeze;
596 pmac_tb_freeze = smp_core99_pulsar_tb_freeze;
597 pmac_tb_pulsar_addr = 0xd4;
601 if (pmac_tb_freeze != NULL)
604 if (pmac_tb_freeze != NULL) {
605 /* Open i2c bus for synchronous access */
606 if (pmac_i2c_open(pmac_tb_clock_chip_host, 1)) {
607 printk(KERN_ERR "Failed top open i2c bus for clock"
608 " sync, fallback to software sync !\n");
611 printk(KERN_INFO "Processor timebase sync using %s i2c clock\n",
616 pmac_tb_freeze = NULL;
617 pmac_tb_clock_chip_host = NULL;
623 * Newer G5s uses a platform function
626 static void smp_core99_pfunc_tb_freeze(int freeze)
628 struct device_node *cpus;
629 struct pmf_args args;
631 cpus = of_find_node_by_path("/cpus");
632 BUG_ON(cpus == NULL);
634 args.u[0].v = !freeze;
635 pmf_call_function(cpus, "cpu-timebase", &args);
639 #else /* CONFIG_PPC64 */
642 * SMP G4 use a GPIO to enable/disable the timebase.
645 static unsigned int core99_tb_gpio; /* Timebase freeze GPIO */
647 static void smp_core99_gpio_tb_freeze(int freeze)
650 pmac_call_feature(PMAC_FTR_WRITE_GPIO, NULL, core99_tb_gpio, 4);
652 pmac_call_feature(PMAC_FTR_WRITE_GPIO, NULL, core99_tb_gpio, 0);
653 pmac_call_feature(PMAC_FTR_READ_GPIO, NULL, core99_tb_gpio, 0);
657 #endif /* !CONFIG_PPC64 */
659 static void core99_init_caches(int cpu)
662 /* L2 and L3 cache settings to pass from CPU0 to CPU1 on G4 cpus */
663 static long int core99_l2_cache;
664 static long int core99_l3_cache;
666 if (!cpu_has_feature(CPU_FTR_L2CR))
670 core99_l2_cache = _get_L2CR();
671 printk("CPU0: L2CR is %lx\n", core99_l2_cache);
673 printk("CPU%d: L2CR was %lx\n", cpu, _get_L2CR());
675 _set_L2CR(core99_l2_cache);
676 printk("CPU%d: L2CR set to %lx\n", cpu, core99_l2_cache);
679 if (!cpu_has_feature(CPU_FTR_L3CR))
683 core99_l3_cache = _get_L3CR();
684 printk("CPU0: L3CR is %lx\n", core99_l3_cache);
686 printk("CPU%d: L3CR was %lx\n", cpu, _get_L3CR());
688 _set_L3CR(core99_l3_cache);
689 printk("CPU%d: L3CR set to %lx\n", cpu, core99_l3_cache);
691 #endif /* !CONFIG_PPC64 */
694 static void __init smp_core99_setup(int ncpus)
698 /* i2c based HW sync on some G5s */
699 if (of_machine_is_compatible("PowerMac7,2") ||
700 of_machine_is_compatible("PowerMac7,3") ||
701 of_machine_is_compatible("RackMac3,1"))
702 smp_core99_setup_i2c_hwsync(ncpus);
704 /* pfunc based HW sync on recent G5s */
705 if (pmac_tb_freeze == NULL) {
706 struct device_node *cpus =
707 of_find_node_by_path("/cpus");
709 of_get_property(cpus, "platform-cpu-timebase", NULL)) {
710 pmac_tb_freeze = smp_core99_pfunc_tb_freeze;
711 printk(KERN_INFO "Processor timebase sync using"
712 " platform function\n");
716 #else /* CONFIG_PPC64 */
718 /* GPIO based HW sync on ppc32 Core99 */
719 if (pmac_tb_freeze == NULL && !of_machine_is_compatible("MacRISC4")) {
720 struct device_node *cpu;
721 const u32 *tbprop = NULL;
723 core99_tb_gpio = KL_GPIO_TB_ENABLE; /* default value */
724 cpu = of_find_node_by_type(NULL, "cpu");
726 tbprop = of_get_property(cpu, "timebase-enable", NULL);
728 core99_tb_gpio = *tbprop;
731 pmac_tb_freeze = smp_core99_gpio_tb_freeze;
732 printk(KERN_INFO "Processor timebase sync using"
733 " GPIO 0x%02x\n", core99_tb_gpio);
736 #endif /* CONFIG_PPC64 */
738 /* No timebase sync, fallback to software */
739 if (pmac_tb_freeze == NULL) {
740 smp_ops->give_timebase = smp_generic_give_timebase;
741 smp_ops->take_timebase = smp_generic_take_timebase;
742 printk(KERN_INFO "Processor timebase sync using software\n");
749 /* XXX should get this from reg properties */
750 for (i = 1; i < ncpus; ++i)
751 set_hard_smp_processor_id(i, i);
755 /* 32 bits SMP can't NAP */
756 if (!of_machine_is_compatible("MacRISC4"))
760 static void __init smp_core99_probe(void)
762 struct device_node *cpus;
765 if (ppc_md.progress) ppc_md.progress("smp_core99_probe", 0x345);
767 /* Count CPUs in the device-tree */
768 for_each_node_by_type(cpus, "cpu")
771 printk(KERN_INFO "PowerMac SMP probe found %d cpus\n", ncpus);
773 /* Nothing more to do if less than 2 of them */
777 /* We need to perform some early initialisations before we can start
778 * setting up SMP as we are running before initcalls
780 pmac_pfunc_base_install();
783 /* Setup various bits like timebase sync method, ability to nap, ... */
784 smp_core99_setup(ncpus);
789 /* Collect l2cr and l3cr values from CPU 0 */
790 core99_init_caches(0);
793 static int smp_core99_kick_cpu(int nr)
795 unsigned int save_vector;
796 unsigned long target, flags;
797 unsigned int *vector = (unsigned int *)(PAGE_OFFSET+0x100);
799 if (nr < 0 || nr > 3)
803 ppc_md.progress("smp_core99_kick_cpu", 0x346);
805 local_irq_save(flags);
807 /* Save reset vector */
808 save_vector = *vector;
810 /* Setup fake reset vector that does
811 * b __secondary_start_pmac_0 + nr*8
813 target = (unsigned long) __secondary_start_pmac_0 + nr * 8;
814 patch_branch(vector, target, BRANCH_SET_LINK);
816 /* Put some life in our friend */
817 pmac_call_feature(PMAC_FTR_RESET_CPU, NULL, nr, 0);
819 /* FIXME: We wait a bit for the CPU to take the exception, I should
820 * instead wait for the entry code to set something for me. Well,
821 * ideally, all that crap will be done in prom.c and the CPU left
822 * in a RAM-based wait loop like CHRP.
826 /* Restore our exception vector */
827 patch_instruction(vector, ppc_inst(save_vector));
829 local_irq_restore(flags);
830 if (ppc_md.progress) ppc_md.progress("smp_core99_kick_cpu done", 0x347);
835 static void smp_core99_setup_cpu(int cpu_nr)
839 core99_init_caches(cpu_nr);
842 mpic_setup_this_cpu();
846 #ifdef CONFIG_HOTPLUG_CPU
847 static unsigned int smp_core99_host_open;
849 static int smp_core99_cpu_prepare(unsigned int cpu)
853 /* Open i2c bus if it was used for tb sync */
854 if (pmac_tb_clock_chip_host && !smp_core99_host_open) {
855 rc = pmac_i2c_open(pmac_tb_clock_chip_host, 1);
857 pr_err("Failed to open i2c bus for time sync\n");
858 return notifier_from_errno(rc);
860 smp_core99_host_open = 1;
865 static int smp_core99_cpu_online(unsigned int cpu)
867 /* Close i2c bus if it was used for tb sync */
868 if (pmac_tb_clock_chip_host && smp_core99_host_open) {
869 pmac_i2c_close(pmac_tb_clock_chip_host);
870 smp_core99_host_open = 0;
874 #endif /* CONFIG_HOTPLUG_CPU */
876 static void __init smp_core99_bringup_done(void)
878 extern void g5_phy_disable_cpu1(void);
880 /* Close i2c bus if it was used for tb sync */
881 if (pmac_tb_clock_chip_host)
882 pmac_i2c_close(pmac_tb_clock_chip_host);
884 /* If we didn't start the second CPU, we must take
887 if (of_machine_is_compatible("MacRISC4") &&
888 num_online_cpus() < 2) {
889 set_cpu_present(1, false);
890 g5_phy_disable_cpu1();
892 #ifdef CONFIG_HOTPLUG_CPU
893 cpuhp_setup_state_nocalls(CPUHP_POWERPC_PMAC_PREPARE,
894 "powerpc/pmac:prepare", smp_core99_cpu_prepare,
896 cpuhp_setup_state_nocalls(CPUHP_AP_ONLINE_DYN, "powerpc/pmac:online",
897 smp_core99_cpu_online, NULL);
901 ppc_md.progress("smp_core99_bringup_done", 0x349);
903 #endif /* CONFIG_PPC64 */
905 #ifdef CONFIG_HOTPLUG_CPU
907 static int smp_core99_cpu_disable(void)
909 int rc = generic_cpu_disable();
913 mpic_cpu_set_priority(0xf);
915 cleanup_cpu_mmu_context();
922 static void pmac_cpu_offline_self(void)
924 int cpu = smp_processor_id();
928 pr_debug("CPU%d offline\n", cpu);
929 generic_set_cpu_dead(cpu);
932 low_cpu_offline_self();
935 #else /* CONFIG_PPC32 */
937 static void pmac_cpu_offline_self(void)
939 int cpu = smp_processor_id();
945 * turn off as much as possible, we'll be
946 * kicked out as this will only be invoked
947 * on core99 platforms for now ...
950 printk(KERN_INFO "CPU#%d offline\n", cpu);
951 generic_set_cpu_dead(cpu);
955 * Re-enable interrupts. The NAP code needs to enable them
956 * anyways, do it now so we deal with the case where one already
957 * happened while soft-disabled.
958 * We shouldn't get any external interrupts, only decrementer, and the
959 * decrementer handler is safe for use on offline CPUs
964 /* let's not take timer interrupts too often ... */
972 #endif /* else CONFIG_PPC32 */
973 #endif /* CONFIG_HOTPLUG_CPU */
975 /* Core99 Macs (dual G4s and G5s) */
976 static struct smp_ops_t core99_smp_ops = {
977 .message_pass = smp_mpic_message_pass,
978 .probe = smp_core99_probe,
980 .bringup_done = smp_core99_bringup_done,
982 .kick_cpu = smp_core99_kick_cpu,
983 .setup_cpu = smp_core99_setup_cpu,
984 .give_timebase = smp_core99_give_timebase,
985 .take_timebase = smp_core99_take_timebase,
986 #if defined(CONFIG_HOTPLUG_CPU)
987 .cpu_disable = smp_core99_cpu_disable,
988 .cpu_die = generic_cpu_die,
992 void __init pmac_setup_smp(void)
994 struct device_node *np;
996 /* Check for Core99 */
997 np = of_find_node_by_name(NULL, "uni-n");
999 np = of_find_node_by_name(NULL, "u3");
1001 np = of_find_node_by_name(NULL, "u4");
1004 smp_ops = &core99_smp_ops;
1006 #ifdef CONFIG_PPC_PMAC32_PSURGE
1008 /* We have to set bits in cpu_possible_mask here since the
1009 * secondary CPU(s) aren't in the device tree. Various
1010 * things won't be initialized for CPUs not in the possible
1011 * map, so we really need to fix it up here.
1015 for (cpu = 1; cpu < 4 && cpu < NR_CPUS; ++cpu)
1016 set_cpu_possible(cpu, true);
1017 smp_ops = &psurge_smp_ops;
1019 #endif /* CONFIG_PPC_PMAC32_PSURGE */
1021 #ifdef CONFIG_HOTPLUG_CPU
1022 smp_ops->cpu_offline_self = pmac_cpu_offline_self;