2 * Common prep/pmac/chrp boot and setup code.
5 #include <linux/module.h>
6 #include <linux/string.h>
7 #include <linux/sched.h>
8 #include <linux/init.h>
9 #include <linux/kernel.h>
10 #include <linux/reboot.h>
11 #include <linux/delay.h>
12 #include <linux/initrd.h>
13 #include <linux/tty.h>
14 #include <linux/bootmem.h>
15 #include <linux/seq_file.h>
16 #include <linux/root_dev.h>
17 #include <linux/cpu.h>
18 #include <linux/console.h>
19 #include <linux/memblock.h>
23 #include <asm/processor.h>
24 #include <asm/pgtable.h>
25 #include <asm/setup.h>
28 #include <asm/cputable.h>
29 #include <asm/bootx.h>
30 #include <asm/btext.h>
31 #include <asm/machdep.h>
32 #include <asm/uaccess.h>
33 #include <asm/pmac_feature.h>
34 #include <asm/sections.h>
35 #include <asm/nvram.h>
38 #include <asm/serial.h>
40 #include <asm/mmu_context.h>
41 #include <asm/epapr_hcalls.h>
45 extern void bootx_init(unsigned long r4, unsigned long phys);
48 EXPORT_SYMBOL_GPL(boot_cpuid);
50 EXPORT_SYMBOL_GPL(boot_cpuid_phys);
52 int smp_hw_index[NR_CPUS];
54 unsigned long ISA_DMA_THRESHOLD;
55 unsigned int DMA_MODE_READ;
56 unsigned int DMA_MODE_WRITE;
58 #ifdef CONFIG_VGA_CONSOLE
59 unsigned long vgacon_remap_base;
60 EXPORT_SYMBOL(vgacon_remap_base);
64 * These are used in binfmt_elf.c to put aux entries on the stack
65 * for each elf executable being started.
72 * We're called here very early in the boot. We determine the machine
73 * type and call the appropriate low-level setup functions.
74 * -- Cort <cort@fsmlabs.com>
76 * Note that the kernel may be running at an address which is different
77 * from the address that it was linked at, so we must use RELOC/PTRRELOC
78 * to access static data (including strings). -- paulus
80 notrace unsigned long __init early_init(unsigned long dt_ptr)
82 unsigned long offset = reloc_offset();
83 struct cpu_spec *spec;
85 /* First zero the BSS -- use memset_io, some platforms don't have
87 memset_io((void __iomem *)PTRRELOC(&__bss_start), 0,
88 __bss_stop - __bss_start);
91 * Identify the CPU type and fix up code sections
92 * that depend on which cpu we have.
94 spec = identify_cpu(offset, mfspr(SPRN_PVR));
96 do_feature_fixups(spec->cpu_features,
97 PTRRELOC(&__start___ftr_fixup),
98 PTRRELOC(&__stop___ftr_fixup));
100 do_feature_fixups(spec->mmu_features,
101 PTRRELOC(&__start___mmu_ftr_fixup),
102 PTRRELOC(&__stop___mmu_ftr_fixup));
104 do_lwsync_fixups(spec->cpu_features,
105 PTRRELOC(&__start___lwsync_fixup),
106 PTRRELOC(&__stop___lwsync_fixup));
110 return KERNELBASE + offset;
115 * Find out what kind of machine we're on and save any data we need
116 * from the early boot process (devtree is copied on pmac by prom_init()).
117 * This is called very early on the boot process, after a minimal
118 * MMU environment has been set up but before MMU_init is called.
120 notrace void __init machine_init(u64 dt_ptr)
124 /* Enable early debugging if any specified (see udbg.h) */
127 /* Do some early initialization based on the flat device tree */
128 early_init_devtree(__va(dt_ptr));
130 epapr_paravirt_early_init();
136 setup_kdump_trampoline();
139 if (cpu_has_feature(CPU_FTR_CAN_DOZE) ||
140 cpu_has_feature(CPU_FTR_CAN_NAP))
141 ppc_md.power_save = ppc6xx_idle;
145 if (cpu_has_feature(CPU_FTR_CAN_DOZE) ||
146 cpu_has_feature(CPU_FTR_CAN_NAP))
147 ppc_md.power_save = e500_idle;
150 ppc_md.progress("id mach(): done", 0x200);
153 /* Checks "l2cr=xxxx" command-line option */
154 int __init ppc_setup_l2cr(char *str)
156 if (cpu_has_feature(CPU_FTR_L2CR)) {
157 unsigned long val = simple_strtoul(str, NULL, 0);
158 printk(KERN_INFO "l2cr set to %lx\n", val);
159 _set_L2CR(0); /* force invalidate by disable cache */
160 _set_L2CR(val); /* and enable it */
164 __setup("l2cr=", ppc_setup_l2cr);
166 /* Checks "l3cr=xxxx" command-line option */
167 int __init ppc_setup_l3cr(char *str)
169 if (cpu_has_feature(CPU_FTR_L3CR)) {
170 unsigned long val = simple_strtoul(str, NULL, 0);
171 printk(KERN_INFO "l3cr set to %lx\n", val);
172 _set_L3CR(val); /* and enable it */
176 __setup("l3cr=", ppc_setup_l3cr);
178 #ifdef CONFIG_GENERIC_NVRAM
180 /* Generic nvram hooks used by drivers/char/gen_nvram.c */
181 unsigned char nvram_read_byte(int addr)
183 if (ppc_md.nvram_read_val)
184 return ppc_md.nvram_read_val(addr);
187 EXPORT_SYMBOL(nvram_read_byte);
189 void nvram_write_byte(unsigned char val, int addr)
191 if (ppc_md.nvram_write_val)
192 ppc_md.nvram_write_val(addr, val);
194 EXPORT_SYMBOL(nvram_write_byte);
196 ssize_t nvram_get_size(void)
198 if (ppc_md.nvram_size)
199 return ppc_md.nvram_size();
202 EXPORT_SYMBOL(nvram_get_size);
204 void nvram_sync(void)
206 if (ppc_md.nvram_sync)
209 EXPORT_SYMBOL(nvram_sync);
211 #endif /* CONFIG_NVRAM */
213 int __init ppc_init(void)
215 /* clear the progress line */
217 ppc_md.progress(" ", 0xffff);
219 /* call platform init */
220 if (ppc_md.init != NULL) {
226 arch_initcall(ppc_init);
228 static void __init irqstack_early_init(void)
232 /* interrupt stacks must be in lowmem, we get that for free on ppc32
233 * as the memblock is limited to lowmem by default */
234 for_each_possible_cpu(i) {
235 softirq_ctx[i] = (struct thread_info *)
236 __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE));
237 hardirq_ctx[i] = (struct thread_info *)
238 __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE));
242 #if defined(CONFIG_BOOKE) || defined(CONFIG_40x)
243 static void __init exc_lvl_early_init(void)
245 unsigned int i, hw_cpu;
247 /* interrupt stacks must be in lowmem, we get that for free on ppc32
248 * as the memblock is limited to lowmem by MEMBLOCK_REAL_LIMIT */
249 for_each_possible_cpu(i) {
250 hw_cpu = get_hard_smp_processor_id(i);
251 critirq_ctx[hw_cpu] = (struct thread_info *)
252 __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE));
254 dbgirq_ctx[hw_cpu] = (struct thread_info *)
255 __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE));
256 mcheckirq_ctx[hw_cpu] = (struct thread_info *)
257 __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE));
262 #define exc_lvl_early_init()
265 /* Warning, IO base is not yet inited */
266 void __init setup_arch(char **cmdline_p)
268 *cmdline_p = cmd_line;
270 /* so udelay does something sensible, assume <= 1000 bogomips */
271 loops_per_jiffy = 500000000 / HZ;
273 unflatten_device_tree();
276 if (ppc_md.init_early)
279 find_legacy_serial_ports();
281 smp_setup_cpu_maps();
283 /* Register early console */
284 register_early_udbg_console();
289 * Set cache line size based on type of cpu as a default.
290 * Systems with OF can look in the properties on the cpu node(s)
291 * for a possibly more accurate value.
293 dcache_bsize = cur_cpu_spec->dcache_bsize;
294 icache_bsize = cur_cpu_spec->icache_bsize;
296 if (cpu_has_feature(CPU_FTR_UNIFIED_ID_CACHE))
297 ucache_bsize = icache_bsize = dcache_bsize;
302 init_mm.start_code = (unsigned long)_stext;
303 init_mm.end_code = (unsigned long) _etext;
304 init_mm.end_data = (unsigned long) _edata;
305 init_mm.brk = klimit;
307 exc_lvl_early_init();
309 irqstack_early_init();
311 /* set up the bootmem stuff with available memory */
313 if ( ppc_md.progress ) ppc_md.progress("setup_arch: bootmem", 0x3eab);
315 #ifdef CONFIG_DUMMY_CONSOLE
316 conswitchp = &dummy_con;
319 if (ppc_md.setup_arch)
321 if ( ppc_md.progress ) ppc_md.progress("arch: exit", 0x3eab);
325 /* Initialize the MMU context management stuff */