1 // SPDX-License-Identifier: GPL-2.0-or-later
3 * Contains common pci routines for ALL ppc platform
4 * (based on pci_32.c and pci_64.c)
6 * Port for PPC64 David Engebretsen, IBM Corp.
7 * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
9 * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
10 * Rework, based on alpha PCI code.
12 * Common pmac/prep/chrp pci routines. -- Cort
15 #include <linux/kernel.h>
16 #include <linux/pci.h>
17 #include <linux/string.h>
18 #include <linux/init.h>
19 #include <linux/delay.h>
20 #include <linux/export.h>
21 #include <linux/of_address.h>
22 #include <linux/of_pci.h>
24 #include <linux/shmem_fs.h>
25 #include <linux/list.h>
26 #include <linux/syscalls.h>
27 #include <linux/irq.h>
28 #include <linux/vmalloc.h>
29 #include <linux/slab.h>
30 #include <linux/vgaarb.h>
31 #include <linux/numa.h>
32 #include <linux/msi.h>
34 #include <asm/processor.h>
37 #include <asm/pci-bridge.h>
38 #include <asm/byteorder.h>
39 #include <asm/machdep.h>
40 #include <asm/ppc-pci.h>
43 #include "../../../drivers/pci/pci.h"
45 /* hose_spinlock protects accesses to the the phb_bitmap. */
46 static DEFINE_SPINLOCK(hose_spinlock);
49 /* For dynamic PHB numbering on get_phb_number(): max number of PHBs. */
50 #define MAX_PHBS 0x10000
53 * For dynamic PHB numbering: used/free PHBs tracking bitmap.
54 * Accesses to this bitmap should be protected by hose_spinlock.
56 static DECLARE_BITMAP(phb_bitmap, MAX_PHBS);
58 /* ISA Memory physical address */
59 resource_size_t isa_mem_base;
60 EXPORT_SYMBOL(isa_mem_base);
63 static const struct dma_map_ops *pci_dma_ops;
65 void set_pci_dma_ops(const struct dma_map_ops *dma_ops)
67 pci_dma_ops = dma_ops;
71 * This function should run under locking protection, specifically
74 static int get_phb_number(struct device_node *dn)
80 * Try fixed PHB numbering first, by checking archs and reading
81 * the respective device-tree properties. Firstly, try reading
82 * standard "linux,pci-domain", then try reading "ibm,opal-phbid"
83 * (only present in powernv OPAL environment), then try device-tree
84 * alias and as the last try to use lower bits of "reg" property.
86 ret = of_get_pci_domain_nr(dn);
92 ret = of_property_read_u64(dn, "ibm,opal-phbid", &prop);
94 ret = of_alias_get_id(dn, "pci");
101 ret = of_property_read_u32_index(dn, "reg", 1, &prop_32);
106 phb_id = (int)(prop & (MAX_PHBS - 1));
108 /* We need to be sure to not use the same PHB number twice. */
109 if ((phb_id >= 0) && !test_and_set_bit(phb_id, phb_bitmap))
112 /* If everything fails then fallback to dynamic PHB numbering. */
113 phb_id = find_first_zero_bit(phb_bitmap, MAX_PHBS);
114 BUG_ON(phb_id >= MAX_PHBS);
115 set_bit(phb_id, phb_bitmap);
120 struct pci_controller *pcibios_alloc_controller(struct device_node *dev)
122 struct pci_controller *phb;
124 phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL);
127 spin_lock(&hose_spinlock);
128 phb->global_number = get_phb_number(dev);
129 list_add_tail(&phb->list_node, &hose_list);
130 spin_unlock(&hose_spinlock);
132 phb->is_dynamic = slab_is_available();
135 int nid = of_node_to_nid(dev);
137 if (nid < 0 || !node_online(nid))
140 PHB_SET_NODE(phb, nid);
145 EXPORT_SYMBOL_GPL(pcibios_alloc_controller);
147 void pcibios_free_controller(struct pci_controller *phb)
149 spin_lock(&hose_spinlock);
151 /* Clear bit of phb_bitmap to allow reuse of this PHB number. */
152 if (phb->global_number < MAX_PHBS)
153 clear_bit(phb->global_number, phb_bitmap);
155 list_del(&phb->list_node);
156 spin_unlock(&hose_spinlock);
161 EXPORT_SYMBOL_GPL(pcibios_free_controller);
164 * This function is used to call pcibios_free_controller()
165 * in a deferred manner: a callback from the PCI subsystem.
167 * _*DO NOT*_ call pcibios_free_controller() explicitly if
168 * this is used (or it may access an invalid *phb pointer).
170 * The callback occurs when all references to the root bus
171 * are dropped (e.g., child buses/devices and their users).
173 * It's called as .release_fn() of 'struct pci_host_bridge'
174 * which is associated with the 'struct pci_controller.bus'
175 * (root bus) - it expects .release_data to hold a pointer
176 * to 'struct pci_controller'.
178 * In order to use it, register .release_fn()/release_data
181 * pci_set_host_bridge_release(bridge,
182 * pcibios_free_controller_deferred
185 * e.g. in the pcibios_root_bridge_prepare() callback from
186 * pci_create_root_bus().
188 void pcibios_free_controller_deferred(struct pci_host_bridge *bridge)
190 struct pci_controller *phb = (struct pci_controller *)
191 bridge->release_data;
193 pr_debug("domain %d, dynamic %d\n", phb->global_number, phb->is_dynamic);
195 pcibios_free_controller(phb);
197 EXPORT_SYMBOL_GPL(pcibios_free_controller_deferred);
200 * The function is used to return the minimal alignment
201 * for memory or I/O windows of the associated P2P bridge.
202 * By default, 4KiB alignment for I/O windows and 1MiB for
205 resource_size_t pcibios_window_alignment(struct pci_bus *bus,
208 struct pci_controller *phb = pci_bus_to_host(bus);
210 if (phb->controller_ops.window_alignment)
211 return phb->controller_ops.window_alignment(bus, type);
214 * PCI core will figure out the default
215 * alignment: 4KiB for I/O and 1MiB for
221 void pcibios_setup_bridge(struct pci_bus *bus, unsigned long type)
223 struct pci_controller *hose = pci_bus_to_host(bus);
225 if (hose->controller_ops.setup_bridge)
226 hose->controller_ops.setup_bridge(bus, type);
229 void pcibios_reset_secondary_bus(struct pci_dev *dev)
231 struct pci_controller *phb = pci_bus_to_host(dev->bus);
233 if (phb->controller_ops.reset_secondary_bus) {
234 phb->controller_ops.reset_secondary_bus(dev);
238 pci_reset_secondary_bus(dev);
241 resource_size_t pcibios_default_alignment(void)
243 if (ppc_md.pcibios_default_alignment)
244 return ppc_md.pcibios_default_alignment();
249 #ifdef CONFIG_PCI_IOV
250 resource_size_t pcibios_iov_resource_alignment(struct pci_dev *pdev, int resno)
252 if (ppc_md.pcibios_iov_resource_alignment)
253 return ppc_md.pcibios_iov_resource_alignment(pdev, resno);
255 return pci_iov_resource_size(pdev, resno);
258 int pcibios_sriov_enable(struct pci_dev *pdev, u16 num_vfs)
260 if (ppc_md.pcibios_sriov_enable)
261 return ppc_md.pcibios_sriov_enable(pdev, num_vfs);
266 int pcibios_sriov_disable(struct pci_dev *pdev)
268 if (ppc_md.pcibios_sriov_disable)
269 return ppc_md.pcibios_sriov_disable(pdev);
274 #endif /* CONFIG_PCI_IOV */
276 static resource_size_t pcibios_io_size(const struct pci_controller *hose)
279 return hose->pci_io_size;
281 return resource_size(&hose->io_resource);
285 int pcibios_vaddr_is_ioport(void __iomem *address)
288 struct pci_controller *hose;
289 resource_size_t size;
291 spin_lock(&hose_spinlock);
292 list_for_each_entry(hose, &hose_list, list_node) {
293 size = pcibios_io_size(hose);
294 if (address >= hose->io_base_virt &&
295 address < (hose->io_base_virt + size)) {
300 spin_unlock(&hose_spinlock);
304 unsigned long pci_address_to_pio(phys_addr_t address)
306 struct pci_controller *hose;
307 resource_size_t size;
308 unsigned long ret = ~0;
310 spin_lock(&hose_spinlock);
311 list_for_each_entry(hose, &hose_list, list_node) {
312 size = pcibios_io_size(hose);
313 if (address >= hose->io_base_phys &&
314 address < (hose->io_base_phys + size)) {
316 (unsigned long)hose->io_base_virt - _IO_BASE;
317 ret = base + (address - hose->io_base_phys);
321 spin_unlock(&hose_spinlock);
325 EXPORT_SYMBOL_GPL(pci_address_to_pio);
328 * Return the domain number for this bus.
330 int pci_domain_nr(struct pci_bus *bus)
332 struct pci_controller *hose = pci_bus_to_host(bus);
334 return hose->global_number;
336 EXPORT_SYMBOL(pci_domain_nr);
338 /* This routine is meant to be used early during boot, when the
339 * PCI bus numbers have not yet been assigned, and you need to
340 * issue PCI config cycles to an OF device.
341 * It could also be used to "fix" RTAS config cycles if you want
342 * to set pci_assign_all_buses to 1 and still use RTAS for PCI
345 struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node)
348 struct pci_controller *hose, *tmp;
349 list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
350 if (hose->dn == node)
357 struct pci_controller *pci_find_controller_for_domain(int domain_nr)
359 struct pci_controller *hose;
361 list_for_each_entry(hose, &hose_list, list_node)
362 if (hose->global_number == domain_nr)
368 struct pci_intx_virq {
371 struct list_head list_node;
374 static LIST_HEAD(intx_list);
375 static DEFINE_MUTEX(intx_mutex);
377 static void ppc_pci_intx_release(struct kref *kref)
379 struct pci_intx_virq *vi = container_of(kref, struct pci_intx_virq, kref);
381 list_del(&vi->list_node);
382 irq_dispose_mapping(vi->virq);
386 static int ppc_pci_unmap_irq_line(struct notifier_block *nb,
387 unsigned long action, void *data)
389 struct pci_dev *pdev = to_pci_dev(data);
391 if (action == BUS_NOTIFY_DEL_DEVICE) {
392 struct pci_intx_virq *vi;
394 mutex_lock(&intx_mutex);
395 list_for_each_entry(vi, &intx_list, list_node) {
396 if (vi->virq == pdev->irq) {
397 kref_put(&vi->kref, ppc_pci_intx_release);
401 mutex_unlock(&intx_mutex);
407 static struct notifier_block ppc_pci_unmap_irq_notifier = {
408 .notifier_call = ppc_pci_unmap_irq_line,
411 static int ppc_pci_register_irq_notifier(void)
413 return bus_register_notifier(&pci_bus_type, &ppc_pci_unmap_irq_notifier);
415 arch_initcall(ppc_pci_register_irq_notifier);
418 * Reads the interrupt pin to determine if interrupt is use by card.
419 * If the interrupt is used, then gets the interrupt line from the
420 * openfirmware and sets it in the pci_dev and pci_config line.
422 static int pci_read_irq_line(struct pci_dev *pci_dev)
425 struct pci_intx_virq *vi, *vitmp;
427 /* Preallocate vi as rewind is complex if this fails after mapping */
428 vi = kzalloc(sizeof(struct pci_intx_virq), GFP_KERNEL);
432 pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev));
434 /* Try to get a mapping from the device-tree */
435 virq = of_irq_parse_and_map_pci(pci_dev, 0, 0);
439 /* If that fails, lets fallback to what is in the config
440 * space and map that through the default controller. We
441 * also set the type to level low since that's what PCI
442 * interrupts are. If your platform does differently, then
443 * either provide a proper interrupt tree or don't use this
446 if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
450 if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
451 line == 0xff || line == 0) {
454 pr_debug(" No map ! Using line %d (pin %d) from PCI config\n",
457 virq = irq_create_mapping(NULL, line);
459 irq_set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
463 pr_debug(" Failed to map !\n");
467 pr_debug(" Mapped to linux irq %d\n", virq);
471 mutex_lock(&intx_mutex);
472 list_for_each_entry(vitmp, &intx_list, list_node) {
473 if (vitmp->virq == virq) {
474 kref_get(&vitmp->kref);
482 kref_init(&vi->kref);
483 list_add_tail(&vi->list_node, &intx_list);
485 mutex_unlock(&intx_mutex);
494 * Platform support for /proc/bus/pci/X/Y mmap()s.
497 int pci_iobar_pfn(struct pci_dev *pdev, int bar, struct vm_area_struct *vma)
499 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
500 resource_size_t ioaddr = pci_resource_start(pdev, bar);
505 /* Convert to an offset within this PCI controller */
506 ioaddr -= (unsigned long)hose->io_base_virt - _IO_BASE;
508 vma->vm_pgoff += (ioaddr + hose->io_base_phys) >> PAGE_SHIFT;
513 * This one is used by /dev/mem and fbdev who have no clue about the
514 * PCI device, it tries to find the PCI device first and calls the
517 pgprot_t pci_phys_mem_access_prot(struct file *file,
522 struct pci_dev *pdev = NULL;
523 struct resource *found = NULL;
524 resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT;
527 if (page_is_ram(pfn))
530 prot = pgprot_noncached(prot);
531 for_each_pci_dev(pdev) {
532 for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
533 struct resource *rp = &pdev->resource[i];
534 int flags = rp->flags;
536 /* Active and same type? */
537 if ((flags & IORESOURCE_MEM) == 0)
539 /* In the range of this resource? */
540 if (offset < (rp->start & PAGE_MASK) ||
550 if (found->flags & IORESOURCE_PREFETCH)
551 prot = pgprot_noncached_wc(prot);
555 pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n",
556 (unsigned long long)offset, pgprot_val(prot));
561 /* This provides legacy IO read access on a bus */
562 int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size)
564 unsigned long offset;
565 struct pci_controller *hose = pci_bus_to_host(bus);
566 struct resource *rp = &hose->io_resource;
569 /* Check if port can be supported by that bus. We only check
570 * the ranges of the PHB though, not the bus itself as the rules
571 * for forwarding legacy cycles down bridges are not our problem
572 * here. So if the host bridge supports it, we do it.
574 offset = (unsigned long)hose->io_base_virt - _IO_BASE;
577 if (!(rp->flags & IORESOURCE_IO))
579 if (offset < rp->start || (offset + size) > rp->end)
581 addr = hose->io_base_virt + port;
585 *((u8 *)val) = in_8(addr);
590 *((u16 *)val) = in_le16(addr);
595 *((u32 *)val) = in_le32(addr);
601 /* This provides legacy IO write access on a bus */
602 int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size)
604 unsigned long offset;
605 struct pci_controller *hose = pci_bus_to_host(bus);
606 struct resource *rp = &hose->io_resource;
609 /* Check if port can be supported by that bus. We only check
610 * the ranges of the PHB though, not the bus itself as the rules
611 * for forwarding legacy cycles down bridges are not our problem
612 * here. So if the host bridge supports it, we do it.
614 offset = (unsigned long)hose->io_base_virt - _IO_BASE;
617 if (!(rp->flags & IORESOURCE_IO))
619 if (offset < rp->start || (offset + size) > rp->end)
621 addr = hose->io_base_virt + port;
623 /* WARNING: The generic code is idiotic. It gets passed a pointer
624 * to what can be a 1, 2 or 4 byte quantity and always reads that
625 * as a u32, which means that we have to correct the location of
626 * the data read within those 32 bits for size 1 and 2
630 out_8(addr, val >> 24);
635 out_le16(addr, val >> 16);
646 /* This provides legacy IO or memory mmap access on a bus */
647 int pci_mmap_legacy_page_range(struct pci_bus *bus,
648 struct vm_area_struct *vma,
649 enum pci_mmap_state mmap_state)
651 struct pci_controller *hose = pci_bus_to_host(bus);
652 resource_size_t offset =
653 ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
654 resource_size_t size = vma->vm_end - vma->vm_start;
657 pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n",
658 pci_domain_nr(bus), bus->number,
659 mmap_state == pci_mmap_mem ? "MEM" : "IO",
660 (unsigned long long)offset,
661 (unsigned long long)(offset + size - 1));
663 if (mmap_state == pci_mmap_mem) {
666 * Because X is lame and can fail starting if it gets an error trying
667 * to mmap legacy_mem (instead of just moving on without legacy memory
668 * access) we fake it here by giving it anonymous memory, effectively
669 * behaving just like /dev/zero
671 if ((offset + size) > hose->isa_mem_size) {
673 "Process %s (pid:%d) mapped non-existing PCI legacy memory for 0%04x:%02x\n",
674 current->comm, current->pid, pci_domain_nr(bus), bus->number);
675 if (vma->vm_flags & VM_SHARED)
676 return shmem_zero_setup(vma);
679 offset += hose->isa_mem_phys;
681 unsigned long io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
682 unsigned long roffset = offset + io_offset;
683 rp = &hose->io_resource;
684 if (!(rp->flags & IORESOURCE_IO))
686 if (roffset < rp->start || (roffset + size) > rp->end)
688 offset += hose->io_base_phys;
690 pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset);
692 vma->vm_pgoff = offset >> PAGE_SHIFT;
693 vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
694 return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
695 vma->vm_end - vma->vm_start,
699 void pci_resource_to_user(const struct pci_dev *dev, int bar,
700 const struct resource *rsrc,
701 resource_size_t *start, resource_size_t *end)
703 struct pci_bus_region region;
705 if (rsrc->flags & IORESOURCE_IO) {
706 pcibios_resource_to_bus(dev->bus, ®ion,
707 (struct resource *) rsrc);
708 *start = region.start;
713 /* We pass a CPU physical address to userland for MMIO instead of a
714 * BAR value because X is lame and expects to be able to use that
715 * to pass to /dev/mem!
717 * That means we may have 64-bit values where some apps only expect
718 * 32 (like X itself since it thinks only Sparc has 64-bit MMIO).
720 *start = rsrc->start;
725 * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree
726 * @hose: newly allocated pci_controller to be setup
727 * @dev: device node of the host bridge
728 * @primary: set if primary bus (32 bits only, soon to be deprecated)
730 * This function will parse the "ranges" property of a PCI host bridge device
731 * node and setup the resource mapping of a pci controller based on its
734 * Life would be boring if it wasn't for a few issues that we have to deal
737 * - We can only cope with one IO space range and up to 3 Memory space
738 * ranges. However, some machines (thanks Apple !) tend to split their
739 * space into lots of small contiguous ranges. So we have to coalesce.
741 * - Some busses have IO space not starting at 0, which causes trouble with
742 * the way we do our IO resource renumbering. The code somewhat deals with
743 * it for 64 bits but I would expect problems on 32 bits.
745 * - Some 32 bits platforms such as 4xx can have physical space larger than
746 * 32 bits so we need to use 64 bits values for the parsing
748 void pci_process_bridge_OF_ranges(struct pci_controller *hose,
749 struct device_node *dev, int primary)
752 struct resource *res;
753 struct of_pci_range range;
754 struct of_pci_range_parser parser;
756 printk(KERN_INFO "PCI host bridge %pOF %s ranges:\n",
757 dev, primary ? "(primary)" : "");
759 /* Check for ranges property */
760 if (of_pci_range_parser_init(&parser, dev))
764 for_each_of_pci_range(&parser, &range) {
765 /* If we failed translation or got a zero-sized region
766 * (some FW try to feed us with non sensical zero sized regions
767 * such as power3 which look like some kind of attempt at exposing
768 * the VGA memory hole)
770 if (range.cpu_addr == OF_BAD_ADDR || range.size == 0)
773 /* Act based on address space type */
775 switch (range.flags & IORESOURCE_TYPE_BITS) {
778 " IO 0x%016llx..0x%016llx -> 0x%016llx\n",
779 range.cpu_addr, range.cpu_addr + range.size - 1,
782 /* We support only one IO range */
783 if (hose->pci_io_size) {
785 " \\--> Skipped (too many) !\n");
789 /* On 32 bits, limit I/O space to 16MB */
790 if (range.size > 0x01000000)
791 range.size = 0x01000000;
793 /* 32 bits needs to map IOs here */
794 hose->io_base_virt = ioremap(range.cpu_addr,
797 /* Expect trouble if pci_addr is not 0 */
800 (unsigned long)hose->io_base_virt;
801 #endif /* CONFIG_PPC32 */
802 /* pci_io_size and io_base_phys always represent IO
803 * space starting at 0 so we factor in pci_addr
805 hose->pci_io_size = range.pci_addr + range.size;
806 hose->io_base_phys = range.cpu_addr - range.pci_addr;
809 res = &hose->io_resource;
810 range.cpu_addr = range.pci_addr;
814 " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n",
815 range.cpu_addr, range.cpu_addr + range.size - 1,
817 (range.flags & IORESOURCE_PREFETCH) ?
820 /* We support only 3 memory ranges */
823 " \\--> Skipped (too many) !\n");
826 /* Handles ISA memory hole space here */
827 if (range.pci_addr == 0) {
828 if (primary || isa_mem_base == 0)
829 isa_mem_base = range.cpu_addr;
830 hose->isa_mem_phys = range.cpu_addr;
831 hose->isa_mem_size = range.size;
835 hose->mem_offset[memno] = range.cpu_addr -
837 res = &hose->mem_resources[memno++];
841 res->name = dev->full_name;
842 res->flags = range.flags;
843 res->start = range.cpu_addr;
844 res->end = range.cpu_addr + range.size - 1;
845 res->parent = res->child = res->sibling = NULL;
850 /* Decide whether to display the domain number in /proc */
851 int pci_proc_domain(struct pci_bus *bus)
853 struct pci_controller *hose = pci_bus_to_host(bus);
855 if (!pci_has_flag(PCI_ENABLE_PROC_DOMAINS))
857 if (pci_has_flag(PCI_COMPAT_DOMAIN_0))
858 return hose->global_number != 0;
862 int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
864 if (ppc_md.pcibios_root_bridge_prepare)
865 return ppc_md.pcibios_root_bridge_prepare(bridge);
870 /* This header fixup will do the resource fixup for all devices as they are
871 * probed, but not for bridge ranges
873 static void pcibios_fixup_resources(struct pci_dev *dev)
875 struct pci_controller *hose = pci_bus_to_host(dev->bus);
879 printk(KERN_ERR "No host bridge for PCI dev %s !\n",
887 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
888 struct resource *res = dev->resource + i;
889 struct pci_bus_region reg;
893 /* If we're going to re-assign everything, we mark all resources
894 * as unset (and 0-base them). In addition, we mark BARs starting
895 * at 0 as unset as well, except if PCI_PROBE_ONLY is also set
896 * since in that case, we don't want to re-assign anything
898 pcibios_resource_to_bus(dev->bus, ®, res);
899 if (pci_has_flag(PCI_REASSIGN_ALL_RSRC) ||
900 (reg.start == 0 && !pci_has_flag(PCI_PROBE_ONLY))) {
901 /* Only print message if not re-assigning */
902 if (!pci_has_flag(PCI_REASSIGN_ALL_RSRC))
903 pr_debug("PCI:%s Resource %d %pR is unassigned\n",
904 pci_name(dev), i, res);
905 res->end -= res->start;
907 res->flags |= IORESOURCE_UNSET;
911 pr_debug("PCI:%s Resource %d %pR\n", pci_name(dev), i, res);
914 /* Call machine specific resource fixup */
915 if (ppc_md.pcibios_fixup_resources)
916 ppc_md.pcibios_fixup_resources(dev);
918 DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources);
920 /* This function tries to figure out if a bridge resource has been initialized
921 * by the firmware or not. It doesn't have to be absolutely bullet proof, but
922 * things go more smoothly when it gets it right. It should covers cases such
923 * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges
925 static int pcibios_uninitialized_bridge_resource(struct pci_bus *bus,
926 struct resource *res)
928 struct pci_controller *hose = pci_bus_to_host(bus);
929 struct pci_dev *dev = bus->self;
930 resource_size_t offset;
931 struct pci_bus_region region;
935 /* We don't do anything if PCI_PROBE_ONLY is set */
936 if (pci_has_flag(PCI_PROBE_ONLY))
939 /* Job is a bit different between memory and IO */
940 if (res->flags & IORESOURCE_MEM) {
941 pcibios_resource_to_bus(dev->bus, ®ion, res);
943 /* If the BAR is non-0 then it's probably been initialized */
944 if (region.start != 0)
947 /* The BAR is 0, let's check if memory decoding is enabled on
948 * the bridge. If not, we consider it unassigned
950 pci_read_config_word(dev, PCI_COMMAND, &command);
951 if ((command & PCI_COMMAND_MEMORY) == 0)
954 /* Memory decoding is enabled and the BAR is 0. If any of the bridge
955 * resources covers that starting address (0 then it's good enough for
956 * us for memory space)
958 for (i = 0; i < 3; i++) {
959 if ((hose->mem_resources[i].flags & IORESOURCE_MEM) &&
960 hose->mem_resources[i].start == hose->mem_offset[i])
964 /* Well, it starts at 0 and we know it will collide so we may as
965 * well consider it as unassigned. That covers the Apple case.
969 /* If the BAR is non-0, then we consider it assigned */
970 offset = (unsigned long)hose->io_base_virt - _IO_BASE;
971 if (((res->start - offset) & 0xfffffffful) != 0)
974 /* Here, we are a bit different than memory as typically IO space
975 * starting at low addresses -is- valid. What we do instead if that
976 * we consider as unassigned anything that doesn't have IO enabled
977 * in the PCI command register, and that's it.
979 pci_read_config_word(dev, PCI_COMMAND, &command);
980 if (command & PCI_COMMAND_IO)
983 /* It's starting at 0 and IO is disabled in the bridge, consider
990 /* Fixup resources of a PCI<->PCI bridge */
991 static void pcibios_fixup_bridge(struct pci_bus *bus)
993 struct resource *res;
996 struct pci_dev *dev = bus->self;
998 pci_bus_for_each_resource(bus, res, i) {
999 if (!res || !res->flags)
1001 if (i >= 3 && bus->self->transparent)
1004 /* If we're going to reassign everything, we can
1005 * shrink the P2P resource to have size as being
1006 * of 0 in order to save space.
1008 if (pci_has_flag(PCI_REASSIGN_ALL_RSRC)) {
1009 res->flags |= IORESOURCE_UNSET;
1015 pr_debug("PCI:%s Bus rsrc %d %pR\n", pci_name(dev), i, res);
1017 /* Try to detect uninitialized P2P bridge resources,
1018 * and clear them out so they get re-assigned later
1020 if (pcibios_uninitialized_bridge_resource(bus, res)) {
1022 pr_debug("PCI:%s (unassigned)\n", pci_name(dev));
1027 void pcibios_setup_bus_self(struct pci_bus *bus)
1029 struct pci_controller *phb;
1031 /* Fix up the bus resources for P2P bridges */
1032 if (bus->self != NULL)
1033 pcibios_fixup_bridge(bus);
1035 /* Platform specific bus fixups. This is currently only used
1036 * by fsl_pci and I'm hoping to get rid of it at some point
1038 if (ppc_md.pcibios_fixup_bus)
1039 ppc_md.pcibios_fixup_bus(bus);
1041 /* Setup bus DMA mappings */
1042 phb = pci_bus_to_host(bus);
1043 if (phb->controller_ops.dma_bus_setup)
1044 phb->controller_ops.dma_bus_setup(bus);
1047 void pcibios_bus_add_device(struct pci_dev *dev)
1049 struct pci_controller *phb;
1050 /* Fixup NUMA node as it may not be setup yet by the generic
1051 * code and is needed by the DMA init
1053 set_dev_node(&dev->dev, pcibus_to_node(dev->bus));
1055 /* Hook up default DMA ops */
1056 set_dma_ops(&dev->dev, pci_dma_ops);
1057 dev->dev.archdata.dma_offset = PCI_DRAM_OFFSET;
1059 /* Additional platform DMA/iommu setup */
1060 phb = pci_bus_to_host(dev->bus);
1061 if (phb->controller_ops.dma_dev_setup)
1062 phb->controller_ops.dma_dev_setup(dev);
1064 /* Read default IRQs and fixup if necessary */
1065 pci_read_irq_line(dev);
1066 if (ppc_md.pci_irq_fixup)
1067 ppc_md.pci_irq_fixup(dev);
1069 if (ppc_md.pcibios_bus_add_device)
1070 ppc_md.pcibios_bus_add_device(dev);
1073 int pcibios_add_device(struct pci_dev *dev)
1075 struct irq_domain *d;
1077 #ifdef CONFIG_PCI_IOV
1078 if (ppc_md.pcibios_fixup_sriov)
1079 ppc_md.pcibios_fixup_sriov(dev);
1080 #endif /* CONFIG_PCI_IOV */
1082 d = dev_get_msi_domain(&dev->bus->dev);
1084 dev_set_msi_domain(&dev->dev, d);
1088 void pcibios_set_master(struct pci_dev *dev)
1090 /* No special bus mastering setup handling */
1093 void pcibios_fixup_bus(struct pci_bus *bus)
1095 /* When called from the generic PCI probe, read PCI<->PCI bridge
1096 * bases. This is -not- called when generating the PCI tree from
1097 * the OF device-tree.
1099 pci_read_bridge_bases(bus);
1101 /* Now fixup the bus bus */
1102 pcibios_setup_bus_self(bus);
1104 EXPORT_SYMBOL(pcibios_fixup_bus);
1106 static int skip_isa_ioresource_align(struct pci_dev *dev)
1108 if (pci_has_flag(PCI_CAN_SKIP_ISA_ALIGN) &&
1109 !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA))
1115 * We need to avoid collisions with `mirrored' VGA ports
1116 * and other strange ISA hardware, so we always want the
1117 * addresses to be allocated in the 0x000-0x0ff region
1120 * Why? Because some silly external IO cards only decode
1121 * the low 10 bits of the IO address. The 0x00-0xff region
1122 * is reserved for motherboard devices that decode all 16
1123 * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
1124 * but we want to try to avoid allocating at 0x2900-0x2bff
1125 * which might have be mirrored at 0x0100-0x03ff..
1127 resource_size_t pcibios_align_resource(void *data, const struct resource *res,
1128 resource_size_t size, resource_size_t align)
1130 struct pci_dev *dev = data;
1131 resource_size_t start = res->start;
1133 if (res->flags & IORESOURCE_IO) {
1134 if (skip_isa_ioresource_align(dev))
1137 start = (start + 0x3ff) & ~0x3ff;
1142 EXPORT_SYMBOL(pcibios_align_resource);
1145 * Reparent resource children of pr that conflict with res
1146 * under res, and make res replace those children.
1148 static int reparent_resources(struct resource *parent,
1149 struct resource *res)
1151 struct resource *p, **pp;
1152 struct resource **firstpp = NULL;
1154 for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) {
1155 if (p->end < res->start)
1157 if (res->end < p->start)
1159 if (p->start < res->start || p->end > res->end)
1160 return -1; /* not completely contained */
1161 if (firstpp == NULL)
1164 if (firstpp == NULL)
1165 return -1; /* didn't find any conflicting entries? */
1166 res->parent = parent;
1167 res->child = *firstpp;
1171 for (p = res->child; p != NULL; p = p->sibling) {
1173 pr_debug("PCI: Reparented %s %pR under %s\n",
1174 p->name, p, res->name);
1180 * Handle resources of PCI devices. If the world were perfect, we could
1181 * just allocate all the resource regions and do nothing more. It isn't.
1182 * On the other hand, we cannot just re-allocate all devices, as it would
1183 * require us to know lots of host bridge internals. So we attempt to
1184 * keep as much of the original configuration as possible, but tweak it
1185 * when it's found to be wrong.
1187 * Known BIOS problems we have to work around:
1188 * - I/O or memory regions not configured
1189 * - regions configured, but not enabled in the command register
1190 * - bogus I/O addresses above 64K used
1191 * - expansion ROMs left enabled (this may sound harmless, but given
1192 * the fact the PCI specs explicitly allow address decoders to be
1193 * shared between expansion ROMs and other resource regions, it's
1194 * at least dangerous)
1197 * (1) Allocate resources for all buses behind PCI-to-PCI bridges.
1198 * This gives us fixed barriers on where we can allocate.
1199 * (2) Allocate resources for all enabled devices. If there is
1200 * a collision, just mark the resource as unallocated. Also
1201 * disable expansion ROMs during this step.
1202 * (3) Try to allocate resources for disabled devices. If the
1203 * resources were assigned correctly, everything goes well,
1204 * if they weren't, they won't disturb allocation of other
1206 * (4) Assign new addresses to resources which were either
1207 * not configured at all or misconfigured. If explicitly
1208 * requested by the user, configure expansion ROM address
1212 static void pcibios_allocate_bus_resources(struct pci_bus *bus)
1216 struct resource *res, *pr;
1218 pr_debug("PCI: Allocating bus resources for %04x:%02x...\n",
1219 pci_domain_nr(bus), bus->number);
1221 pci_bus_for_each_resource(bus, res, i) {
1222 if (!res || !res->flags || res->start > res->end || res->parent)
1225 /* If the resource was left unset at this point, we clear it */
1226 if (res->flags & IORESOURCE_UNSET)
1227 goto clear_resource;
1229 if (bus->parent == NULL)
1230 pr = (res->flags & IORESOURCE_IO) ?
1231 &ioport_resource : &iomem_resource;
1233 pr = pci_find_parent_resource(bus->self, res);
1235 /* this happens when the generic PCI
1236 * code (wrongly) decides that this
1237 * bridge is transparent -- paulus
1243 pr_debug("PCI: %s (bus %d) bridge rsrc %d: %pR, parent %p (%s)\n",
1244 bus->self ? pci_name(bus->self) : "PHB", bus->number,
1245 i, res, pr, (pr && pr->name) ? pr->name : "nil");
1247 if (pr && !(pr->flags & IORESOURCE_UNSET)) {
1248 struct pci_dev *dev = bus->self;
1250 if (request_resource(pr, res) == 0)
1253 * Must be a conflict with an existing entry.
1254 * Move that entry (or entries) under the
1255 * bridge resource and try again.
1257 if (reparent_resources(pr, res) == 0)
1260 if (dev && i < PCI_BRIDGE_RESOURCE_NUM &&
1261 pci_claim_bridge_resource(dev,
1262 i + PCI_BRIDGE_RESOURCES) == 0)
1265 pr_warn("PCI: Cannot allocate resource region %d of PCI bridge %d, will remap\n",
1268 /* The resource might be figured out when doing
1269 * reassignment based on the resources required
1270 * by the downstream PCI devices. Here we set
1271 * the size of the resource to be 0 in order to
1279 list_for_each_entry(b, &bus->children, node)
1280 pcibios_allocate_bus_resources(b);
1283 static inline void alloc_resource(struct pci_dev *dev, int idx)
1285 struct resource *pr, *r = &dev->resource[idx];
1287 pr_debug("PCI: Allocating %s: Resource %d: %pR\n",
1288 pci_name(dev), idx, r);
1290 pr = pci_find_parent_resource(dev, r);
1291 if (!pr || (pr->flags & IORESOURCE_UNSET) ||
1292 request_resource(pr, r) < 0) {
1293 printk(KERN_WARNING "PCI: Cannot allocate resource region %d"
1294 " of device %s, will remap\n", idx, pci_name(dev));
1296 pr_debug("PCI: parent is %p: %pR\n", pr, pr);
1297 /* We'll assign a new address later */
1298 r->flags |= IORESOURCE_UNSET;
1304 static void __init pcibios_allocate_resources(int pass)
1306 struct pci_dev *dev = NULL;
1311 for_each_pci_dev(dev) {
1312 pci_read_config_word(dev, PCI_COMMAND, &command);
1313 for (idx = 0; idx <= PCI_ROM_RESOURCE; idx++) {
1314 r = &dev->resource[idx];
1315 if (r->parent) /* Already allocated */
1317 if (!r->flags || (r->flags & IORESOURCE_UNSET))
1318 continue; /* Not assigned at all */
1319 /* We only allocate ROMs on pass 1 just in case they
1320 * have been screwed up by firmware
1322 if (idx == PCI_ROM_RESOURCE )
1324 if (r->flags & IORESOURCE_IO)
1325 disabled = !(command & PCI_COMMAND_IO);
1327 disabled = !(command & PCI_COMMAND_MEMORY);
1328 if (pass == disabled)
1329 alloc_resource(dev, idx);
1333 r = &dev->resource[PCI_ROM_RESOURCE];
1335 /* Turn the ROM off, leave the resource region,
1336 * but keep it unregistered.
1339 pci_read_config_dword(dev, dev->rom_base_reg, ®);
1340 if (reg & PCI_ROM_ADDRESS_ENABLE) {
1341 pr_debug("PCI: Switching off ROM of %s\n",
1343 r->flags &= ~IORESOURCE_ROM_ENABLE;
1344 pci_write_config_dword(dev, dev->rom_base_reg,
1345 reg & ~PCI_ROM_ADDRESS_ENABLE);
1351 static void __init pcibios_reserve_legacy_regions(struct pci_bus *bus)
1353 struct pci_controller *hose = pci_bus_to_host(bus);
1354 resource_size_t offset;
1355 struct resource *res, *pres;
1358 pr_debug("Reserving legacy ranges for domain %04x\n", pci_domain_nr(bus));
1361 if (!(hose->io_resource.flags & IORESOURCE_IO))
1363 offset = (unsigned long)hose->io_base_virt - _IO_BASE;
1364 res = kzalloc(sizeof(struct resource), GFP_KERNEL);
1365 BUG_ON(res == NULL);
1366 res->name = "Legacy IO";
1367 res->flags = IORESOURCE_IO;
1368 res->start = offset;
1369 res->end = (offset + 0xfff) & 0xfffffffful;
1370 pr_debug("Candidate legacy IO: %pR\n", res);
1371 if (request_resource(&hose->io_resource, res)) {
1373 "PCI %04x:%02x Cannot reserve Legacy IO %pR\n",
1374 pci_domain_nr(bus), bus->number, res);
1379 /* Check for memory */
1380 for (i = 0; i < 3; i++) {
1381 pres = &hose->mem_resources[i];
1382 offset = hose->mem_offset[i];
1383 if (!(pres->flags & IORESOURCE_MEM))
1385 pr_debug("hose mem res: %pR\n", pres);
1386 if ((pres->start - offset) <= 0xa0000 &&
1387 (pres->end - offset) >= 0xbffff)
1392 res = kzalloc(sizeof(struct resource), GFP_KERNEL);
1393 BUG_ON(res == NULL);
1394 res->name = "Legacy VGA memory";
1395 res->flags = IORESOURCE_MEM;
1396 res->start = 0xa0000 + offset;
1397 res->end = 0xbffff + offset;
1398 pr_debug("Candidate VGA memory: %pR\n", res);
1399 if (request_resource(pres, res)) {
1401 "PCI %04x:%02x Cannot reserve VGA memory %pR\n",
1402 pci_domain_nr(bus), bus->number, res);
1407 void __init pcibios_resource_survey(void)
1411 /* Allocate and assign resources */
1412 list_for_each_entry(b, &pci_root_buses, node)
1413 pcibios_allocate_bus_resources(b);
1414 if (!pci_has_flag(PCI_REASSIGN_ALL_RSRC)) {
1415 pcibios_allocate_resources(0);
1416 pcibios_allocate_resources(1);
1419 /* Before we start assigning unassigned resource, we try to reserve
1420 * the low IO area and the VGA memory area if they intersect the
1421 * bus available resources to avoid allocating things on top of them
1423 if (!pci_has_flag(PCI_PROBE_ONLY)) {
1424 list_for_each_entry(b, &pci_root_buses, node)
1425 pcibios_reserve_legacy_regions(b);
1428 /* Now, if the platform didn't decide to blindly trust the firmware,
1429 * we proceed to assigning things that were left unassigned
1431 if (!pci_has_flag(PCI_PROBE_ONLY)) {
1432 pr_debug("PCI: Assigning unassigned resources...\n");
1433 pci_assign_unassigned_resources();
1437 /* This is used by the PCI hotplug driver to allocate resource
1438 * of newly plugged busses. We can try to consolidate with the
1439 * rest of the code later, for now, keep it as-is as our main
1440 * resource allocation function doesn't deal with sub-trees yet.
1442 void pcibios_claim_one_bus(struct pci_bus *bus)
1444 struct pci_dev *dev;
1445 struct pci_bus *child_bus;
1447 list_for_each_entry(dev, &bus->devices, bus_list) {
1450 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
1451 struct resource *r = &dev->resource[i];
1453 if (r->parent || !r->start || !r->flags)
1456 pr_debug("PCI: Claiming %s: Resource %d: %pR\n",
1457 pci_name(dev), i, r);
1459 if (pci_claim_resource(dev, i) == 0)
1462 pci_claim_bridge_resource(dev, i);
1466 list_for_each_entry(child_bus, &bus->children, node)
1467 pcibios_claim_one_bus(child_bus);
1469 EXPORT_SYMBOL_GPL(pcibios_claim_one_bus);
1472 /* pcibios_finish_adding_to_bus
1474 * This is to be called by the hotplug code after devices have been
1475 * added to a bus, this include calling it for a PHB that is just
1478 void pcibios_finish_adding_to_bus(struct pci_bus *bus)
1480 pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n",
1481 pci_domain_nr(bus), bus->number);
1483 /* Allocate bus and devices resources */
1484 pcibios_allocate_bus_resources(bus);
1485 pcibios_claim_one_bus(bus);
1486 if (!pci_has_flag(PCI_PROBE_ONLY)) {
1488 pci_assign_unassigned_bridge_resources(bus->self);
1490 pci_assign_unassigned_bus_resources(bus);
1493 /* Add new devices to global lists. Register in proc, sysfs. */
1494 pci_bus_add_devices(bus);
1496 EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus);
1498 int pcibios_enable_device(struct pci_dev *dev, int mask)
1500 struct pci_controller *phb = pci_bus_to_host(dev->bus);
1502 if (phb->controller_ops.enable_device_hook)
1503 if (!phb->controller_ops.enable_device_hook(dev))
1506 return pci_enable_resources(dev, mask);
1509 void pcibios_disable_device(struct pci_dev *dev)
1511 struct pci_controller *phb = pci_bus_to_host(dev->bus);
1513 if (phb->controller_ops.disable_device)
1514 phb->controller_ops.disable_device(dev);
1517 resource_size_t pcibios_io_space_offset(struct pci_controller *hose)
1519 return (unsigned long) hose->io_base_virt - _IO_BASE;
1522 static void pcibios_setup_phb_resources(struct pci_controller *hose,
1523 struct list_head *resources)
1525 struct resource *res;
1526 resource_size_t offset;
1529 /* Hookup PHB IO resource */
1530 res = &hose->io_resource;
1533 pr_debug("PCI: I/O resource not set for host"
1534 " bridge %pOF (domain %d)\n",
1535 hose->dn, hose->global_number);
1537 offset = pcibios_io_space_offset(hose);
1539 pr_debug("PCI: PHB IO resource = %pR off 0x%08llx\n",
1540 res, (unsigned long long)offset);
1541 pci_add_resource_offset(resources, res, offset);
1544 /* Hookup PHB Memory resources */
1545 for (i = 0; i < 3; ++i) {
1546 res = &hose->mem_resources[i];
1550 offset = hose->mem_offset[i];
1551 pr_debug("PCI: PHB MEM resource %d = %pR off 0x%08llx\n", i,
1552 res, (unsigned long long)offset);
1554 pci_add_resource_offset(resources, res, offset);
1559 * Null PCI config access functions, for the case when we can't
1562 #define NULL_PCI_OP(rw, size, type) \
1564 null_##rw##_config_##size(struct pci_dev *dev, int offset, type val) \
1566 return PCIBIOS_DEVICE_NOT_FOUND; \
1570 null_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
1573 return PCIBIOS_DEVICE_NOT_FOUND;
1577 null_write_config(struct pci_bus *bus, unsigned int devfn, int offset,
1580 return PCIBIOS_DEVICE_NOT_FOUND;
1583 static struct pci_ops null_pci_ops =
1585 .read = null_read_config,
1586 .write = null_write_config,
1590 * These functions are used early on before PCI scanning is done
1591 * and all of the pci_dev and pci_bus structures have been created.
1593 static struct pci_bus *
1594 fake_pci_bus(struct pci_controller *hose, int busnr)
1596 static struct pci_bus bus;
1599 printk(KERN_ERR "Can't find hose for PCI bus %d!\n", busnr);
1603 bus.ops = hose? hose->ops: &null_pci_ops;
1607 #define EARLY_PCI_OP(rw, size, type) \
1608 int early_##rw##_config_##size(struct pci_controller *hose, int bus, \
1609 int devfn, int offset, type value) \
1611 return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus), \
1612 devfn, offset, value); \
1615 EARLY_PCI_OP(read, byte, u8 *)
1616 EARLY_PCI_OP(read, word, u16 *)
1617 EARLY_PCI_OP(read, dword, u32 *)
1618 EARLY_PCI_OP(write, byte, u8)
1619 EARLY_PCI_OP(write, word, u16)
1620 EARLY_PCI_OP(write, dword, u32)
1622 int early_find_capability(struct pci_controller *hose, int bus, int devfn,
1625 return pci_bus_find_capability(fake_pci_bus(hose, bus), devfn, cap);
1628 struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus)
1630 struct pci_controller *hose = bus->sysdata;
1632 return of_node_get(hose->dn);
1636 * pci_scan_phb - Given a pci_controller, setup and scan the PCI bus
1637 * @hose: Pointer to the PCI host controller instance structure
1639 void pcibios_scan_phb(struct pci_controller *hose)
1641 LIST_HEAD(resources);
1642 struct pci_bus *bus;
1643 struct device_node *node = hose->dn;
1646 pr_debug("PCI: Scanning PHB %pOF\n", node);
1648 /* Get some IO space for the new PHB */
1649 pcibios_setup_phb_io_space(hose);
1651 /* Wire up PHB bus resources */
1652 pcibios_setup_phb_resources(hose, &resources);
1654 hose->busn.start = hose->first_busno;
1655 hose->busn.end = hose->last_busno;
1656 hose->busn.flags = IORESOURCE_BUS;
1657 pci_add_resource(&resources, &hose->busn);
1659 /* Create an empty bus for the toplevel */
1660 bus = pci_create_root_bus(hose->parent, hose->first_busno,
1661 hose->ops, hose, &resources);
1663 pr_err("Failed to create bus for PCI domain %04x\n",
1664 hose->global_number);
1665 pci_free_resource_list(&resources);
1670 /* Get probe mode and perform scan */
1671 mode = PCI_PROBE_NORMAL;
1672 if (node && hose->controller_ops.probe_mode)
1673 mode = hose->controller_ops.probe_mode(bus);
1674 pr_debug(" probe mode: %d\n", mode);
1675 if (mode == PCI_PROBE_DEVTREE)
1676 of_scan_bus(node, bus);
1678 if (mode == PCI_PROBE_NORMAL) {
1679 pci_bus_update_busn_res_end(bus, 255);
1680 hose->last_busno = pci_scan_child_bus(bus);
1681 pci_bus_update_busn_res_end(bus, hose->last_busno);
1684 /* Platform gets a chance to do some global fixups before
1685 * we proceed to resource allocation
1687 if (ppc_md.pcibios_fixup_phb)
1688 ppc_md.pcibios_fixup_phb(hose);
1690 /* Configure PCI Express settings */
1691 if (bus && !pci_has_flag(PCI_PROBE_ONLY)) {
1692 struct pci_bus *child;
1693 list_for_each_entry(child, &bus->children, node)
1694 pcie_bus_configure_settings(child);
1697 EXPORT_SYMBOL_GPL(pcibios_scan_phb);
1699 static void fixup_hide_host_resource_fsl(struct pci_dev *dev)
1701 int i, class = dev->class >> 8;
1702 /* When configured as agent, programing interface = 1 */
1703 int prog_if = dev->class & 0xf;
1705 if ((class == PCI_CLASS_PROCESSOR_POWERPC ||
1706 class == PCI_CLASS_BRIDGE_OTHER) &&
1707 (dev->hdr_type == PCI_HEADER_TYPE_NORMAL) &&
1709 (dev->bus->parent == NULL)) {
1710 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
1711 dev->resource[i].start = 0;
1712 dev->resource[i].end = 0;
1713 dev->resource[i].flags = 0;
1717 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MOTOROLA, PCI_ANY_ID, fixup_hide_host_resource_fsl);
1718 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, fixup_hide_host_resource_fsl);
1721 static int __init discover_phbs(void)
1723 if (ppc_md.discover_phbs)
1724 ppc_md.discover_phbs();
1728 core_initcall(discover_phbs);