3 * Stefan Roese, DENX Software Engineering, sr@denx.de.
5 * SPDX-License-Identifier: GPL-2.0+
8 #ifndef _PPC460EX_GT_H_
9 #define _PPC460EX_GT_H_
11 #define CONFIG_SDRAM_PPC4xx_IBM_DDR2 /* IBM DDR(2) controller */
13 #define CONFIG_NAND_NDFC
16 * Some SoC specific registers
19 /* Memory mapped registers */
20 #define CONFIG_SYS_PERIPHERAL_BASE 0xef600000 /* Internal Peripherals */
22 #ifndef CONFIG_DM_SERIAL
23 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_PERIPHERAL_BASE + 0x0300)
24 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_PERIPHERAL_BASE + 0x0400)
25 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_PERIPHERAL_BASE + 0x0500)
26 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_PERIPHERAL_BASE + 0x0600)
29 #define GPIO0_BASE (CONFIG_SYS_PERIPHERAL_BASE + 0x0b00)
30 #define GPIO1_BASE (CONFIG_SYS_PERIPHERAL_BASE + 0x0c00)
33 #define AHB_TOP 0x00a4
34 #define AHB_BOT 0x00a5
37 #define SDR0_PCI0 0x01c0
38 #define SDR0_AHB_CFG 0x0370
39 #define SDR0_USB2HOST_CFG 0x0371
40 #define SDR0_ETH_PLL 0x4102
41 #define SDR0_ETH_CFG 0x4103
42 #define SDR0_ETH_STS 0x4104
45 * Register bits and masks
47 #define SDR0_SDSTP1_PAE_MASK (0x80000000 >> 13)
48 #define SDR0_SDSTP1_PISE_MASK (0x80000000 >> 15)
50 /* CUST0 Customer Configuration Register0 */
51 #define SDR0_CUST0_MUX_E_N_G_MASK 0xC0000000 /* Mux_Emac_NDFC_GPIO */
52 #define SDR0_CUST0_MUX_EMAC_SEL 0x40000000 /* Emac Selection */
53 #define SDR0_CUST0_MUX_NDFC_SEL 0x80000000 /* NDFC Selection */
54 #define SDR0_CUST0_MUX_GPIO_SEL 0xC0000000 /* GPIO Selection */
56 #define SDR0_CUST0_NDFC_EN_MASK 0x20000000 /* NDFC Enable Mask */
57 #define SDR0_CUST0_NDFC_ENABLE 0x20000000 /* NDFC Enable */
58 #define SDR0_CUST0_NDFC_DISABLE 0x00000000 /* NDFC Disable */
60 #define SDR0_CUST0_NDFC_BW_MASK 0x10000000 /* NDFC Boot Width */
61 #define SDR0_CUST0_NDFC_BW_16_BIT 0x10000000 /* NDFC Boot Width = 16 Bit */
62 #define SDR0_CUST0_NDFC_BW_8_BIT 0x00000000 /* NDFC Boot Width = 8 Bit */
64 #define SDR0_CUST0_NDFC_BP_MASK 0x0F000000 /* NDFC Boot Page */
65 #define SDR0_CUST0_NDFC_BP_ENCODE(n) ((((u32)(n)) & 0xF) << 24)
66 #define SDR0_CUST0_NDFC_BP_DECODE(n) ((((u32)(n)) >> 24) & 0xF)
68 #define SDR0_CUST0_NDFC_BAC_MASK 0x00C00000 /* NDFC Boot Address Cycle */
69 #define SDR0_CUST0_NDFC_BAC_ENCODE(n) ((((u32)(n)) & 0x3) << 22)
70 #define SDR0_CUST0_NDFC_BAC_DECODE(n) ((((u32)(n)) >> 22) & 0x3)
72 #define SDR0_CUST0_NDFC_ARE_MASK 0x00200000 /* NDFC Auto Read Enable */
73 #define SDR0_CUST0_NDFC_ARE_ENABLE 0x00200000 /* NDFC Auto Read Enable */
74 #define SDR0_CUST0_NDFC_ARE_DISABLE 0x00000000 /* NDFC Auto Read Disable */
76 #define SDR0_CUST0_NRB_MASK 0x00100000 /* NDFC Ready / Busy */
77 #define SDR0_CUST0_NRB_BUSY 0x00100000 /* Busy */
78 #define SDR0_CUST0_NRB_READY 0x00000000 /* Ready */
80 #define SDR0_CUST0_NDRSC_MASK 0x0000FFF0 /* NDFC Device Reset Count Mask */
81 #define SDR0_CUST0_NDRSC_ENCODE(n) ((((u32)(n)) & 0xFFF) << 4)
82 #define SDR0_CUST0_NDRSC_DECODE(n) ((((u32)(n)) >> 4) & 0xFFF)
84 #define SDR0_CUST0_CHIPSELGAT_MASK 0x0000000F /* Chip Select Gating Mask */
85 #define SDR0_CUST0_CHIPSELGAT_DIS 0x00000000 /* Chip Select Gating Disable */
86 #define SDR0_CUST0_CHIPSELGAT_ENALL 0x0000000F /*All Chip Select Gating Enable*/
87 #define SDR0_CUST0_CHIPSELGAT_EN0 0x00000008 /* Chip Select0 Gating Enable */
88 #define SDR0_CUST0_CHIPSELGAT_EN1 0x00000004 /* Chip Select1 Gating Enable */
89 #define SDR0_CUST0_CHIPSELGAT_EN2 0x00000002 /* Chip Select2 Gating Enable */
90 #define SDR0_CUST0_CHIPSELGAT_EN3 0x00000001 /* Chip Select3 Gating Enable */
92 /* Ethernet PLL Configuration Register (SDR0_ETH_PLL) */
93 #define SDR0_ETH_PLL_PLLLOCK 0x80000000 /* Ethernet PLL lock indication */
95 /* Ethernet Configuration Register (SDR0_ETH_CFG) */
96 #define SDR0_ETH_CFG_SGMII3_LPBK 0x00800000 /*SGMII3 port loopback
98 #define SDR0_ETH_CFG_SGMII2_LPBK 0x00400000 /*SGMII2 port loopback
100 #define SDR0_ETH_CFG_SGMII1_LPBK 0x00200000 /*SGMII1 port loopback
102 #define SDR0_ETH_CFG_SGMII0_LPBK 0x00100000 /*SGMII0 port loopback
104 #define SDR0_ETH_CFG_SGMII_MASK 0x00070000 /*SGMII Mask */
105 #define SDR0_ETH_CFG_SGMII2_ENABLE 0x00040000 /*SGMII2 port enable */
106 #define SDR0_ETH_CFG_SGMII1_ENABLE 0x00020000 /*SGMII1 port enable */
107 #define SDR0_ETH_CFG_SGMII0_ENABLE 0x00010000 /*SGMII0 port enable */
108 #define SDR0_ETH_CFG_TAHOE1_BYPASS 0x00002000 /*TAHOE1 Bypass selector */
109 #define SDR0_ETH_CFG_TAHOE0_BYPASS 0x00001000 /*TAHOE0 Bypass selector */
110 #define SDR0_ETH_CFG_EMAC3_PHY_CLK_SEL 0x00000800 /*EMAC 3 PHY clock selector*/
111 #define SDR0_ETH_CFG_EMAC2_PHY_CLK_SEL 0x00000400 /*EMAC 2 PHY clock selector*/
112 #define SDR0_ETH_CFG_EMAC1_PHY_CLK_SEL 0x00000200 /*EMAC 1 PHY clock selector*/
113 #define SDR0_ETH_CFG_EMAC0_PHY_CLK_SEL 0x00000100 /*EMAC 0 PHY clock selector*/
114 #define SDR0_ETH_CFG_EMAC_2_1_SWAP 0x00000080 /*Swap EMAC2 with EMAC1 */
115 #define SDR0_ETH_CFG_EMAC_0_3_SWAP 0x00000040 /*Swap EMAC0 with EMAC3 */
116 #define SDR0_ETH_CFG_MDIO_SEL_MASK 0x00000030 /*MDIO source selector mask*/
117 #define SDR0_ETH_CFG_MDIO_SEL_EMAC0 0x00000000 /*MDIO source - EMAC0 */
118 #define SDR0_ETH_CFG_MDIO_SEL_EMAC1 0x00000010 /*MDIO source - EMAC1 */
119 #define SDR0_ETH_CFG_MDIO_SEL_EMAC2 0x00000020 /*MDIO source - EMAC2 */
120 #define SDR0_ETH_CFG_MDIO_SEL_EMAC3 0x00000030 /*MDIO source - EMAC3 */
121 #define SDR0_ETH_CFG_GMC1_BRIDGE_SEL 0x00000002 /*GMC Port 1 bridge
123 #define SDR0_ETH_CFG_GMC0_BRIDGE_SEL 0x00000001 /*GMC Port 0 bridge
126 #define SDR0_SRST0_BGO 0x80000000 /* PLB to OPB bridge */
127 #define SDR0_SRST0_PLB4 0x40000000 /* PLB4 arbiter */
128 #define SDR0_SRST0_EBC 0x20000000 /* External bus controller */
129 #define SDR0_SRST0_OPB 0x10000000 /* OPB arbiter */
130 #define SDR0_SRST0_UART0 0x08000000 /* Universal asynchronous receiver/
132 #define SDR0_SRST0_UART1 0x04000000 /* Universal asynchronous receiver/
134 #define SDR0_SRST0_IIC0 0x02000000 /* Inter integrated circuit 0 */
135 #define SDR0_SRST0_IIC1 0x01000000 /* Inter integrated circuit 1 */
136 #define SDR0_SRST0_GPIO0 0x00800000 /* General purpose I/O 0 */
137 #define SDR0_SRST0_GPT 0x00400000 /* General purpose timer */
138 #define SDR0_SRST0_DMC 0x00200000 /* DDR SDRAM memory controller */
139 #define SDR0_SRST0_PCI 0x00100000 /* PCI */
140 #define SDR0_SRST0_CPM0 0x00020000 /* Clock and power management */
141 #define SDR0_SRST0_IMU 0x00010000 /* I2O DMA */
142 #define SDR0_SRST0_UIC0 0x00008000 /* Universal interrupt controller 0*/
143 #define SDR0_SRST0_UIC1 0x00004000 /* Universal interrupt controller 1*/
144 #define SDR0_SRST0_SRAM 0x00002000 /* Universal interrupt controller 0*/
145 #define SDR0_SRST0_UIC2 0x00001000 /* Universal interrupt controller 2*/
146 #define SDR0_SRST0_UIC3 0x00000800 /* Universal interrupt controller 3*/
147 #define SDR0_SRST0_OCM 0x00000400 /* Universal interrupt controller 0*/
148 #define SDR0_SRST0_UART2 0x00000200 /* Universal asynchronous receiver/
150 #define SDR0_SRST0_MAL 0x00000100 /* Media access layer */
151 #define SDR0_SRST0_GPTR 0x00000040 /* General purpose timer */
152 #define SDR0_SRST0_L2CACHE 0x00000004 /* L2 Cache */
153 #define SDR0_SRST0_UART3 0x00000002 /* Universal asynchronous receiver/
155 #define SDR0_SRST0_GPIO1 0x00000001 /* General purpose I/O 1 */
157 #define SDR0_SRST1_RLL 0x80000000 /* SRIO RLL */
158 #define SDR0_SRST1_SCP 0x40000000 /* Serial communications port */
159 #define SDR0_SRST1_PLBARB 0x20000000 /* PLB Arbiter */
160 #define SDR0_SRST1_EIPPKP 0x10000000 /* EIPPPKP */
161 #define SDR0_SRST1_EIP94 0x08000000 /* EIP 94 */
162 #define SDR0_SRST1_EMAC0 0x04000000 /* Ethernet media access
164 #define SDR0_SRST1_EMAC1 0x02000000 /* Ethernet media access
166 #define SDR0_SRST1_EMAC2 0x01000000 /* Ethernet media access
168 #define SDR0_SRST1_EMAC3 0x00800000 /* Ethernet media access
170 #define SDR0_SRST1_ZMII 0x00400000 /* Ethernet ZMII/RMII/SMII */
171 #define SDR0_SRST1_RGMII0 0x00200000 /* Ethernet RGMII/RTBI 0 */
172 #define SDR0_SRST1_RGMII1 0x00100000 /* Ethernet RGMII/RTBI 1 */
173 #define SDR0_SRST1_DMA4 0x00080000 /* DMA to PLB4 */
174 #define SDR0_SRST1_DMA4CH 0x00040000 /* DMA Channel to PLB4 */
175 #define SDR0_SRST1_SATAPHY 0x00020000 /* Serial ATA PHY */
176 #define SDR0_SRST1_SRIODEV 0x00010000 /* Serial Rapid IO core, PCS, and
178 #define SDR0_SRST1_SRIOPCS 0x00008000 /* Serial Rapid IO core and PCS */
179 #define SDR0_SRST1_NDFC 0x00004000 /* Nand flash controller */
180 #define SDR0_SRST1_SRIOPLB 0x00002000 /* Serial Rapid IO PLB */
181 #define SDR0_SRST1_ETHPLL 0x00001000 /* Ethernet PLL */
182 #define SDR0_SRST1_TAHOE1 0x00000800 /* Ethernet Tahoe 1 */
183 #define SDR0_SRST1_TAHOE0 0x00000400 /* Ethernet Tahoe 0 */
184 #define SDR0_SRST1_SGMII0 0x00000200 /* Ethernet SGMII 0 */
185 #define SDR0_SRST1_SGMII1 0x00000100 /* Ethernet SGMII 1 */
186 #define SDR0_SRST1_SGMII2 0x00000080 /* Ethernet SGMII 2 */
187 #define SDR0_SRST1_AHB 0x00000040 /* PLB4XAHB bridge */
188 #define SDR0_SRST1_USBOTGPHY 0x00000020 /* USB 2.0 OTG PHY */
189 #define SDR0_SRST1_USBOTG 0x00000010 /* USB 2.0 OTG controller */
190 #define SDR0_SRST1_USBHOST 0x00000008 /* USB 2.0 Host controller */
191 #define SDR0_SRST1_AHBDMAC 0x00000004 /* AHB DMA controller */
192 #define SDR0_SRST1_AHBICM 0x00000002 /* AHB inter-connect matrix */
193 #define SDR0_SRST1_SATA 0x00000001 /* Serial ATA controller */
195 #define PLLSYS0_FWD_DIV_A_MASK 0x000000f0 /* Fwd Div A */
196 #define PLLSYS0_FWD_DIV_B_MASK 0x0000000f /* Fwd Div B */
197 #define PLLSYS0_FB_DIV_MASK 0x0000ff00 /* Feedback divisor */
198 #define PLLSYS0_OPB_DIV_MASK 0x0c000000 /* OPB Divisor */
199 #define PLLSYS0_PLBEDV0_DIV_MASK 0xe0000000 /* PLB Early Clock Divisor */
200 #define PLLSYS0_PERCLK_DIV_MASK 0x03000000 /* Peripheral Clk Divisor */
201 #define PLLSYS0_SEL_MASK 0x18000000 /* 0 = PLL, 1 = PerClk */
203 #define CPR0_ICFG_RLI_MASK 0x80000000
205 #define CPR0_PLLC_RST 0x80000000
206 #define CPR0_PLLC_ENG 0x40000000
208 #define PCIL0_BRDGOPT1 (PCIL0_CFGBASE + 0x0040)
209 #define PCIL0_BRDGOPT2 (PCIL0_CFGBASE + 0x0044)
211 #endif /* _PPC460EX_GT_H_ */